sata_svw.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545
  1. /*
  2. * sata_svw.c - ServerWorks / Apple K2 SATA
  3. *
  4. * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and
  5. * Jeff Garzik <jgarzik@pobox.com>
  6. * Please ALWAYS copy linux-ide@vger.kernel.org
  7. * on emails.
  8. *
  9. * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org>
  10. *
  11. * Bits from Jeff Garzik, Copyright RedHat, Inc.
  12. *
  13. * This driver probably works with non-Apple versions of the
  14. * Broadcom chipset...
  15. *
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License as published by
  19. * the Free Software Foundation; either version 2, or (at your option)
  20. * any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; see the file COPYING. If not, write to
  29. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  30. *
  31. *
  32. * libata documentation is available via 'make {ps|pdf}docs',
  33. * as Documentation/driver-api/libata.rst
  34. *
  35. * Hardware documentation available under NDA.
  36. *
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/pci.h>
  41. #include <linux/blkdev.h>
  42. #include <linux/delay.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/device.h>
  45. #include <scsi/scsi_host.h>
  46. #include <scsi/scsi_cmnd.h>
  47. #include <scsi/scsi.h>
  48. #include <linux/libata.h>
  49. #include <linux/of.h>
  50. #define DRV_NAME "sata_svw"
  51. #define DRV_VERSION "2.3"
  52. enum {
  53. /* ap->flags bits */
  54. K2_FLAG_SATA_8_PORTS = (1 << 24),
  55. K2_FLAG_NO_ATAPI_DMA = (1 << 25),
  56. K2_FLAG_BAR_POS_3 = (1 << 26),
  57. /* Taskfile registers offsets */
  58. K2_SATA_TF_CMD_OFFSET = 0x00,
  59. K2_SATA_TF_DATA_OFFSET = 0x00,
  60. K2_SATA_TF_ERROR_OFFSET = 0x04,
  61. K2_SATA_TF_NSECT_OFFSET = 0x08,
  62. K2_SATA_TF_LBAL_OFFSET = 0x0c,
  63. K2_SATA_TF_LBAM_OFFSET = 0x10,
  64. K2_SATA_TF_LBAH_OFFSET = 0x14,
  65. K2_SATA_TF_DEVICE_OFFSET = 0x18,
  66. K2_SATA_TF_CMDSTAT_OFFSET = 0x1c,
  67. K2_SATA_TF_CTL_OFFSET = 0x20,
  68. /* DMA base */
  69. K2_SATA_DMA_CMD_OFFSET = 0x30,
  70. /* SCRs base */
  71. K2_SATA_SCR_STATUS_OFFSET = 0x40,
  72. K2_SATA_SCR_ERROR_OFFSET = 0x44,
  73. K2_SATA_SCR_CONTROL_OFFSET = 0x48,
  74. /* Others */
  75. K2_SATA_SICR1_OFFSET = 0x80,
  76. K2_SATA_SICR2_OFFSET = 0x84,
  77. K2_SATA_SIM_OFFSET = 0x88,
  78. /* Port stride */
  79. K2_SATA_PORT_OFFSET = 0x100,
  80. chip_svw4 = 0,
  81. chip_svw8 = 1,
  82. chip_svw42 = 2, /* bar 3 */
  83. chip_svw43 = 3, /* bar 5 */
  84. };
  85. static u8 k2_stat_check_status(struct ata_port *ap);
  86. static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc)
  87. {
  88. u8 cmnd = qc->scsicmd->cmnd[0];
  89. if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA)
  90. return -1; /* ATAPI DMA not supported */
  91. else {
  92. switch (cmnd) {
  93. case READ_10:
  94. case READ_12:
  95. case READ_16:
  96. case WRITE_10:
  97. case WRITE_12:
  98. case WRITE_16:
  99. return 0;
  100. default:
  101. return -1;
  102. }
  103. }
  104. }
  105. static int k2_sata_scr_read(struct ata_link *link,
  106. unsigned int sc_reg, u32 *val)
  107. {
  108. if (sc_reg > SCR_CONTROL)
  109. return -EINVAL;
  110. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
  111. return 0;
  112. }
  113. static int k2_sata_scr_write(struct ata_link *link,
  114. unsigned int sc_reg, u32 val)
  115. {
  116. if (sc_reg > SCR_CONTROL)
  117. return -EINVAL;
  118. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
  119. return 0;
  120. }
  121. static int k2_sata_softreset(struct ata_link *link,
  122. unsigned int *class, unsigned long deadline)
  123. {
  124. u8 dmactl;
  125. void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
  126. dmactl = readb(mmio + ATA_DMA_CMD);
  127. /* Clear the start bit */
  128. if (dmactl & ATA_DMA_START) {
  129. dmactl &= ~ATA_DMA_START;
  130. writeb(dmactl, mmio + ATA_DMA_CMD);
  131. }
  132. return ata_sff_softreset(link, class, deadline);
  133. }
  134. static int k2_sata_hardreset(struct ata_link *link,
  135. unsigned int *class, unsigned long deadline)
  136. {
  137. u8 dmactl;
  138. void __iomem *mmio = link->ap->ioaddr.bmdma_addr;
  139. dmactl = readb(mmio + ATA_DMA_CMD);
  140. /* Clear the start bit */
  141. if (dmactl & ATA_DMA_START) {
  142. dmactl &= ~ATA_DMA_START;
  143. writeb(dmactl, mmio + ATA_DMA_CMD);
  144. }
  145. return sata_sff_hardreset(link, class, deadline);
  146. }
  147. static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  148. {
  149. struct ata_ioports *ioaddr = &ap->ioaddr;
  150. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  151. if (tf->ctl != ap->last_ctl) {
  152. writeb(tf->ctl, ioaddr->ctl_addr);
  153. ap->last_ctl = tf->ctl;
  154. ata_wait_idle(ap);
  155. }
  156. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  157. writew(tf->feature | (((u16)tf->hob_feature) << 8),
  158. ioaddr->feature_addr);
  159. writew(tf->nsect | (((u16)tf->hob_nsect) << 8),
  160. ioaddr->nsect_addr);
  161. writew(tf->lbal | (((u16)tf->hob_lbal) << 8),
  162. ioaddr->lbal_addr);
  163. writew(tf->lbam | (((u16)tf->hob_lbam) << 8),
  164. ioaddr->lbam_addr);
  165. writew(tf->lbah | (((u16)tf->hob_lbah) << 8),
  166. ioaddr->lbah_addr);
  167. } else if (is_addr) {
  168. writew(tf->feature, ioaddr->feature_addr);
  169. writew(tf->nsect, ioaddr->nsect_addr);
  170. writew(tf->lbal, ioaddr->lbal_addr);
  171. writew(tf->lbam, ioaddr->lbam_addr);
  172. writew(tf->lbah, ioaddr->lbah_addr);
  173. }
  174. if (tf->flags & ATA_TFLAG_DEVICE)
  175. writeb(tf->device, ioaddr->device_addr);
  176. ata_wait_idle(ap);
  177. }
  178. static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  179. {
  180. struct ata_ioports *ioaddr = &ap->ioaddr;
  181. u16 nsect, lbal, lbam, lbah, feature;
  182. tf->command = k2_stat_check_status(ap);
  183. tf->device = readw(ioaddr->device_addr);
  184. feature = readw(ioaddr->error_addr);
  185. nsect = readw(ioaddr->nsect_addr);
  186. lbal = readw(ioaddr->lbal_addr);
  187. lbam = readw(ioaddr->lbam_addr);
  188. lbah = readw(ioaddr->lbah_addr);
  189. tf->feature = feature;
  190. tf->nsect = nsect;
  191. tf->lbal = lbal;
  192. tf->lbam = lbam;
  193. tf->lbah = lbah;
  194. if (tf->flags & ATA_TFLAG_LBA48) {
  195. tf->hob_feature = feature >> 8;
  196. tf->hob_nsect = nsect >> 8;
  197. tf->hob_lbal = lbal >> 8;
  198. tf->hob_lbam = lbam >> 8;
  199. tf->hob_lbah = lbah >> 8;
  200. }
  201. }
  202. /**
  203. * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO)
  204. * @qc: Info associated with this ATA transaction.
  205. *
  206. * LOCKING:
  207. * spin_lock_irqsave(host lock)
  208. */
  209. static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc)
  210. {
  211. struct ata_port *ap = qc->ap;
  212. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  213. u8 dmactl;
  214. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  215. /* load PRD table addr. */
  216. mb(); /* make sure PRD table writes are visible to controller */
  217. writel(ap->bmdma_prd_dma, mmio + ATA_DMA_TABLE_OFS);
  218. /* specify data direction, triple-check start bit is clear */
  219. dmactl = readb(mmio + ATA_DMA_CMD);
  220. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  221. if (!rw)
  222. dmactl |= ATA_DMA_WR;
  223. writeb(dmactl, mmio + ATA_DMA_CMD);
  224. /* issue r/w command if this is not a ATA DMA command*/
  225. if (qc->tf.protocol != ATA_PROT_DMA)
  226. ap->ops->sff_exec_command(ap, &qc->tf);
  227. }
  228. /**
  229. * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO)
  230. * @qc: Info associated with this ATA transaction.
  231. *
  232. * LOCKING:
  233. * spin_lock_irqsave(host lock)
  234. */
  235. static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc)
  236. {
  237. struct ata_port *ap = qc->ap;
  238. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  239. u8 dmactl;
  240. /* start host DMA transaction */
  241. dmactl = readb(mmio + ATA_DMA_CMD);
  242. writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD);
  243. /* This works around possible data corruption.
  244. On certain SATA controllers that can be seen when the r/w
  245. command is given to the controller before the host DMA is
  246. started.
  247. On a Read command, the controller would initiate the
  248. command to the drive even before it sees the DMA
  249. start. When there are very fast drives connected to the
  250. controller, or when the data request hits in the drive
  251. cache, there is the possibility that the drive returns a
  252. part or all of the requested data to the controller before
  253. the DMA start is issued. In this case, the controller
  254. would become confused as to what to do with the data. In
  255. the worst case when all the data is returned back to the
  256. controller, the controller could hang. In other cases it
  257. could return partial data returning in data
  258. corruption. This problem has been seen in PPC systems and
  259. can also appear on an system with very fast disks, where
  260. the SATA controller is sitting behind a number of bridges,
  261. and hence there is significant latency between the r/w
  262. command and the start command. */
  263. /* issue r/w command if the access is to ATA */
  264. if (qc->tf.protocol == ATA_PROT_DMA)
  265. ap->ops->sff_exec_command(ap, &qc->tf);
  266. }
  267. static u8 k2_stat_check_status(struct ata_port *ap)
  268. {
  269. return readl(ap->ioaddr.status_addr);
  270. }
  271. static int k2_sata_show_info(struct seq_file *m, struct Scsi_Host *shost)
  272. {
  273. struct ata_port *ap;
  274. struct device_node *np;
  275. int index;
  276. /* Find the ata_port */
  277. ap = ata_shost_to_port(shost);
  278. if (ap == NULL)
  279. return 0;
  280. /* Find the OF node for the PCI device proper */
  281. np = pci_device_to_OF_node(to_pci_dev(ap->host->dev));
  282. if (np == NULL)
  283. return 0;
  284. /* Match it to a port node */
  285. index = (ap == ap->host->ports[0]) ? 0 : 1;
  286. for (np = np->child; np != NULL; np = np->sibling) {
  287. const u32 *reg = of_get_property(np, "reg", NULL);
  288. if (!reg)
  289. continue;
  290. if (index == *reg) {
  291. seq_printf(m, "devspec: %pOF\n", np);
  292. break;
  293. }
  294. }
  295. return 0;
  296. }
  297. static struct scsi_host_template k2_sata_sht = {
  298. ATA_BMDMA_SHT(DRV_NAME),
  299. .show_info = k2_sata_show_info,
  300. };
  301. static struct ata_port_operations k2_sata_ops = {
  302. .inherits = &ata_bmdma_port_ops,
  303. .softreset = k2_sata_softreset,
  304. .hardreset = k2_sata_hardreset,
  305. .sff_tf_load = k2_sata_tf_load,
  306. .sff_tf_read = k2_sata_tf_read,
  307. .sff_check_status = k2_stat_check_status,
  308. .check_atapi_dma = k2_sata_check_atapi_dma,
  309. .bmdma_setup = k2_bmdma_setup_mmio,
  310. .bmdma_start = k2_bmdma_start_mmio,
  311. .scr_read = k2_sata_scr_read,
  312. .scr_write = k2_sata_scr_write,
  313. };
  314. static const struct ata_port_info k2_port_info[] = {
  315. /* chip_svw4 */
  316. {
  317. .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA,
  318. .pio_mask = ATA_PIO4,
  319. .mwdma_mask = ATA_MWDMA2,
  320. .udma_mask = ATA_UDMA6,
  321. .port_ops = &k2_sata_ops,
  322. },
  323. /* chip_svw8 */
  324. {
  325. .flags = ATA_FLAG_SATA | K2_FLAG_NO_ATAPI_DMA |
  326. K2_FLAG_SATA_8_PORTS,
  327. .pio_mask = ATA_PIO4,
  328. .mwdma_mask = ATA_MWDMA2,
  329. .udma_mask = ATA_UDMA6,
  330. .port_ops = &k2_sata_ops,
  331. },
  332. /* chip_svw42 */
  333. {
  334. .flags = ATA_FLAG_SATA | K2_FLAG_BAR_POS_3,
  335. .pio_mask = ATA_PIO4,
  336. .mwdma_mask = ATA_MWDMA2,
  337. .udma_mask = ATA_UDMA6,
  338. .port_ops = &k2_sata_ops,
  339. },
  340. /* chip_svw43 */
  341. {
  342. .flags = ATA_FLAG_SATA,
  343. .pio_mask = ATA_PIO4,
  344. .mwdma_mask = ATA_MWDMA2,
  345. .udma_mask = ATA_UDMA6,
  346. .port_ops = &k2_sata_ops,
  347. },
  348. };
  349. static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base)
  350. {
  351. port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET;
  352. port->data_addr = base + K2_SATA_TF_DATA_OFFSET;
  353. port->feature_addr =
  354. port->error_addr = base + K2_SATA_TF_ERROR_OFFSET;
  355. port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET;
  356. port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET;
  357. port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET;
  358. port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET;
  359. port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET;
  360. port->command_addr =
  361. port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET;
  362. port->altstatus_addr =
  363. port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET;
  364. port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET;
  365. port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET;
  366. }
  367. static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  368. {
  369. const struct ata_port_info *ppi[] =
  370. { &k2_port_info[ent->driver_data], NULL };
  371. struct ata_host *host;
  372. void __iomem *mmio_base;
  373. int n_ports, i, rc, bar_pos;
  374. ata_print_version_once(&pdev->dev, DRV_VERSION);
  375. /* allocate host */
  376. n_ports = 4;
  377. if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS)
  378. n_ports = 8;
  379. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  380. if (!host)
  381. return -ENOMEM;
  382. bar_pos = 5;
  383. if (ppi[0]->flags & K2_FLAG_BAR_POS_3)
  384. bar_pos = 3;
  385. /*
  386. * If this driver happens to only be useful on Apple's K2, then
  387. * we should check that here as it has a normal Serverworks ID
  388. */
  389. rc = pcim_enable_device(pdev);
  390. if (rc)
  391. return rc;
  392. /*
  393. * Check if we have resources mapped at all (second function may
  394. * have been disabled by firmware)
  395. */
  396. if (pci_resource_len(pdev, bar_pos) == 0) {
  397. /* In IDE mode we need to pin the device to ensure that
  398. pcim_release does not clear the busmaster bit in config
  399. space, clearing causes busmaster DMA to fail on
  400. ports 3 & 4 */
  401. pcim_pin_device(pdev);
  402. return -ENODEV;
  403. }
  404. /* Request and iomap PCI regions */
  405. rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME);
  406. if (rc == -EBUSY)
  407. pcim_pin_device(pdev);
  408. if (rc)
  409. return rc;
  410. host->iomap = pcim_iomap_table(pdev);
  411. mmio_base = host->iomap[bar_pos];
  412. /* different controllers have different number of ports - currently 4 or 8 */
  413. /* All ports are on the same function. Multi-function device is no
  414. * longer available. This should not be seen in any system. */
  415. for (i = 0; i < host->n_ports; i++) {
  416. struct ata_port *ap = host->ports[i];
  417. unsigned int offset = i * K2_SATA_PORT_OFFSET;
  418. k2_sata_setup_port(&ap->ioaddr, mmio_base + offset);
  419. ata_port_pbar_desc(ap, 5, -1, "mmio");
  420. ata_port_pbar_desc(ap, 5, offset, "port");
  421. }
  422. rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
  423. if (rc)
  424. return rc;
  425. rc = dma_set_coherent_mask(&pdev->dev, ATA_DMA_MASK);
  426. if (rc)
  427. return rc;
  428. /* Clear a magic bit in SCR1 according to Darwin, those help
  429. * some funky seagate drives (though so far, those were already
  430. * set by the firmware on the machines I had access to)
  431. */
  432. writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000,
  433. mmio_base + K2_SATA_SICR1_OFFSET);
  434. /* Clear SATA error & interrupts we don't use */
  435. writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET);
  436. writel(0x0, mmio_base + K2_SATA_SIM_OFFSET);
  437. pci_set_master(pdev);
  438. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  439. IRQF_SHARED, &k2_sata_sht);
  440. }
  441. /* 0x240 is device ID for Apple K2 device
  442. * 0x241 is device ID for Serverworks Frodo4
  443. * 0x242 is device ID for Serverworks Frodo8
  444. * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA
  445. * controller
  446. * */
  447. static const struct pci_device_id k2_sata_pci_tbl[] = {
  448. { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 },
  449. { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 },
  450. { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 },
  451. { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 },
  452. { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 },
  453. { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 },
  454. { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 },
  455. { }
  456. };
  457. static struct pci_driver k2_sata_pci_driver = {
  458. .name = DRV_NAME,
  459. .id_table = k2_sata_pci_tbl,
  460. .probe = k2_sata_init_one,
  461. .remove = ata_pci_remove_one,
  462. };
  463. module_pci_driver(k2_sata_pci_driver);
  464. MODULE_AUTHOR("Benjamin Herrenschmidt");
  465. MODULE_DESCRIPTION("low-level driver for K2 SATA controller");
  466. MODULE_LICENSE("GPL");
  467. MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl);
  468. MODULE_VERSION(DRV_VERSION);