123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926 |
- /*
- * Copyright (C) 2010,2015 Broadcom
- * Copyright (C) 2012 Stephen Warren
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License, or
- * (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- */
- /**
- * DOC: BCM2835 CPRMAN (clock manager for the "audio" domain)
- *
- * The clock tree on the 2835 has several levels. There's a root
- * oscillator running at 19.2Mhz. After the oscillator there are 5
- * PLLs, roughly divided as "camera", "ARM", "core", "DSI displays",
- * and "HDMI displays". Those 5 PLLs each can divide their output to
- * produce up to 4 channels. Finally, there is the level of clocks to
- * be consumed by other hardware components (like "H264" or "HDMI
- * state machine"), which divide off of some subset of the PLL
- * channels.
- *
- * All of the clocks in the tree are exposed in the DT, because the DT
- * may want to make assignments of the final layer of clocks to the
- * PLL channels, and some components of the hardware will actually
- * skip layers of the tree (for example, the pixel clock comes
- * directly from the PLLH PIX channel without using a CM_*CTL clock
- * generator).
- */
- #include <linux/clk-provider.h>
- #include <linux/clkdev.h>
- #include <linux/clk.h>
- #include <linux/clk/bcm2835.h>
- #include <linux/debugfs.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/platform_device.h>
- #include <linux/slab.h>
- #include <dt-bindings/clock/bcm2835.h>
- #define CM_PASSWORD 0x5a000000
- #define CM_GNRICCTL 0x000
- #define CM_GNRICDIV 0x004
- # define CM_DIV_FRAC_BITS 12
- # define CM_DIV_FRAC_MASK GENMASK(CM_DIV_FRAC_BITS - 1, 0)
- #define CM_VPUCTL 0x008
- #define CM_VPUDIV 0x00c
- #define CM_SYSCTL 0x010
- #define CM_SYSDIV 0x014
- #define CM_PERIACTL 0x018
- #define CM_PERIADIV 0x01c
- #define CM_PERIICTL 0x020
- #define CM_PERIIDIV 0x024
- #define CM_H264CTL 0x028
- #define CM_H264DIV 0x02c
- #define CM_ISPCTL 0x030
- #define CM_ISPDIV 0x034
- #define CM_V3DCTL 0x038
- #define CM_V3DDIV 0x03c
- #define CM_CAM0CTL 0x040
- #define CM_CAM0DIV 0x044
- #define CM_CAM1CTL 0x048
- #define CM_CAM1DIV 0x04c
- #define CM_CCP2CTL 0x050
- #define CM_CCP2DIV 0x054
- #define CM_DSI0ECTL 0x058
- #define CM_DSI0EDIV 0x05c
- #define CM_DSI0PCTL 0x060
- #define CM_DSI0PDIV 0x064
- #define CM_DPICTL 0x068
- #define CM_DPIDIV 0x06c
- #define CM_GP0CTL 0x070
- #define CM_GP0DIV 0x074
- #define CM_GP1CTL 0x078
- #define CM_GP1DIV 0x07c
- #define CM_GP2CTL 0x080
- #define CM_GP2DIV 0x084
- #define CM_HSMCTL 0x088
- #define CM_HSMDIV 0x08c
- #define CM_OTPCTL 0x090
- #define CM_OTPDIV 0x094
- #define CM_PCMCTL 0x098
- #define CM_PCMDIV 0x09c
- #define CM_PWMCTL 0x0a0
- #define CM_PWMDIV 0x0a4
- #define CM_SLIMCTL 0x0a8
- #define CM_SLIMDIV 0x0ac
- #define CM_SMICTL 0x0b0
- #define CM_SMIDIV 0x0b4
- /* no definition for 0x0b8 and 0x0bc */
- #define CM_TCNTCTL 0x0c0
- #define CM_TCNTDIV 0x0c4
- #define CM_TECCTL 0x0c8
- #define CM_TECDIV 0x0cc
- #define CM_TD0CTL 0x0d0
- #define CM_TD0DIV 0x0d4
- #define CM_TD1CTL 0x0d8
- #define CM_TD1DIV 0x0dc
- #define CM_TSENSCTL 0x0e0
- #define CM_TSENSDIV 0x0e4
- #define CM_TIMERCTL 0x0e8
- #define CM_TIMERDIV 0x0ec
- #define CM_UARTCTL 0x0f0
- #define CM_UARTDIV 0x0f4
- #define CM_VECCTL 0x0f8
- #define CM_VECDIV 0x0fc
- #define CM_PULSECTL 0x190
- #define CM_PULSEDIV 0x194
- #define CM_SDCCTL 0x1a8
- #define CM_SDCDIV 0x1ac
- #define CM_ARMCTL 0x1b0
- #define CM_AVEOCTL 0x1b8
- #define CM_AVEODIV 0x1bc
- #define CM_EMMCCTL 0x1c0
- #define CM_EMMCDIV 0x1c4
- /* General bits for the CM_*CTL regs */
- # define CM_ENABLE BIT(4)
- # define CM_KILL BIT(5)
- # define CM_GATE_BIT 6
- # define CM_GATE BIT(CM_GATE_BIT)
- # define CM_BUSY BIT(7)
- # define CM_BUSYD BIT(8)
- # define CM_FRAC BIT(9)
- # define CM_SRC_SHIFT 0
- # define CM_SRC_BITS 4
- # define CM_SRC_MASK 0xf
- # define CM_SRC_GND 0
- # define CM_SRC_OSC 1
- # define CM_SRC_TESTDEBUG0 2
- # define CM_SRC_TESTDEBUG1 3
- # define CM_SRC_PLLA_CORE 4
- # define CM_SRC_PLLA_PER 4
- # define CM_SRC_PLLC_CORE0 5
- # define CM_SRC_PLLC_PER 5
- # define CM_SRC_PLLC_CORE1 8
- # define CM_SRC_PLLD_CORE 6
- # define CM_SRC_PLLD_PER 6
- # define CM_SRC_PLLH_AUX 7
- # define CM_SRC_PLLC_CORE1 8
- # define CM_SRC_PLLC_CORE2 9
- #define CM_OSCCOUNT 0x100
- #define CM_PLLA 0x104
- # define CM_PLL_ANARST BIT(8)
- # define CM_PLLA_HOLDPER BIT(7)
- # define CM_PLLA_LOADPER BIT(6)
- # define CM_PLLA_HOLDCORE BIT(5)
- # define CM_PLLA_LOADCORE BIT(4)
- # define CM_PLLA_HOLDCCP2 BIT(3)
- # define CM_PLLA_LOADCCP2 BIT(2)
- # define CM_PLLA_HOLDDSI0 BIT(1)
- # define CM_PLLA_LOADDSI0 BIT(0)
- #define CM_PLLC 0x108
- # define CM_PLLC_HOLDPER BIT(7)
- # define CM_PLLC_LOADPER BIT(6)
- # define CM_PLLC_HOLDCORE2 BIT(5)
- # define CM_PLLC_LOADCORE2 BIT(4)
- # define CM_PLLC_HOLDCORE1 BIT(3)
- # define CM_PLLC_LOADCORE1 BIT(2)
- # define CM_PLLC_HOLDCORE0 BIT(1)
- # define CM_PLLC_LOADCORE0 BIT(0)
- #define CM_PLLD 0x10c
- # define CM_PLLD_HOLDPER BIT(7)
- # define CM_PLLD_LOADPER BIT(6)
- # define CM_PLLD_HOLDCORE BIT(5)
- # define CM_PLLD_LOADCORE BIT(4)
- # define CM_PLLD_HOLDDSI1 BIT(3)
- # define CM_PLLD_LOADDSI1 BIT(2)
- # define CM_PLLD_HOLDDSI0 BIT(1)
- # define CM_PLLD_LOADDSI0 BIT(0)
- #define CM_PLLH 0x110
- # define CM_PLLH_LOADRCAL BIT(2)
- # define CM_PLLH_LOADAUX BIT(1)
- # define CM_PLLH_LOADPIX BIT(0)
- #define CM_LOCK 0x114
- # define CM_LOCK_FLOCKH BIT(12)
- # define CM_LOCK_FLOCKD BIT(11)
- # define CM_LOCK_FLOCKC BIT(10)
- # define CM_LOCK_FLOCKB BIT(9)
- # define CM_LOCK_FLOCKA BIT(8)
- #define CM_EVENT 0x118
- #define CM_DSI1ECTL 0x158
- #define CM_DSI1EDIV 0x15c
- #define CM_DSI1PCTL 0x160
- #define CM_DSI1PDIV 0x164
- #define CM_DFTCTL 0x168
- #define CM_DFTDIV 0x16c
- #define CM_PLLB 0x170
- # define CM_PLLB_HOLDARM BIT(1)
- # define CM_PLLB_LOADARM BIT(0)
- #define A2W_PLLA_CTRL 0x1100
- #define A2W_PLLC_CTRL 0x1120
- #define A2W_PLLD_CTRL 0x1140
- #define A2W_PLLH_CTRL 0x1160
- #define A2W_PLLB_CTRL 0x11e0
- # define A2W_PLL_CTRL_PRST_DISABLE BIT(17)
- # define A2W_PLL_CTRL_PWRDN BIT(16)
- # define A2W_PLL_CTRL_PDIV_MASK 0x000007000
- # define A2W_PLL_CTRL_PDIV_SHIFT 12
- # define A2W_PLL_CTRL_NDIV_MASK 0x0000003ff
- # define A2W_PLL_CTRL_NDIV_SHIFT 0
- #define A2W_PLLA_ANA0 0x1010
- #define A2W_PLLC_ANA0 0x1030
- #define A2W_PLLD_ANA0 0x1050
- #define A2W_PLLH_ANA0 0x1070
- #define A2W_PLLB_ANA0 0x10f0
- #define A2W_PLL_KA_SHIFT 7
- #define A2W_PLL_KA_MASK GENMASK(9, 7)
- #define A2W_PLL_KI_SHIFT 19
- #define A2W_PLL_KI_MASK GENMASK(21, 19)
- #define A2W_PLL_KP_SHIFT 15
- #define A2W_PLL_KP_MASK GENMASK(18, 15)
- #define A2W_PLLH_KA_SHIFT 19
- #define A2W_PLLH_KA_MASK GENMASK(21, 19)
- #define A2W_PLLH_KI_LOW_SHIFT 22
- #define A2W_PLLH_KI_LOW_MASK GENMASK(23, 22)
- #define A2W_PLLH_KI_HIGH_SHIFT 0
- #define A2W_PLLH_KI_HIGH_MASK GENMASK(0, 0)
- #define A2W_PLLH_KP_SHIFT 1
- #define A2W_PLLH_KP_MASK GENMASK(4, 1)
- #define A2W_XOSC_CTRL 0x1190
- # define A2W_XOSC_CTRL_PLLB_ENABLE BIT(7)
- # define A2W_XOSC_CTRL_PLLA_ENABLE BIT(6)
- # define A2W_XOSC_CTRL_PLLD_ENABLE BIT(5)
- # define A2W_XOSC_CTRL_DDR_ENABLE BIT(4)
- # define A2W_XOSC_CTRL_CPR1_ENABLE BIT(3)
- # define A2W_XOSC_CTRL_USB_ENABLE BIT(2)
- # define A2W_XOSC_CTRL_HDMI_ENABLE BIT(1)
- # define A2W_XOSC_CTRL_PLLC_ENABLE BIT(0)
- #define A2W_PLLA_FRAC 0x1200
- #define A2W_PLLC_FRAC 0x1220
- #define A2W_PLLD_FRAC 0x1240
- #define A2W_PLLH_FRAC 0x1260
- #define A2W_PLLB_FRAC 0x12e0
- # define A2W_PLL_FRAC_MASK ((1 << A2W_PLL_FRAC_BITS) - 1)
- # define A2W_PLL_FRAC_BITS 20
- #define A2W_PLL_CHANNEL_DISABLE BIT(8)
- #define A2W_PLL_DIV_BITS 8
- #define A2W_PLL_DIV_SHIFT 0
- #define A2W_PLLA_DSI0 0x1300
- #define A2W_PLLA_CORE 0x1400
- #define A2W_PLLA_PER 0x1500
- #define A2W_PLLA_CCP2 0x1600
- #define A2W_PLLC_CORE2 0x1320
- #define A2W_PLLC_CORE1 0x1420
- #define A2W_PLLC_PER 0x1520
- #define A2W_PLLC_CORE0 0x1620
- #define A2W_PLLD_DSI0 0x1340
- #define A2W_PLLD_CORE 0x1440
- #define A2W_PLLD_PER 0x1540
- #define A2W_PLLD_DSI1 0x1640
- #define A2W_PLLH_AUX 0x1360
- #define A2W_PLLH_RCAL 0x1460
- #define A2W_PLLH_PIX 0x1560
- #define A2W_PLLH_STS 0x1660
- #define A2W_PLLH_CTRLR 0x1960
- #define A2W_PLLH_FRACR 0x1a60
- #define A2W_PLLH_AUXR 0x1b60
- #define A2W_PLLH_RCALR 0x1c60
- #define A2W_PLLH_PIXR 0x1d60
- #define A2W_PLLH_STSR 0x1e60
- #define A2W_PLLB_ARM 0x13e0
- #define A2W_PLLB_SP0 0x14e0
- #define A2W_PLLB_SP1 0x15e0
- #define A2W_PLLB_SP2 0x16e0
- #define LOCK_TIMEOUT_NS 100000000
- #define BCM2835_MAX_FB_RATE 1750000000u
- struct bcm2835_cprman {
- struct device *dev;
- void __iomem *regs;
- spinlock_t regs_lock; /* spinlock for all clocks */
- const char *osc_name;
- /* Must be last */
- struct clk_hw_onecell_data onecell;
- };
- static inline void cprman_write(struct bcm2835_cprman *cprman, u32 reg, u32 val)
- {
- writel(CM_PASSWORD | val, cprman->regs + reg);
- }
- static inline u32 cprman_read(struct bcm2835_cprman *cprman, u32 reg)
- {
- return readl(cprman->regs + reg);
- }
- static int bcm2835_debugfs_regset(struct bcm2835_cprman *cprman, u32 base,
- struct debugfs_reg32 *regs, size_t nregs,
- struct dentry *dentry)
- {
- struct dentry *regdump;
- struct debugfs_regset32 *regset;
- regset = devm_kzalloc(cprman->dev, sizeof(*regset), GFP_KERNEL);
- if (!regset)
- return -ENOMEM;
- regset->regs = regs;
- regset->nregs = nregs;
- regset->base = cprman->regs + base;
- regdump = debugfs_create_regset32("regdump", S_IRUGO, dentry,
- regset);
- return regdump ? 0 : -ENOMEM;
- }
- /*
- * These are fixed clocks. They're probably not all root clocks and it may
- * be possible to turn them on and off but until this is mapped out better
- * it's the only way they can be used.
- */
- void __init bcm2835_init_clocks(void)
- {
- struct clk_hw *hw;
- int ret;
- hw = clk_hw_register_fixed_rate(NULL, "apb_pclk", NULL, 0, 126000000);
- if (IS_ERR(hw))
- pr_err("apb_pclk not registered\n");
- hw = clk_hw_register_fixed_rate(NULL, "uart0_pclk", NULL, 0, 3000000);
- if (IS_ERR(hw))
- pr_err("uart0_pclk not registered\n");
- ret = clk_hw_register_clkdev(hw, NULL, "20201000.uart");
- if (ret)
- pr_err("uart0_pclk alias not registered\n");
- hw = clk_hw_register_fixed_rate(NULL, "uart1_pclk", NULL, 0, 125000000);
- if (IS_ERR(hw))
- pr_err("uart1_pclk not registered\n");
- ret = clk_hw_register_clkdev(hw, NULL, "20215000.uart");
- if (ret)
- pr_err("uart1_pclk alias not registered\n");
- }
- struct bcm2835_pll_data {
- const char *name;
- u32 cm_ctrl_reg;
- u32 a2w_ctrl_reg;
- u32 frac_reg;
- u32 ana_reg_base;
- u32 reference_enable_mask;
- /* Bit in CM_LOCK to indicate when the PLL has locked. */
- u32 lock_mask;
- const struct bcm2835_pll_ana_bits *ana;
- unsigned long min_rate;
- unsigned long max_rate;
- /*
- * Highest rate for the VCO before we have to use the
- * pre-divide-by-2.
- */
- unsigned long max_fb_rate;
- };
- struct bcm2835_pll_ana_bits {
- u32 mask0;
- u32 set0;
- u32 mask1;
- u32 set1;
- u32 mask3;
- u32 set3;
- u32 fb_prediv_mask;
- };
- static const struct bcm2835_pll_ana_bits bcm2835_ana_default = {
- .mask0 = 0,
- .set0 = 0,
- .mask1 = A2W_PLL_KI_MASK | A2W_PLL_KP_MASK,
- .set1 = (2 << A2W_PLL_KI_SHIFT) | (8 << A2W_PLL_KP_SHIFT),
- .mask3 = A2W_PLL_KA_MASK,
- .set3 = (2 << A2W_PLL_KA_SHIFT),
- .fb_prediv_mask = BIT(14),
- };
- static const struct bcm2835_pll_ana_bits bcm2835_ana_pllh = {
- .mask0 = A2W_PLLH_KA_MASK | A2W_PLLH_KI_LOW_MASK,
- .set0 = (2 << A2W_PLLH_KA_SHIFT) | (2 << A2W_PLLH_KI_LOW_SHIFT),
- .mask1 = A2W_PLLH_KI_HIGH_MASK | A2W_PLLH_KP_MASK,
- .set1 = (6 << A2W_PLLH_KP_SHIFT),
- .mask3 = 0,
- .set3 = 0,
- .fb_prediv_mask = BIT(11),
- };
- struct bcm2835_pll_divider_data {
- const char *name;
- const char *source_pll;
- u32 cm_reg;
- u32 a2w_reg;
- u32 load_mask;
- u32 hold_mask;
- u32 fixed_divider;
- };
- struct bcm2835_clock_data {
- const char *name;
- const char *const *parents;
- int num_mux_parents;
- u32 ctl_reg;
- u32 div_reg;
- /* Number of integer bits in the divider */
- u32 int_bits;
- /* Number of fractional bits in the divider */
- u32 frac_bits;
- u32 flags;
- bool is_vpu_clock;
- bool is_mash_clock;
- };
- struct bcm2835_gate_data {
- const char *name;
- const char *parent;
- u32 ctl_reg;
- };
- struct bcm2835_pll {
- struct clk_hw hw;
- struct bcm2835_cprman *cprman;
- const struct bcm2835_pll_data *data;
- };
- static int bcm2835_pll_is_on(struct clk_hw *hw)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- struct bcm2835_cprman *cprman = pll->cprman;
- const struct bcm2835_pll_data *data = pll->data;
- return cprman_read(cprman, data->a2w_ctrl_reg) &
- A2W_PLL_CTRL_PRST_DISABLE;
- }
- static void bcm2835_pll_choose_ndiv_and_fdiv(unsigned long rate,
- unsigned long parent_rate,
- u32 *ndiv, u32 *fdiv)
- {
- u64 div;
- div = (u64)rate << A2W_PLL_FRAC_BITS;
- do_div(div, parent_rate);
- *ndiv = div >> A2W_PLL_FRAC_BITS;
- *fdiv = div & ((1 << A2W_PLL_FRAC_BITS) - 1);
- }
- static long bcm2835_pll_rate_from_divisors(unsigned long parent_rate,
- u32 ndiv, u32 fdiv, u32 pdiv)
- {
- u64 rate;
- if (pdiv == 0)
- return 0;
- rate = (u64)parent_rate * ((ndiv << A2W_PLL_FRAC_BITS) + fdiv);
- do_div(rate, pdiv);
- return rate >> A2W_PLL_FRAC_BITS;
- }
- static long bcm2835_pll_round_rate(struct clk_hw *hw, unsigned long rate,
- unsigned long *parent_rate)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- const struct bcm2835_pll_data *data = pll->data;
- u32 ndiv, fdiv;
- rate = clamp(rate, data->min_rate, data->max_rate);
- bcm2835_pll_choose_ndiv_and_fdiv(rate, *parent_rate, &ndiv, &fdiv);
- return bcm2835_pll_rate_from_divisors(*parent_rate, ndiv, fdiv, 1);
- }
- static unsigned long bcm2835_pll_get_rate(struct clk_hw *hw,
- unsigned long parent_rate)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- struct bcm2835_cprman *cprman = pll->cprman;
- const struct bcm2835_pll_data *data = pll->data;
- u32 a2wctrl = cprman_read(cprman, data->a2w_ctrl_reg);
- u32 ndiv, pdiv, fdiv;
- bool using_prediv;
- if (parent_rate == 0)
- return 0;
- fdiv = cprman_read(cprman, data->frac_reg) & A2W_PLL_FRAC_MASK;
- ndiv = (a2wctrl & A2W_PLL_CTRL_NDIV_MASK) >> A2W_PLL_CTRL_NDIV_SHIFT;
- pdiv = (a2wctrl & A2W_PLL_CTRL_PDIV_MASK) >> A2W_PLL_CTRL_PDIV_SHIFT;
- using_prediv = cprman_read(cprman, data->ana_reg_base + 4) &
- data->ana->fb_prediv_mask;
- if (using_prediv)
- ndiv *= 2;
- return bcm2835_pll_rate_from_divisors(parent_rate, ndiv, fdiv, pdiv);
- }
- static void bcm2835_pll_off(struct clk_hw *hw)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- struct bcm2835_cprman *cprman = pll->cprman;
- const struct bcm2835_pll_data *data = pll->data;
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, data->cm_ctrl_reg, CM_PLL_ANARST);
- cprman_write(cprman, data->a2w_ctrl_reg,
- cprman_read(cprman, data->a2w_ctrl_reg) |
- A2W_PLL_CTRL_PWRDN);
- spin_unlock(&cprman->regs_lock);
- }
- static int bcm2835_pll_on(struct clk_hw *hw)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- struct bcm2835_cprman *cprman = pll->cprman;
- const struct bcm2835_pll_data *data = pll->data;
- ktime_t timeout;
- cprman_write(cprman, data->a2w_ctrl_reg,
- cprman_read(cprman, data->a2w_ctrl_reg) &
- ~A2W_PLL_CTRL_PWRDN);
- /* Take the PLL out of reset. */
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, data->cm_ctrl_reg,
- cprman_read(cprman, data->cm_ctrl_reg) & ~CM_PLL_ANARST);
- spin_unlock(&cprman->regs_lock);
- /* Wait for the PLL to lock. */
- timeout = ktime_add_ns(ktime_get(), LOCK_TIMEOUT_NS);
- while (!(cprman_read(cprman, CM_LOCK) & data->lock_mask)) {
- if (ktime_after(ktime_get(), timeout)) {
- dev_err(cprman->dev, "%s: couldn't lock PLL\n",
- clk_hw_get_name(hw));
- return -ETIMEDOUT;
- }
- cpu_relax();
- }
- cprman_write(cprman, data->a2w_ctrl_reg,
- cprman_read(cprman, data->a2w_ctrl_reg) |
- A2W_PLL_CTRL_PRST_DISABLE);
- return 0;
- }
- static void
- bcm2835_pll_write_ana(struct bcm2835_cprman *cprman, u32 ana_reg_base, u32 *ana)
- {
- int i;
- /*
- * ANA register setup is done as a series of writes to
- * ANA3-ANA0, in that order. This lets us write all 4
- * registers as a single cycle of the serdes interface (taking
- * 100 xosc clocks), whereas if we were to update ana0, 1, and
- * 3 individually through their partial-write registers, each
- * would be their own serdes cycle.
- */
- for (i = 3; i >= 0; i--)
- cprman_write(cprman, ana_reg_base + i * 4, ana[i]);
- }
- static int bcm2835_pll_set_rate(struct clk_hw *hw,
- unsigned long rate, unsigned long parent_rate)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- struct bcm2835_cprman *cprman = pll->cprman;
- const struct bcm2835_pll_data *data = pll->data;
- bool was_using_prediv, use_fb_prediv, do_ana_setup_first;
- u32 ndiv, fdiv, a2w_ctl;
- u32 ana[4];
- int i;
- if (rate > data->max_fb_rate) {
- use_fb_prediv = true;
- rate /= 2;
- } else {
- use_fb_prediv = false;
- }
- bcm2835_pll_choose_ndiv_and_fdiv(rate, parent_rate, &ndiv, &fdiv);
- for (i = 3; i >= 0; i--)
- ana[i] = cprman_read(cprman, data->ana_reg_base + i * 4);
- was_using_prediv = ana[1] & data->ana->fb_prediv_mask;
- ana[0] &= ~data->ana->mask0;
- ana[0] |= data->ana->set0;
- ana[1] &= ~data->ana->mask1;
- ana[1] |= data->ana->set1;
- ana[3] &= ~data->ana->mask3;
- ana[3] |= data->ana->set3;
- if (was_using_prediv && !use_fb_prediv) {
- ana[1] &= ~data->ana->fb_prediv_mask;
- do_ana_setup_first = true;
- } else if (!was_using_prediv && use_fb_prediv) {
- ana[1] |= data->ana->fb_prediv_mask;
- do_ana_setup_first = false;
- } else {
- do_ana_setup_first = true;
- }
- /* Unmask the reference clock from the oscillator. */
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, A2W_XOSC_CTRL,
- cprman_read(cprman, A2W_XOSC_CTRL) |
- data->reference_enable_mask);
- spin_unlock(&cprman->regs_lock);
- if (do_ana_setup_first)
- bcm2835_pll_write_ana(cprman, data->ana_reg_base, ana);
- /* Set the PLL multiplier from the oscillator. */
- cprman_write(cprman, data->frac_reg, fdiv);
- a2w_ctl = cprman_read(cprman, data->a2w_ctrl_reg);
- a2w_ctl &= ~A2W_PLL_CTRL_NDIV_MASK;
- a2w_ctl |= ndiv << A2W_PLL_CTRL_NDIV_SHIFT;
- a2w_ctl &= ~A2W_PLL_CTRL_PDIV_MASK;
- a2w_ctl |= 1 << A2W_PLL_CTRL_PDIV_SHIFT;
- cprman_write(cprman, data->a2w_ctrl_reg, a2w_ctl);
- if (!do_ana_setup_first)
- bcm2835_pll_write_ana(cprman, data->ana_reg_base, ana);
- return 0;
- }
- static int bcm2835_pll_debug_init(struct clk_hw *hw,
- struct dentry *dentry)
- {
- struct bcm2835_pll *pll = container_of(hw, struct bcm2835_pll, hw);
- struct bcm2835_cprman *cprman = pll->cprman;
- const struct bcm2835_pll_data *data = pll->data;
- struct debugfs_reg32 *regs;
- regs = devm_kzalloc(cprman->dev, 7 * sizeof(*regs), GFP_KERNEL);
- if (!regs)
- return -ENOMEM;
- regs[0].name = "cm_ctrl";
- regs[0].offset = data->cm_ctrl_reg;
- regs[1].name = "a2w_ctrl";
- regs[1].offset = data->a2w_ctrl_reg;
- regs[2].name = "frac";
- regs[2].offset = data->frac_reg;
- regs[3].name = "ana0";
- regs[3].offset = data->ana_reg_base + 0 * 4;
- regs[4].name = "ana1";
- regs[4].offset = data->ana_reg_base + 1 * 4;
- regs[5].name = "ana2";
- regs[5].offset = data->ana_reg_base + 2 * 4;
- regs[6].name = "ana3";
- regs[6].offset = data->ana_reg_base + 3 * 4;
- return bcm2835_debugfs_regset(cprman, 0, regs, 7, dentry);
- }
- static const struct clk_ops bcm2835_pll_clk_ops = {
- .is_prepared = bcm2835_pll_is_on,
- .prepare = bcm2835_pll_on,
- .unprepare = bcm2835_pll_off,
- .recalc_rate = bcm2835_pll_get_rate,
- .set_rate = bcm2835_pll_set_rate,
- .round_rate = bcm2835_pll_round_rate,
- .debug_init = bcm2835_pll_debug_init,
- };
- struct bcm2835_pll_divider {
- struct clk_divider div;
- struct bcm2835_cprman *cprman;
- const struct bcm2835_pll_divider_data *data;
- };
- static struct bcm2835_pll_divider *
- bcm2835_pll_divider_from_hw(struct clk_hw *hw)
- {
- return container_of(hw, struct bcm2835_pll_divider, div.hw);
- }
- static int bcm2835_pll_divider_is_on(struct clk_hw *hw)
- {
- struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
- struct bcm2835_cprman *cprman = divider->cprman;
- const struct bcm2835_pll_divider_data *data = divider->data;
- return !(cprman_read(cprman, data->a2w_reg) & A2W_PLL_CHANNEL_DISABLE);
- }
- static long bcm2835_pll_divider_round_rate(struct clk_hw *hw,
- unsigned long rate,
- unsigned long *parent_rate)
- {
- return clk_divider_ops.round_rate(hw, rate, parent_rate);
- }
- static unsigned long bcm2835_pll_divider_get_rate(struct clk_hw *hw,
- unsigned long parent_rate)
- {
- return clk_divider_ops.recalc_rate(hw, parent_rate);
- }
- static void bcm2835_pll_divider_off(struct clk_hw *hw)
- {
- struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
- struct bcm2835_cprman *cprman = divider->cprman;
- const struct bcm2835_pll_divider_data *data = divider->data;
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, data->cm_reg,
- (cprman_read(cprman, data->cm_reg) &
- ~data->load_mask) | data->hold_mask);
- cprman_write(cprman, data->a2w_reg,
- cprman_read(cprman, data->a2w_reg) |
- A2W_PLL_CHANNEL_DISABLE);
- spin_unlock(&cprman->regs_lock);
- }
- static int bcm2835_pll_divider_on(struct clk_hw *hw)
- {
- struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
- struct bcm2835_cprman *cprman = divider->cprman;
- const struct bcm2835_pll_divider_data *data = divider->data;
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, data->a2w_reg,
- cprman_read(cprman, data->a2w_reg) &
- ~A2W_PLL_CHANNEL_DISABLE);
- cprman_write(cprman, data->cm_reg,
- cprman_read(cprman, data->cm_reg) & ~data->hold_mask);
- spin_unlock(&cprman->regs_lock);
- return 0;
- }
- static int bcm2835_pll_divider_set_rate(struct clk_hw *hw,
- unsigned long rate,
- unsigned long parent_rate)
- {
- struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
- struct bcm2835_cprman *cprman = divider->cprman;
- const struct bcm2835_pll_divider_data *data = divider->data;
- u32 cm, div, max_div = 1 << A2W_PLL_DIV_BITS;
- div = DIV_ROUND_UP_ULL(parent_rate, rate);
- div = min(div, max_div);
- if (div == max_div)
- div = 0;
- cprman_write(cprman, data->a2w_reg, div);
- cm = cprman_read(cprman, data->cm_reg);
- cprman_write(cprman, data->cm_reg, cm | data->load_mask);
- cprman_write(cprman, data->cm_reg, cm & ~data->load_mask);
- return 0;
- }
- static int bcm2835_pll_divider_debug_init(struct clk_hw *hw,
- struct dentry *dentry)
- {
- struct bcm2835_pll_divider *divider = bcm2835_pll_divider_from_hw(hw);
- struct bcm2835_cprman *cprman = divider->cprman;
- const struct bcm2835_pll_divider_data *data = divider->data;
- struct debugfs_reg32 *regs;
- regs = devm_kzalloc(cprman->dev, 7 * sizeof(*regs), GFP_KERNEL);
- if (!regs)
- return -ENOMEM;
- regs[0].name = "cm";
- regs[0].offset = data->cm_reg;
- regs[1].name = "a2w";
- regs[1].offset = data->a2w_reg;
- return bcm2835_debugfs_regset(cprman, 0, regs, 2, dentry);
- }
- static const struct clk_ops bcm2835_pll_divider_clk_ops = {
- .is_prepared = bcm2835_pll_divider_is_on,
- .prepare = bcm2835_pll_divider_on,
- .unprepare = bcm2835_pll_divider_off,
- .recalc_rate = bcm2835_pll_divider_get_rate,
- .set_rate = bcm2835_pll_divider_set_rate,
- .round_rate = bcm2835_pll_divider_round_rate,
- .debug_init = bcm2835_pll_divider_debug_init,
- };
- /*
- * The CM dividers do fixed-point division, so we can't use the
- * generic integer divider code like the PLL dividers do (and we can't
- * fake it by having some fixed shifts preceding it in the clock tree,
- * because we'd run out of bits in a 32-bit unsigned long).
- */
- struct bcm2835_clock {
- struct clk_hw hw;
- struct bcm2835_cprman *cprman;
- const struct bcm2835_clock_data *data;
- };
- static struct bcm2835_clock *bcm2835_clock_from_hw(struct clk_hw *hw)
- {
- return container_of(hw, struct bcm2835_clock, hw);
- }
- static int bcm2835_clock_is_on(struct clk_hw *hw)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- return (cprman_read(cprman, data->ctl_reg) & CM_ENABLE) != 0;
- }
- static u32 bcm2835_clock_choose_div(struct clk_hw *hw,
- unsigned long rate,
- unsigned long parent_rate,
- bool round_up)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- const struct bcm2835_clock_data *data = clock->data;
- u32 unused_frac_mask =
- GENMASK(CM_DIV_FRAC_BITS - data->frac_bits, 0) >> 1;
- u64 temp = (u64)parent_rate << CM_DIV_FRAC_BITS;
- u64 rem;
- u32 div, mindiv, maxdiv;
- rem = do_div(temp, rate);
- div = temp;
- /* Round up and mask off the unused bits */
- if (round_up && ((div & unused_frac_mask) != 0 || rem != 0))
- div += unused_frac_mask + 1;
- div &= ~unused_frac_mask;
- /* different clamping limits apply for a mash clock */
- if (data->is_mash_clock) {
- /* clamp to min divider of 2 */
- mindiv = 2 << CM_DIV_FRAC_BITS;
- /* clamp to the highest possible integer divider */
- maxdiv = (BIT(data->int_bits) - 1) << CM_DIV_FRAC_BITS;
- } else {
- /* clamp to min divider of 1 */
- mindiv = 1 << CM_DIV_FRAC_BITS;
- /* clamp to the highest possible fractional divider */
- maxdiv = GENMASK(data->int_bits + CM_DIV_FRAC_BITS - 1,
- CM_DIV_FRAC_BITS - data->frac_bits);
- }
- /* apply the clamping limits */
- div = max_t(u32, div, mindiv);
- div = min_t(u32, div, maxdiv);
- return div;
- }
- static long bcm2835_clock_rate_from_divisor(struct bcm2835_clock *clock,
- unsigned long parent_rate,
- u32 div)
- {
- const struct bcm2835_clock_data *data = clock->data;
- u64 temp;
- /*
- * The divisor is a 12.12 fixed point field, but only some of
- * the bits are populated in any given clock.
- */
- div >>= CM_DIV_FRAC_BITS - data->frac_bits;
- div &= (1 << (data->int_bits + data->frac_bits)) - 1;
- if (div == 0)
- return 0;
- temp = (u64)parent_rate << data->frac_bits;
- do_div(temp, div);
- return temp;
- }
- static unsigned long bcm2835_clock_get_rate(struct clk_hw *hw,
- unsigned long parent_rate)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- u32 div = cprman_read(cprman, data->div_reg);
- return bcm2835_clock_rate_from_divisor(clock, parent_rate, div);
- }
- static void bcm2835_clock_wait_busy(struct bcm2835_clock *clock)
- {
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- ktime_t timeout = ktime_add_ns(ktime_get(), LOCK_TIMEOUT_NS);
- while (cprman_read(cprman, data->ctl_reg) & CM_BUSY) {
- if (ktime_after(ktime_get(), timeout)) {
- dev_err(cprman->dev, "%s: couldn't lock PLL\n",
- clk_hw_get_name(&clock->hw));
- return;
- }
- cpu_relax();
- }
- }
- static void bcm2835_clock_off(struct clk_hw *hw)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, data->ctl_reg,
- cprman_read(cprman, data->ctl_reg) & ~CM_ENABLE);
- spin_unlock(&cprman->regs_lock);
- /* BUSY will remain high until the divider completes its cycle. */
- bcm2835_clock_wait_busy(clock);
- }
- static int bcm2835_clock_on(struct clk_hw *hw)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- spin_lock(&cprman->regs_lock);
- cprman_write(cprman, data->ctl_reg,
- cprman_read(cprman, data->ctl_reg) |
- CM_ENABLE |
- CM_GATE);
- spin_unlock(&cprman->regs_lock);
- return 0;
- }
- static int bcm2835_clock_set_rate(struct clk_hw *hw,
- unsigned long rate, unsigned long parent_rate)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- u32 div = bcm2835_clock_choose_div(hw, rate, parent_rate, false);
- u32 ctl;
- spin_lock(&cprman->regs_lock);
- /*
- * Setting up frac support
- *
- * In principle it is recommended to stop/start the clock first,
- * but as we set CLK_SET_RATE_GATE during registration of the
- * clock this requirement should be take care of by the
- * clk-framework.
- */
- ctl = cprman_read(cprman, data->ctl_reg) & ~CM_FRAC;
- ctl |= (div & CM_DIV_FRAC_MASK) ? CM_FRAC : 0;
- cprman_write(cprman, data->ctl_reg, ctl);
- cprman_write(cprman, data->div_reg, div);
- spin_unlock(&cprman->regs_lock);
- return 0;
- }
- static bool
- bcm2835_clk_is_pllc(struct clk_hw *hw)
- {
- if (!hw)
- return false;
- return strncmp(clk_hw_get_name(hw), "pllc", 4) == 0;
- }
- static int bcm2835_clock_determine_rate(struct clk_hw *hw,
- struct clk_rate_request *req)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct clk_hw *parent, *best_parent = NULL;
- bool current_parent_is_pllc;
- unsigned long rate, best_rate = 0;
- unsigned long prate, best_prate = 0;
- size_t i;
- u32 div;
- current_parent_is_pllc = bcm2835_clk_is_pllc(clk_hw_get_parent(hw));
- /*
- * Select parent clock that results in the closest but lower rate
- */
- for (i = 0; i < clk_hw_get_num_parents(hw); ++i) {
- parent = clk_hw_get_parent_by_index(hw, i);
- if (!parent)
- continue;
- /*
- * Don't choose a PLLC-derived clock as our parent
- * unless it had been manually set that way. PLLC's
- * frequency gets adjusted by the firmware due to
- * over-temp or under-voltage conditions, without
- * prior notification to our clock consumer.
- */
- if (bcm2835_clk_is_pllc(parent) && !current_parent_is_pllc)
- continue;
- prate = clk_hw_get_rate(parent);
- div = bcm2835_clock_choose_div(hw, req->rate, prate, true);
- rate = bcm2835_clock_rate_from_divisor(clock, prate, div);
- if (rate > best_rate && rate <= req->rate) {
- best_parent = parent;
- best_prate = prate;
- best_rate = rate;
- }
- }
- if (!best_parent)
- return -EINVAL;
- req->best_parent_hw = best_parent;
- req->best_parent_rate = best_prate;
- req->rate = best_rate;
- return 0;
- }
- static int bcm2835_clock_set_parent(struct clk_hw *hw, u8 index)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- u8 src = (index << CM_SRC_SHIFT) & CM_SRC_MASK;
- cprman_write(cprman, data->ctl_reg, src);
- return 0;
- }
- static u8 bcm2835_clock_get_parent(struct clk_hw *hw)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- u32 src = cprman_read(cprman, data->ctl_reg);
- return (src & CM_SRC_MASK) >> CM_SRC_SHIFT;
- }
- static struct debugfs_reg32 bcm2835_debugfs_clock_reg32[] = {
- {
- .name = "ctl",
- .offset = 0,
- },
- {
- .name = "div",
- .offset = 4,
- },
- };
- static int bcm2835_clock_debug_init(struct clk_hw *hw,
- struct dentry *dentry)
- {
- struct bcm2835_clock *clock = bcm2835_clock_from_hw(hw);
- struct bcm2835_cprman *cprman = clock->cprman;
- const struct bcm2835_clock_data *data = clock->data;
- return bcm2835_debugfs_regset(
- cprman, data->ctl_reg,
- bcm2835_debugfs_clock_reg32,
- ARRAY_SIZE(bcm2835_debugfs_clock_reg32),
- dentry);
- }
- static const struct clk_ops bcm2835_clock_clk_ops = {
- .is_prepared = bcm2835_clock_is_on,
- .prepare = bcm2835_clock_on,
- .unprepare = bcm2835_clock_off,
- .recalc_rate = bcm2835_clock_get_rate,
- .set_rate = bcm2835_clock_set_rate,
- .determine_rate = bcm2835_clock_determine_rate,
- .set_parent = bcm2835_clock_set_parent,
- .get_parent = bcm2835_clock_get_parent,
- .debug_init = bcm2835_clock_debug_init,
- };
- static int bcm2835_vpu_clock_is_on(struct clk_hw *hw)
- {
- return true;
- }
- /*
- * The VPU clock can never be disabled (it doesn't have an ENABLE
- * bit), so it gets its own set of clock ops.
- */
- static const struct clk_ops bcm2835_vpu_clock_clk_ops = {
- .is_prepared = bcm2835_vpu_clock_is_on,
- .recalc_rate = bcm2835_clock_get_rate,
- .set_rate = bcm2835_clock_set_rate,
- .determine_rate = bcm2835_clock_determine_rate,
- .set_parent = bcm2835_clock_set_parent,
- .get_parent = bcm2835_clock_get_parent,
- .debug_init = bcm2835_clock_debug_init,
- };
- static struct clk_hw *bcm2835_register_pll(struct bcm2835_cprman *cprman,
- const struct bcm2835_pll_data *data)
- {
- struct bcm2835_pll *pll;
- struct clk_init_data init;
- int ret;
- memset(&init, 0, sizeof(init));
- /* All of the PLLs derive from the external oscillator. */
- init.parent_names = &cprman->osc_name;
- init.num_parents = 1;
- init.name = data->name;
- init.ops = &bcm2835_pll_clk_ops;
- init.flags = CLK_IGNORE_UNUSED;
- pll = kzalloc(sizeof(*pll), GFP_KERNEL);
- if (!pll)
- return NULL;
- pll->cprman = cprman;
- pll->data = data;
- pll->hw.init = &init;
- ret = devm_clk_hw_register(cprman->dev, &pll->hw);
- if (ret)
- return NULL;
- return &pll->hw;
- }
- static struct clk_hw *
- bcm2835_register_pll_divider(struct bcm2835_cprman *cprman,
- const struct bcm2835_pll_divider_data *data)
- {
- struct bcm2835_pll_divider *divider;
- struct clk_init_data init;
- const char *divider_name;
- int ret;
- if (data->fixed_divider != 1) {
- divider_name = devm_kasprintf(cprman->dev, GFP_KERNEL,
- "%s_prediv", data->name);
- if (!divider_name)
- return NULL;
- } else {
- divider_name = data->name;
- }
- memset(&init, 0, sizeof(init));
- init.parent_names = &data->source_pll;
- init.num_parents = 1;
- init.name = divider_name;
- init.ops = &bcm2835_pll_divider_clk_ops;
- init.flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED;
- divider = devm_kzalloc(cprman->dev, sizeof(*divider), GFP_KERNEL);
- if (!divider)
- return NULL;
- divider->div.reg = cprman->regs + data->a2w_reg;
- divider->div.shift = A2W_PLL_DIV_SHIFT;
- divider->div.width = A2W_PLL_DIV_BITS;
- divider->div.flags = CLK_DIVIDER_MAX_AT_ZERO;
- divider->div.lock = &cprman->regs_lock;
- divider->div.hw.init = &init;
- divider->div.table = NULL;
- divider->cprman = cprman;
- divider->data = data;
- ret = devm_clk_hw_register(cprman->dev, ÷r->div.hw);
- if (ret)
- return ERR_PTR(ret);
- /*
- * PLLH's channels have a fixed divide by 10 afterwards, which
- * is what our consumers are actually using.
- */
- if (data->fixed_divider != 1) {
- return clk_hw_register_fixed_factor(cprman->dev, data->name,
- divider_name,
- CLK_SET_RATE_PARENT,
- 1,
- data->fixed_divider);
- }
- return ÷r->div.hw;
- }
- static struct clk_hw *bcm2835_register_clock(struct bcm2835_cprman *cprman,
- const struct bcm2835_clock_data *data)
- {
- struct bcm2835_clock *clock;
- struct clk_init_data init;
- const char *parents[1 << CM_SRC_BITS];
- size_t i;
- int ret;
- /*
- * Replace our "xosc" references with the oscillator's
- * actual name.
- */
- for (i = 0; i < data->num_mux_parents; i++) {
- if (strcmp(data->parents[i], "xosc") == 0)
- parents[i] = cprman->osc_name;
- else
- parents[i] = data->parents[i];
- }
- memset(&init, 0, sizeof(init));
- init.parent_names = parents;
- init.num_parents = data->num_mux_parents;
- init.name = data->name;
- init.flags = data->flags | CLK_IGNORE_UNUSED;
- if (data->is_vpu_clock) {
- init.ops = &bcm2835_vpu_clock_clk_ops;
- } else {
- init.ops = &bcm2835_clock_clk_ops;
- init.flags |= CLK_SET_RATE_GATE | CLK_SET_PARENT_GATE;
- /* If the clock wasn't actually enabled at boot, it's not
- * critical.
- */
- if (!(cprman_read(cprman, data->ctl_reg) & CM_ENABLE))
- init.flags &= ~CLK_IS_CRITICAL;
- }
- clock = devm_kzalloc(cprman->dev, sizeof(*clock), GFP_KERNEL);
- if (!clock)
- return NULL;
- clock->cprman = cprman;
- clock->data = data;
- clock->hw.init = &init;
- ret = devm_clk_hw_register(cprman->dev, &clock->hw);
- if (ret)
- return ERR_PTR(ret);
- return &clock->hw;
- }
- static struct clk *bcm2835_register_gate(struct bcm2835_cprman *cprman,
- const struct bcm2835_gate_data *data)
- {
- return clk_register_gate(cprman->dev, data->name, data->parent,
- CLK_IGNORE_UNUSED | CLK_SET_RATE_GATE,
- cprman->regs + data->ctl_reg,
- CM_GATE_BIT, 0, &cprman->regs_lock);
- }
- typedef struct clk_hw *(*bcm2835_clk_register)(struct bcm2835_cprman *cprman,
- const void *data);
- struct bcm2835_clk_desc {
- bcm2835_clk_register clk_register;
- const void *data;
- };
- /* assignment helper macros for different clock types */
- #define _REGISTER(f, ...) { .clk_register = (bcm2835_clk_register)f, \
- .data = __VA_ARGS__ }
- #define REGISTER_PLL(...) _REGISTER(&bcm2835_register_pll, \
- &(struct bcm2835_pll_data) \
- {__VA_ARGS__})
- #define REGISTER_PLL_DIV(...) _REGISTER(&bcm2835_register_pll_divider, \
- &(struct bcm2835_pll_divider_data) \
- {__VA_ARGS__})
- #define REGISTER_CLK(...) _REGISTER(&bcm2835_register_clock, \
- &(struct bcm2835_clock_data) \
- {__VA_ARGS__})
- #define REGISTER_GATE(...) _REGISTER(&bcm2835_register_gate, \
- &(struct bcm2835_gate_data) \
- {__VA_ARGS__})
- /* parent mux arrays plus helper macros */
- /* main oscillator parent mux */
- static const char *const bcm2835_clock_osc_parents[] = {
- "gnd",
- "xosc",
- "testdebug0",
- "testdebug1"
- };
- #define REGISTER_OSC_CLK(...) REGISTER_CLK( \
- .num_mux_parents = ARRAY_SIZE(bcm2835_clock_osc_parents), \
- .parents = bcm2835_clock_osc_parents, \
- __VA_ARGS__)
- /* main peripherial parent mux */
- static const char *const bcm2835_clock_per_parents[] = {
- "gnd",
- "xosc",
- "testdebug0",
- "testdebug1",
- "plla_per",
- "pllc_per",
- "plld_per",
- "pllh_aux",
- };
- #define REGISTER_PER_CLK(...) REGISTER_CLK( \
- .num_mux_parents = ARRAY_SIZE(bcm2835_clock_per_parents), \
- .parents = bcm2835_clock_per_parents, \
- __VA_ARGS__)
- /* main vpu parent mux */
- static const char *const bcm2835_clock_vpu_parents[] = {
- "gnd",
- "xosc",
- "testdebug0",
- "testdebug1",
- "plla_core",
- "pllc_core0",
- "plld_core",
- "pllh_aux",
- "pllc_core1",
- "pllc_core2",
- };
- #define REGISTER_VPU_CLK(...) REGISTER_CLK( \
- .num_mux_parents = ARRAY_SIZE(bcm2835_clock_vpu_parents), \
- .parents = bcm2835_clock_vpu_parents, \
- __VA_ARGS__)
- /*
- * the real definition of all the pll, pll_dividers and clocks
- * these make use of the above REGISTER_* macros
- */
- static const struct bcm2835_clk_desc clk_desc_array[] = {
- /* the PLL + PLL dividers */
- /*
- * PLLA is the auxiliary PLL, used to drive the CCP2
- * (Compact Camera Port 2) transmitter clock.
- *
- * It is in the PX LDO power domain, which is on when the
- * AUDIO domain is on.
- */
- [BCM2835_PLLA] = REGISTER_PLL(
- .name = "plla",
- .cm_ctrl_reg = CM_PLLA,
- .a2w_ctrl_reg = A2W_PLLA_CTRL,
- .frac_reg = A2W_PLLA_FRAC,
- .ana_reg_base = A2W_PLLA_ANA0,
- .reference_enable_mask = A2W_XOSC_CTRL_PLLA_ENABLE,
- .lock_mask = CM_LOCK_FLOCKA,
- .ana = &bcm2835_ana_default,
- .min_rate = 600000000u,
- .max_rate = 2400000000u,
- .max_fb_rate = BCM2835_MAX_FB_RATE),
- [BCM2835_PLLA_CORE] = REGISTER_PLL_DIV(
- .name = "plla_core",
- .source_pll = "plla",
- .cm_reg = CM_PLLA,
- .a2w_reg = A2W_PLLA_CORE,
- .load_mask = CM_PLLA_LOADCORE,
- .hold_mask = CM_PLLA_HOLDCORE,
- .fixed_divider = 1),
- [BCM2835_PLLA_PER] = REGISTER_PLL_DIV(
- .name = "plla_per",
- .source_pll = "plla",
- .cm_reg = CM_PLLA,
- .a2w_reg = A2W_PLLA_PER,
- .load_mask = CM_PLLA_LOADPER,
- .hold_mask = CM_PLLA_HOLDPER,
- .fixed_divider = 1),
- [BCM2835_PLLA_DSI0] = REGISTER_PLL_DIV(
- .name = "plla_dsi0",
- .source_pll = "plla",
- .cm_reg = CM_PLLA,
- .a2w_reg = A2W_PLLA_DSI0,
- .load_mask = CM_PLLA_LOADDSI0,
- .hold_mask = CM_PLLA_HOLDDSI0,
- .fixed_divider = 1),
- [BCM2835_PLLA_CCP2] = REGISTER_PLL_DIV(
- .name = "plla_ccp2",
- .source_pll = "plla",
- .cm_reg = CM_PLLA,
- .a2w_reg = A2W_PLLA_CCP2,
- .load_mask = CM_PLLA_LOADCCP2,
- .hold_mask = CM_PLLA_HOLDCCP2,
- .fixed_divider = 1),
- /* PLLB is used for the ARM's clock. */
- [BCM2835_PLLB] = REGISTER_PLL(
- .name = "pllb",
- .cm_ctrl_reg = CM_PLLB,
- .a2w_ctrl_reg = A2W_PLLB_CTRL,
- .frac_reg = A2W_PLLB_FRAC,
- .ana_reg_base = A2W_PLLB_ANA0,
- .reference_enable_mask = A2W_XOSC_CTRL_PLLB_ENABLE,
- .lock_mask = CM_LOCK_FLOCKB,
- .ana = &bcm2835_ana_default,
- .min_rate = 600000000u,
- .max_rate = 3000000000u,
- .max_fb_rate = BCM2835_MAX_FB_RATE),
- [BCM2835_PLLB_ARM] = REGISTER_PLL_DIV(
- .name = "pllb_arm",
- .source_pll = "pllb",
- .cm_reg = CM_PLLB,
- .a2w_reg = A2W_PLLB_ARM,
- .load_mask = CM_PLLB_LOADARM,
- .hold_mask = CM_PLLB_HOLDARM,
- .fixed_divider = 1),
- /*
- * PLLC is the core PLL, used to drive the core VPU clock.
- *
- * It is in the PX LDO power domain, which is on when the
- * AUDIO domain is on.
- */
- [BCM2835_PLLC] = REGISTER_PLL(
- .name = "pllc",
- .cm_ctrl_reg = CM_PLLC,
- .a2w_ctrl_reg = A2W_PLLC_CTRL,
- .frac_reg = A2W_PLLC_FRAC,
- .ana_reg_base = A2W_PLLC_ANA0,
- .reference_enable_mask = A2W_XOSC_CTRL_PLLC_ENABLE,
- .lock_mask = CM_LOCK_FLOCKC,
- .ana = &bcm2835_ana_default,
- .min_rate = 600000000u,
- .max_rate = 3000000000u,
- .max_fb_rate = BCM2835_MAX_FB_RATE),
- [BCM2835_PLLC_CORE0] = REGISTER_PLL_DIV(
- .name = "pllc_core0",
- .source_pll = "pllc",
- .cm_reg = CM_PLLC,
- .a2w_reg = A2W_PLLC_CORE0,
- .load_mask = CM_PLLC_LOADCORE0,
- .hold_mask = CM_PLLC_HOLDCORE0,
- .fixed_divider = 1),
- [BCM2835_PLLC_CORE1] = REGISTER_PLL_DIV(
- .name = "pllc_core1",
- .source_pll = "pllc",
- .cm_reg = CM_PLLC,
- .a2w_reg = A2W_PLLC_CORE1,
- .load_mask = CM_PLLC_LOADCORE1,
- .hold_mask = CM_PLLC_HOLDCORE1,
- .fixed_divider = 1),
- [BCM2835_PLLC_CORE2] = REGISTER_PLL_DIV(
- .name = "pllc_core2",
- .source_pll = "pllc",
- .cm_reg = CM_PLLC,
- .a2w_reg = A2W_PLLC_CORE2,
- .load_mask = CM_PLLC_LOADCORE2,
- .hold_mask = CM_PLLC_HOLDCORE2,
- .fixed_divider = 1),
- [BCM2835_PLLC_PER] = REGISTER_PLL_DIV(
- .name = "pllc_per",
- .source_pll = "pllc",
- .cm_reg = CM_PLLC,
- .a2w_reg = A2W_PLLC_PER,
- .load_mask = CM_PLLC_LOADPER,
- .hold_mask = CM_PLLC_HOLDPER,
- .fixed_divider = 1),
- /*
- * PLLD is the display PLL, used to drive DSI display panels.
- *
- * It is in the PX LDO power domain, which is on when the
- * AUDIO domain is on.
- */
- [BCM2835_PLLD] = REGISTER_PLL(
- .name = "plld",
- .cm_ctrl_reg = CM_PLLD,
- .a2w_ctrl_reg = A2W_PLLD_CTRL,
- .frac_reg = A2W_PLLD_FRAC,
- .ana_reg_base = A2W_PLLD_ANA0,
- .reference_enable_mask = A2W_XOSC_CTRL_DDR_ENABLE,
- .lock_mask = CM_LOCK_FLOCKD,
- .ana = &bcm2835_ana_default,
- .min_rate = 600000000u,
- .max_rate = 2400000000u,
- .max_fb_rate = BCM2835_MAX_FB_RATE),
- [BCM2835_PLLD_CORE] = REGISTER_PLL_DIV(
- .name = "plld_core",
- .source_pll = "plld",
- .cm_reg = CM_PLLD,
- .a2w_reg = A2W_PLLD_CORE,
- .load_mask = CM_PLLD_LOADCORE,
- .hold_mask = CM_PLLD_HOLDCORE,
- .fixed_divider = 1),
- [BCM2835_PLLD_PER] = REGISTER_PLL_DIV(
- .name = "plld_per",
- .source_pll = "plld",
- .cm_reg = CM_PLLD,
- .a2w_reg = A2W_PLLD_PER,
- .load_mask = CM_PLLD_LOADPER,
- .hold_mask = CM_PLLD_HOLDPER,
- .fixed_divider = 1),
- [BCM2835_PLLD_DSI0] = REGISTER_PLL_DIV(
- .name = "plld_dsi0",
- .source_pll = "plld",
- .cm_reg = CM_PLLD,
- .a2w_reg = A2W_PLLD_DSI0,
- .load_mask = CM_PLLD_LOADDSI0,
- .hold_mask = CM_PLLD_HOLDDSI0,
- .fixed_divider = 1),
- [BCM2835_PLLD_DSI1] = REGISTER_PLL_DIV(
- .name = "plld_dsi1",
- .source_pll = "plld",
- .cm_reg = CM_PLLD,
- .a2w_reg = A2W_PLLD_DSI1,
- .load_mask = CM_PLLD_LOADDSI1,
- .hold_mask = CM_PLLD_HOLDDSI1,
- .fixed_divider = 1),
- /*
- * PLLH is used to supply the pixel clock or the AUX clock for the
- * TV encoder.
- *
- * It is in the HDMI power domain.
- */
- [BCM2835_PLLH] = REGISTER_PLL(
- "pllh",
- .cm_ctrl_reg = CM_PLLH,
- .a2w_ctrl_reg = A2W_PLLH_CTRL,
- .frac_reg = A2W_PLLH_FRAC,
- .ana_reg_base = A2W_PLLH_ANA0,
- .reference_enable_mask = A2W_XOSC_CTRL_PLLC_ENABLE,
- .lock_mask = CM_LOCK_FLOCKH,
- .ana = &bcm2835_ana_pllh,
- .min_rate = 600000000u,
- .max_rate = 3000000000u,
- .max_fb_rate = BCM2835_MAX_FB_RATE),
- [BCM2835_PLLH_RCAL] = REGISTER_PLL_DIV(
- .name = "pllh_rcal",
- .source_pll = "pllh",
- .cm_reg = CM_PLLH,
- .a2w_reg = A2W_PLLH_RCAL,
- .load_mask = CM_PLLH_LOADRCAL,
- .hold_mask = 0,
- .fixed_divider = 10),
- [BCM2835_PLLH_AUX] = REGISTER_PLL_DIV(
- .name = "pllh_aux",
- .source_pll = "pllh",
- .cm_reg = CM_PLLH,
- .a2w_reg = A2W_PLLH_AUX,
- .load_mask = CM_PLLH_LOADAUX,
- .hold_mask = 0,
- .fixed_divider = 1),
- [BCM2835_PLLH_PIX] = REGISTER_PLL_DIV(
- .name = "pllh_pix",
- .source_pll = "pllh",
- .cm_reg = CM_PLLH,
- .a2w_reg = A2W_PLLH_PIX,
- .load_mask = CM_PLLH_LOADPIX,
- .hold_mask = 0,
- .fixed_divider = 10),
- /* the clocks */
- /* clocks with oscillator parent mux */
- /* One Time Programmable Memory clock. Maximum 10Mhz. */
- [BCM2835_CLOCK_OTP] = REGISTER_OSC_CLK(
- .name = "otp",
- .ctl_reg = CM_OTPCTL,
- .div_reg = CM_OTPDIV,
- .int_bits = 4,
- .frac_bits = 0),
- /*
- * Used for a 1Mhz clock for the system clocksource, and also used
- * bythe watchdog timer and the camera pulse generator.
- */
- [BCM2835_CLOCK_TIMER] = REGISTER_OSC_CLK(
- .name = "timer",
- .ctl_reg = CM_TIMERCTL,
- .div_reg = CM_TIMERDIV,
- .int_bits = 6,
- .frac_bits = 12),
- /*
- * Clock for the temperature sensor.
- * Generally run at 2Mhz, max 5Mhz.
- */
- [BCM2835_CLOCK_TSENS] = REGISTER_OSC_CLK(
- .name = "tsens",
- .ctl_reg = CM_TSENSCTL,
- .div_reg = CM_TSENSDIV,
- .int_bits = 5,
- .frac_bits = 0),
- [BCM2835_CLOCK_TEC] = REGISTER_OSC_CLK(
- .name = "tec",
- .ctl_reg = CM_TECCTL,
- .div_reg = CM_TECDIV,
- .int_bits = 6,
- .frac_bits = 0),
- /* clocks with vpu parent mux */
- [BCM2835_CLOCK_H264] = REGISTER_VPU_CLK(
- .name = "h264",
- .ctl_reg = CM_H264CTL,
- .div_reg = CM_H264DIV,
- .int_bits = 4,
- .frac_bits = 8),
- [BCM2835_CLOCK_ISP] = REGISTER_VPU_CLK(
- .name = "isp",
- .ctl_reg = CM_ISPCTL,
- .div_reg = CM_ISPDIV,
- .int_bits = 4,
- .frac_bits = 8),
- /*
- * Secondary SDRAM clock. Used for low-voltage modes when the PLL
- * in the SDRAM controller can't be used.
- */
- [BCM2835_CLOCK_SDRAM] = REGISTER_VPU_CLK(
- .name = "sdram",
- .ctl_reg = CM_SDCCTL,
- .div_reg = CM_SDCDIV,
- .int_bits = 6,
- .frac_bits = 0),
- [BCM2835_CLOCK_V3D] = REGISTER_VPU_CLK(
- .name = "v3d",
- .ctl_reg = CM_V3DCTL,
- .div_reg = CM_V3DDIV,
- .int_bits = 4,
- .frac_bits = 8),
- /*
- * VPU clock. This doesn't have an enable bit, since it drives
- * the bus for everything else, and is special so it doesn't need
- * to be gated for rate changes. It is also known as "clk_audio"
- * in various hardware documentation.
- */
- [BCM2835_CLOCK_VPU] = REGISTER_VPU_CLK(
- .name = "vpu",
- .ctl_reg = CM_VPUCTL,
- .div_reg = CM_VPUDIV,
- .int_bits = 12,
- .frac_bits = 8,
- .flags = CLK_IS_CRITICAL,
- .is_vpu_clock = true),
- /* clocks with per parent mux */
- [BCM2835_CLOCK_AVEO] = REGISTER_PER_CLK(
- .name = "aveo",
- .ctl_reg = CM_AVEOCTL,
- .div_reg = CM_AVEODIV,
- .int_bits = 4,
- .frac_bits = 0),
- [BCM2835_CLOCK_CAM0] = REGISTER_PER_CLK(
- .name = "cam0",
- .ctl_reg = CM_CAM0CTL,
- .div_reg = CM_CAM0DIV,
- .int_bits = 4,
- .frac_bits = 8),
- [BCM2835_CLOCK_CAM1] = REGISTER_PER_CLK(
- .name = "cam1",
- .ctl_reg = CM_CAM1CTL,
- .div_reg = CM_CAM1DIV,
- .int_bits = 4,
- .frac_bits = 8),
- [BCM2835_CLOCK_DFT] = REGISTER_PER_CLK(
- .name = "dft",
- .ctl_reg = CM_DFTCTL,
- .div_reg = CM_DFTDIV,
- .int_bits = 5,
- .frac_bits = 0),
- [BCM2835_CLOCK_DPI] = REGISTER_PER_CLK(
- .name = "dpi",
- .ctl_reg = CM_DPICTL,
- .div_reg = CM_DPIDIV,
- .int_bits = 4,
- .frac_bits = 8),
- /* Arasan EMMC clock */
- [BCM2835_CLOCK_EMMC] = REGISTER_PER_CLK(
- .name = "emmc",
- .ctl_reg = CM_EMMCCTL,
- .div_reg = CM_EMMCDIV,
- .int_bits = 4,
- .frac_bits = 8),
- /* General purpose (GPIO) clocks */
- [BCM2835_CLOCK_GP0] = REGISTER_PER_CLK(
- .name = "gp0",
- .ctl_reg = CM_GP0CTL,
- .div_reg = CM_GP0DIV,
- .int_bits = 12,
- .frac_bits = 12,
- .is_mash_clock = true),
- [BCM2835_CLOCK_GP1] = REGISTER_PER_CLK(
- .name = "gp1",
- .ctl_reg = CM_GP1CTL,
- .div_reg = CM_GP1DIV,
- .int_bits = 12,
- .frac_bits = 12,
- .flags = CLK_IS_CRITICAL,
- .is_mash_clock = true),
- [BCM2835_CLOCK_GP2] = REGISTER_PER_CLK(
- .name = "gp2",
- .ctl_reg = CM_GP2CTL,
- .div_reg = CM_GP2DIV,
- .int_bits = 12,
- .frac_bits = 12,
- .flags = CLK_IS_CRITICAL),
- /* HDMI state machine */
- [BCM2835_CLOCK_HSM] = REGISTER_PER_CLK(
- .name = "hsm",
- .ctl_reg = CM_HSMCTL,
- .div_reg = CM_HSMDIV,
- .int_bits = 4,
- .frac_bits = 8),
- [BCM2835_CLOCK_PCM] = REGISTER_PER_CLK(
- .name = "pcm",
- .ctl_reg = CM_PCMCTL,
- .div_reg = CM_PCMDIV,
- .int_bits = 12,
- .frac_bits = 12,
- .is_mash_clock = true),
- [BCM2835_CLOCK_PWM] = REGISTER_PER_CLK(
- .name = "pwm",
- .ctl_reg = CM_PWMCTL,
- .div_reg = CM_PWMDIV,
- .int_bits = 12,
- .frac_bits = 12,
- .is_mash_clock = true),
- [BCM2835_CLOCK_SLIM] = REGISTER_PER_CLK(
- .name = "slim",
- .ctl_reg = CM_SLIMCTL,
- .div_reg = CM_SLIMDIV,
- .int_bits = 12,
- .frac_bits = 12,
- .is_mash_clock = true),
- [BCM2835_CLOCK_SMI] = REGISTER_PER_CLK(
- .name = "smi",
- .ctl_reg = CM_SMICTL,
- .div_reg = CM_SMIDIV,
- .int_bits = 4,
- .frac_bits = 8),
- [BCM2835_CLOCK_UART] = REGISTER_PER_CLK(
- .name = "uart",
- .ctl_reg = CM_UARTCTL,
- .div_reg = CM_UARTDIV,
- .int_bits = 10,
- .frac_bits = 12),
- /* TV encoder clock. Only operating frequency is 108Mhz. */
- [BCM2835_CLOCK_VEC] = REGISTER_PER_CLK(
- .name = "vec",
- .ctl_reg = CM_VECCTL,
- .div_reg = CM_VECDIV,
- .int_bits = 4,
- .frac_bits = 0),
- /* dsi clocks */
- [BCM2835_CLOCK_DSI0E] = REGISTER_PER_CLK(
- .name = "dsi0e",
- .ctl_reg = CM_DSI0ECTL,
- .div_reg = CM_DSI0EDIV,
- .int_bits = 4,
- .frac_bits = 8),
- [BCM2835_CLOCK_DSI1E] = REGISTER_PER_CLK(
- .name = "dsi1e",
- .ctl_reg = CM_DSI1ECTL,
- .div_reg = CM_DSI1EDIV,
- .int_bits = 4,
- .frac_bits = 8),
- /* the gates */
- /*
- * CM_PERIICTL (and CM_PERIACTL, CM_SYSCTL and CM_VPUCTL if
- * you have the debug bit set in the power manager, which we
- * don't bother exposing) are individual gates off of the
- * non-stop vpu clock.
- */
- [BCM2835_CLOCK_PERI_IMAGE] = REGISTER_GATE(
- .name = "peri_image",
- .parent = "vpu",
- .ctl_reg = CM_PERIICTL),
- };
- /*
- * Permanently take a reference on the parent of the SDRAM clock.
- *
- * While the SDRAM is being driven by its dedicated PLL most of the
- * time, there is a little loop running in the firmware that
- * periodically switches the SDRAM to using our CM clock to do PVT
- * recalibration, with the assumption that the previously configured
- * SDRAM parent is still enabled and running.
- */
- static int bcm2835_mark_sdc_parent_critical(struct clk *sdc)
- {
- struct clk *parent = clk_get_parent(sdc);
- if (IS_ERR(parent))
- return PTR_ERR(parent);
- return clk_prepare_enable(parent);
- }
- static int bcm2835_clk_probe(struct platform_device *pdev)
- {
- struct device *dev = &pdev->dev;
- struct clk_hw **hws;
- struct bcm2835_cprman *cprman;
- struct resource *res;
- const struct bcm2835_clk_desc *desc;
- const size_t asize = ARRAY_SIZE(clk_desc_array);
- size_t i;
- int ret;
- cprman = devm_kzalloc(dev, sizeof(*cprman) +
- sizeof(*cprman->onecell.hws) * asize,
- GFP_KERNEL);
- if (!cprman)
- return -ENOMEM;
- spin_lock_init(&cprman->regs_lock);
- cprman->dev = dev;
- res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- cprman->regs = devm_ioremap_resource(dev, res);
- if (IS_ERR(cprman->regs))
- return PTR_ERR(cprman->regs);
- cprman->osc_name = of_clk_get_parent_name(dev->of_node, 0);
- if (!cprman->osc_name)
- return -ENODEV;
- platform_set_drvdata(pdev, cprman);
- cprman->onecell.num = asize;
- hws = cprman->onecell.hws;
- for (i = 0; i < asize; i++) {
- desc = &clk_desc_array[i];
- if (desc->clk_register && desc->data)
- hws[i] = desc->clk_register(cprman, desc->data);
- }
- ret = bcm2835_mark_sdc_parent_critical(hws[BCM2835_CLOCK_SDRAM]->clk);
- if (ret)
- return ret;
- return of_clk_add_hw_provider(dev->of_node, of_clk_hw_onecell_get,
- &cprman->onecell);
- }
- static const struct of_device_id bcm2835_clk_of_match[] = {
- { .compatible = "brcm,bcm2835-cprman", },
- {}
- };
- MODULE_DEVICE_TABLE(of, bcm2835_clk_of_match);
- static struct platform_driver bcm2835_clk_driver = {
- .driver = {
- .name = "bcm2835-clk",
- .of_match_table = bcm2835_clk_of_match,
- },
- .probe = bcm2835_clk_probe,
- };
- builtin_platform_driver(bcm2835_clk_driver);
- MODULE_AUTHOR("Eric Anholt <eric@anholt.net>");
- MODULE_DESCRIPTION("BCM2835 clock driver");
- MODULE_LICENSE("GPL v2");
|