pci-legacy.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 2011 Wind River Systems,
  9. * written by Ralf Baechle (ralf@linux-mips.org)
  10. */
  11. #include <linux/bug.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mm.h>
  14. #include <linux/bootmem.h>
  15. #include <linux/export.h>
  16. #include <linux/init.h>
  17. #include <linux/types.h>
  18. #include <linux/pci.h>
  19. #include <linux/of_address.h>
  20. #include <asm/cpu-info.h>
  21. /*
  22. * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
  23. * assignments.
  24. */
  25. /*
  26. * The PCI controller list.
  27. */
  28. static LIST_HEAD(controllers);
  29. static int pci_initialized;
  30. /*
  31. * We need to avoid collisions with `mirrored' VGA ports
  32. * and other strange ISA hardware, so we always want the
  33. * addresses to be allocated in the 0x000-0x0ff region
  34. * modulo 0x400.
  35. *
  36. * Why? Because some silly external IO cards only decode
  37. * the low 10 bits of the IO address. The 0x00-0xff region
  38. * is reserved for motherboard devices that decode all 16
  39. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  40. * but we want to try to avoid allocating at 0x2900-0x2bff
  41. * which might have be mirrored at 0x0100-0x03ff..
  42. */
  43. resource_size_t
  44. pcibios_align_resource(void *data, const struct resource *res,
  45. resource_size_t size, resource_size_t align)
  46. {
  47. struct pci_dev *dev = data;
  48. struct pci_controller *hose = dev->sysdata;
  49. resource_size_t start = res->start;
  50. if (res->flags & IORESOURCE_IO) {
  51. /* Make sure we start at our min on all hoses */
  52. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  53. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  54. /*
  55. * Put everything into 0x00-0xff region modulo 0x400
  56. */
  57. if (start & 0x300)
  58. start = (start + 0x3ff) & ~0x3ff;
  59. } else if (res->flags & IORESOURCE_MEM) {
  60. /* Make sure we start at our min on all hoses */
  61. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  62. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  63. }
  64. return start;
  65. }
  66. static void pcibios_scanbus(struct pci_controller *hose)
  67. {
  68. static int next_busno;
  69. static int need_domain_info;
  70. LIST_HEAD(resources);
  71. struct pci_bus *bus;
  72. if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
  73. next_busno = (*hose->get_busno)();
  74. pci_add_resource_offset(&resources,
  75. hose->mem_resource, hose->mem_offset);
  76. pci_add_resource_offset(&resources,
  77. hose->io_resource, hose->io_offset);
  78. pci_add_resource_offset(&resources,
  79. hose->busn_resource, hose->busn_offset);
  80. bus = pci_scan_root_bus(NULL, next_busno, hose->pci_ops, hose,
  81. &resources);
  82. hose->bus = bus;
  83. need_domain_info = need_domain_info || pci_domain_nr(bus);
  84. set_pci_need_domain_info(hose, need_domain_info);
  85. if (!bus) {
  86. pci_free_resource_list(&resources);
  87. return;
  88. }
  89. next_busno = bus->busn_res.end + 1;
  90. /* Don't allow 8-bit bus number overflow inside the hose -
  91. reserve some space for bridges. */
  92. if (next_busno > 224) {
  93. next_busno = 0;
  94. need_domain_info = 1;
  95. }
  96. /*
  97. * We insert PCI resources into the iomem_resource and
  98. * ioport_resource trees in either pci_bus_claim_resources()
  99. * or pci_bus_assign_resources().
  100. */
  101. if (pci_has_flag(PCI_PROBE_ONLY)) {
  102. pci_bus_claim_resources(bus);
  103. } else {
  104. pci_bus_size_bridges(bus);
  105. pci_bus_assign_resources(bus);
  106. }
  107. pci_bus_add_devices(bus);
  108. }
  109. #ifdef CONFIG_OF
  110. void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
  111. {
  112. struct of_pci_range range;
  113. struct of_pci_range_parser parser;
  114. pr_info("PCI host bridge %s ranges:\n", node->full_name);
  115. hose->of_node = node;
  116. if (of_pci_range_parser_init(&parser, node))
  117. return;
  118. for_each_of_pci_range(&parser, &range) {
  119. struct resource *res = NULL;
  120. switch (range.flags & IORESOURCE_TYPE_BITS) {
  121. case IORESOURCE_IO:
  122. pr_info(" IO 0x%016llx..0x%016llx\n",
  123. range.cpu_addr,
  124. range.cpu_addr + range.size - 1);
  125. hose->io_map_base =
  126. (unsigned long)ioremap(range.cpu_addr,
  127. range.size);
  128. res = hose->io_resource;
  129. break;
  130. case IORESOURCE_MEM:
  131. pr_info(" MEM 0x%016llx..0x%016llx\n",
  132. range.cpu_addr,
  133. range.cpu_addr + range.size - 1);
  134. res = hose->mem_resource;
  135. break;
  136. }
  137. if (res != NULL)
  138. of_pci_range_to_resource(&range, node, res);
  139. }
  140. }
  141. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  142. {
  143. struct pci_controller *hose = bus->sysdata;
  144. return of_node_get(hose->of_node);
  145. }
  146. #endif
  147. static DEFINE_MUTEX(pci_scan_mutex);
  148. void register_pci_controller(struct pci_controller *hose)
  149. {
  150. struct resource *parent;
  151. parent = hose->mem_resource->parent;
  152. if (!parent)
  153. parent = &iomem_resource;
  154. if (request_resource(parent, hose->mem_resource) < 0)
  155. goto out;
  156. parent = hose->io_resource->parent;
  157. if (!parent)
  158. parent = &ioport_resource;
  159. if (request_resource(parent, hose->io_resource) < 0) {
  160. release_resource(hose->mem_resource);
  161. goto out;
  162. }
  163. INIT_LIST_HEAD(&hose->list);
  164. list_add(&hose->list, &controllers);
  165. /*
  166. * Do not panic here but later - this might happen before console init.
  167. */
  168. if (!hose->io_map_base) {
  169. printk(KERN_WARNING
  170. "registering PCI controller with io_map_base unset\n");
  171. }
  172. /*
  173. * Scan the bus if it is register after the PCI subsystem
  174. * initialization.
  175. */
  176. if (pci_initialized) {
  177. mutex_lock(&pci_scan_mutex);
  178. pcibios_scanbus(hose);
  179. mutex_unlock(&pci_scan_mutex);
  180. }
  181. return;
  182. out:
  183. printk(KERN_WARNING
  184. "Skipping PCI bus scan due to resource conflict\n");
  185. }
  186. static int __init pcibios_init(void)
  187. {
  188. struct pci_controller *hose;
  189. /* Scan all of the recorded PCI controllers. */
  190. list_for_each_entry(hose, &controllers, list)
  191. pcibios_scanbus(hose);
  192. pci_fixup_irqs(pci_common_swizzle, pcibios_map_irq);
  193. pci_initialized = 1;
  194. return 0;
  195. }
  196. subsys_initcall(pcibios_init);
  197. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  198. {
  199. u16 cmd, old_cmd;
  200. int idx;
  201. struct resource *r;
  202. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  203. old_cmd = cmd;
  204. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  205. /* Only set up the requested stuff */
  206. if (!(mask & (1<<idx)))
  207. continue;
  208. r = &dev->resource[idx];
  209. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  210. continue;
  211. if ((idx == PCI_ROM_RESOURCE) &&
  212. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  213. continue;
  214. if (!r->start && r->end) {
  215. printk(KERN_ERR "PCI: Device %s not available "
  216. "because of resource collisions\n",
  217. pci_name(dev));
  218. return -EINVAL;
  219. }
  220. if (r->flags & IORESOURCE_IO)
  221. cmd |= PCI_COMMAND_IO;
  222. if (r->flags & IORESOURCE_MEM)
  223. cmd |= PCI_COMMAND_MEMORY;
  224. }
  225. if (cmd != old_cmd) {
  226. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  227. pci_name(dev), old_cmd, cmd);
  228. pci_write_config_word(dev, PCI_COMMAND, cmd);
  229. }
  230. return 0;
  231. }
  232. int pcibios_enable_device(struct pci_dev *dev, int mask)
  233. {
  234. int err;
  235. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  236. return err;
  237. return pcibios_plat_dev_init(dev);
  238. }
  239. void pcibios_fixup_bus(struct pci_bus *bus)
  240. {
  241. struct pci_dev *dev = bus->self;
  242. if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
  243. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  244. pci_read_bridge_bases(bus);
  245. }
  246. }
  247. char * (*pcibios_plat_setup)(char *str) __initdata;
  248. char *__init pcibios_setup(char *str)
  249. {
  250. if (pcibios_plat_setup)
  251. return pcibios_plat_setup(str);
  252. return str;
  253. }