wm8580.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/regulator/consumer.h>
  27. #include <linux/slab.h>
  28. #include <sound/core.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/soc.h>
  32. #include <sound/tlv.h>
  33. #include <sound/initval.h>
  34. #include <asm/div64.h>
  35. #include "wm8580.h"
  36. /* WM8580 register space */
  37. #define WM8580_PLLA1 0x00
  38. #define WM8580_PLLA2 0x01
  39. #define WM8580_PLLA3 0x02
  40. #define WM8580_PLLA4 0x03
  41. #define WM8580_PLLB1 0x04
  42. #define WM8580_PLLB2 0x05
  43. #define WM8580_PLLB3 0x06
  44. #define WM8580_PLLB4 0x07
  45. #define WM8580_CLKSEL 0x08
  46. #define WM8580_PAIF1 0x09
  47. #define WM8580_PAIF2 0x0A
  48. #define WM8580_SAIF1 0x0B
  49. #define WM8580_PAIF3 0x0C
  50. #define WM8580_PAIF4 0x0D
  51. #define WM8580_SAIF2 0x0E
  52. #define WM8580_DAC_CONTROL1 0x0F
  53. #define WM8580_DAC_CONTROL2 0x10
  54. #define WM8580_DAC_CONTROL3 0x11
  55. #define WM8580_DAC_CONTROL4 0x12
  56. #define WM8580_DAC_CONTROL5 0x13
  57. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  58. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  59. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  60. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  61. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  62. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  63. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  64. #define WM8580_ADC_CONTROL1 0x1D
  65. #define WM8580_SPDTXCHAN0 0x1E
  66. #define WM8580_SPDTXCHAN1 0x1F
  67. #define WM8580_SPDTXCHAN2 0x20
  68. #define WM8580_SPDTXCHAN3 0x21
  69. #define WM8580_SPDTXCHAN4 0x22
  70. #define WM8580_SPDTXCHAN5 0x23
  71. #define WM8580_SPDMODE 0x24
  72. #define WM8580_INTMASK 0x25
  73. #define WM8580_GPO1 0x26
  74. #define WM8580_GPO2 0x27
  75. #define WM8580_GPO3 0x28
  76. #define WM8580_GPO4 0x29
  77. #define WM8580_GPO5 0x2A
  78. #define WM8580_INTSTAT 0x2B
  79. #define WM8580_SPDRXCHAN1 0x2C
  80. #define WM8580_SPDRXCHAN2 0x2D
  81. #define WM8580_SPDRXCHAN3 0x2E
  82. #define WM8580_SPDRXCHAN4 0x2F
  83. #define WM8580_SPDRXCHAN5 0x30
  84. #define WM8580_SPDSTAT 0x31
  85. #define WM8580_PWRDN1 0x32
  86. #define WM8580_PWRDN2 0x33
  87. #define WM8580_READBACK 0x34
  88. #define WM8580_RESET 0x35
  89. #define WM8580_MAX_REGISTER 0x35
  90. #define WM8580_DACOSR 0x40
  91. /* PLLB4 (register 7h) */
  92. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  93. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  94. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  95. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  96. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  97. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  98. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  99. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  100. /* CLKSEL (register 8h) */
  101. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  102. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  103. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  104. /* AIF control 1 (registers 9h-bh) */
  105. #define WM8580_AIF_RATE_MASK 0x7
  106. #define WM8580_AIF_BCLKSEL_MASK 0x18
  107. #define WM8580_AIF_MS 0x20
  108. #define WM8580_AIF_CLKSRC_MASK 0xc0
  109. #define WM8580_AIF_CLKSRC_PLLA 0x40
  110. #define WM8580_AIF_CLKSRC_PLLB 0x40
  111. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  112. /* AIF control 2 (registers ch-eh) */
  113. #define WM8580_AIF_FMT_MASK 0x03
  114. #define WM8580_AIF_FMT_RIGHTJ 0x00
  115. #define WM8580_AIF_FMT_LEFTJ 0x01
  116. #define WM8580_AIF_FMT_I2S 0x02
  117. #define WM8580_AIF_FMT_DSP 0x03
  118. #define WM8580_AIF_LENGTH_MASK 0x0c
  119. #define WM8580_AIF_LENGTH_16 0x00
  120. #define WM8580_AIF_LENGTH_20 0x04
  121. #define WM8580_AIF_LENGTH_24 0x08
  122. #define WM8580_AIF_LENGTH_32 0x0c
  123. #define WM8580_AIF_LRP 0x10
  124. #define WM8580_AIF_BCP 0x20
  125. /* Powerdown Register 1 (register 32h) */
  126. #define WM8580_PWRDN1_PWDN 0x001
  127. #define WM8580_PWRDN1_ALLDACPD 0x040
  128. /* Powerdown Register 2 (register 33h) */
  129. #define WM8580_PWRDN2_OSSCPD 0x001
  130. #define WM8580_PWRDN2_PLLAPD 0x002
  131. #define WM8580_PWRDN2_PLLBPD 0x004
  132. #define WM8580_PWRDN2_SPDIFPD 0x008
  133. #define WM8580_PWRDN2_SPDIFTXD 0x010
  134. #define WM8580_PWRDN2_SPDIFRXD 0x020
  135. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  136. /*
  137. * wm8580 register cache
  138. * We can't read the WM8580 register space when we
  139. * are using 2 wire for device control, so we cache them instead.
  140. */
  141. static const u16 wm8580_reg[] = {
  142. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  143. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  144. 0x0010, 0x0002, 0x0002, 0x00c2, /*R11*/
  145. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  146. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  147. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  148. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  149. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  150. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  151. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  152. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  153. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  154. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  155. 0x0000, 0x0000 /*R53*/
  156. };
  157. struct pll_state {
  158. unsigned int in;
  159. unsigned int out;
  160. };
  161. #define WM8580_NUM_SUPPLIES 3
  162. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  163. "AVDD",
  164. "DVDD",
  165. "PVDD",
  166. };
  167. /* codec private data */
  168. struct wm8580_priv {
  169. enum snd_soc_control_type control_type;
  170. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  171. struct pll_state a;
  172. struct pll_state b;
  173. int sysclk[2];
  174. };
  175. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  176. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  177. struct snd_ctl_elem_value *ucontrol)
  178. {
  179. struct soc_mixer_control *mc =
  180. (struct soc_mixer_control *)kcontrol->private_value;
  181. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  182. u16 *reg_cache = codec->reg_cache;
  183. unsigned int reg = mc->reg;
  184. unsigned int reg2 = mc->rreg;
  185. int ret;
  186. /* Clear the register cache so we write without VU set */
  187. reg_cache[reg] = 0;
  188. reg_cache[reg2] = 0;
  189. ret = snd_soc_put_volsw_2r(kcontrol, ucontrol);
  190. if (ret < 0)
  191. return ret;
  192. /* Now write again with the volume update bit set */
  193. snd_soc_update_bits(codec, reg, 0x100, 0x100);
  194. snd_soc_update_bits(codec, reg2, 0x100, 0x100);
  195. return 0;
  196. }
  197. #define SOC_WM8580_OUT_DOUBLE_R_TLV(xname, reg_left, reg_right, xshift, xmax, \
  198. xinvert, tlv_array) \
  199. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  200. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  201. SNDRV_CTL_ELEM_ACCESS_READWRITE, \
  202. .tlv.p = (tlv_array), \
  203. .info = snd_soc_info_volsw_2r, \
  204. .get = snd_soc_get_volsw_2r, .put = wm8580_out_vu, \
  205. .private_value = (unsigned long)&(struct soc_mixer_control) \
  206. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  207. .max = xmax, .invert = xinvert} }
  208. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  209. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC1 Playback Volume",
  210. WM8580_DIGITAL_ATTENUATION_DACL1,
  211. WM8580_DIGITAL_ATTENUATION_DACR1,
  212. 0, 0xff, 0, dac_tlv),
  213. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC2 Playback Volume",
  214. WM8580_DIGITAL_ATTENUATION_DACL2,
  215. WM8580_DIGITAL_ATTENUATION_DACR2,
  216. 0, 0xff, 0, dac_tlv),
  217. SOC_WM8580_OUT_DOUBLE_R_TLV("DAC3 Playback Volume",
  218. WM8580_DIGITAL_ATTENUATION_DACL3,
  219. WM8580_DIGITAL_ATTENUATION_DACR3,
  220. 0, 0xff, 0, dac_tlv),
  221. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  222. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  223. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  224. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  225. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  226. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  227. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  228. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 1),
  229. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 1),
  230. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 1),
  231. SOC_DOUBLE("Capture Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 1),
  232. SOC_SINGLE("Capture High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  233. };
  234. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  235. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  236. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  237. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  238. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  239. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  240. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  241. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  242. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  243. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  244. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  245. SND_SOC_DAPM_INPUT("AINL"),
  246. SND_SOC_DAPM_INPUT("AINR"),
  247. };
  248. static const struct snd_soc_dapm_route audio_map[] = {
  249. { "VOUT1L", NULL, "DAC1" },
  250. { "VOUT1R", NULL, "DAC1" },
  251. { "VOUT2L", NULL, "DAC2" },
  252. { "VOUT2R", NULL, "DAC2" },
  253. { "VOUT3L", NULL, "DAC3" },
  254. { "VOUT3R", NULL, "DAC3" },
  255. { "ADC", NULL, "AINL" },
  256. { "ADC", NULL, "AINR" },
  257. };
  258. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  259. {
  260. struct snd_soc_dapm_context *dapm = &codec->dapm;
  261. snd_soc_dapm_new_controls(dapm, wm8580_dapm_widgets,
  262. ARRAY_SIZE(wm8580_dapm_widgets));
  263. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  264. return 0;
  265. }
  266. /* PLL divisors */
  267. struct _pll_div {
  268. u32 prescale:1;
  269. u32 postscale:1;
  270. u32 freqmode:2;
  271. u32 n:4;
  272. u32 k:24;
  273. };
  274. /* The size in bits of the pll divide */
  275. #define FIXED_PLL_SIZE (1 << 22)
  276. /* PLL rate to output rate divisions */
  277. static struct {
  278. unsigned int div;
  279. unsigned int freqmode;
  280. unsigned int postscale;
  281. } post_table[] = {
  282. { 2, 0, 0 },
  283. { 4, 0, 1 },
  284. { 4, 1, 0 },
  285. { 8, 1, 1 },
  286. { 8, 2, 0 },
  287. { 16, 2, 1 },
  288. { 12, 3, 0 },
  289. { 24, 3, 1 }
  290. };
  291. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  292. unsigned int source)
  293. {
  294. u64 Kpart;
  295. unsigned int K, Ndiv, Nmod;
  296. int i;
  297. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  298. /* Scale the output frequency up; the PLL should run in the
  299. * region of 90-100MHz.
  300. */
  301. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  302. if (target * post_table[i].div >= 90000000 &&
  303. target * post_table[i].div <= 100000000) {
  304. pll_div->freqmode = post_table[i].freqmode;
  305. pll_div->postscale = post_table[i].postscale;
  306. target *= post_table[i].div;
  307. break;
  308. }
  309. }
  310. if (i == ARRAY_SIZE(post_table)) {
  311. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  312. "%u\n", target);
  313. return -EINVAL;
  314. }
  315. Ndiv = target / source;
  316. if (Ndiv < 5) {
  317. source /= 2;
  318. pll_div->prescale = 1;
  319. Ndiv = target / source;
  320. } else
  321. pll_div->prescale = 0;
  322. if ((Ndiv < 5) || (Ndiv > 13)) {
  323. printk(KERN_ERR
  324. "WM8580 N=%u outside supported range\n", Ndiv);
  325. return -EINVAL;
  326. }
  327. pll_div->n = Ndiv;
  328. Nmod = target % source;
  329. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  330. do_div(Kpart, source);
  331. K = Kpart & 0xFFFFFFFF;
  332. pll_div->k = K;
  333. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  334. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  335. pll_div->postscale);
  336. return 0;
  337. }
  338. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  339. int source, unsigned int freq_in, unsigned int freq_out)
  340. {
  341. int offset;
  342. struct snd_soc_codec *codec = codec_dai->codec;
  343. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  344. struct pll_state *state;
  345. struct _pll_div pll_div;
  346. unsigned int reg;
  347. unsigned int pwr_mask;
  348. int ret;
  349. /* GCC isn't able to work out the ifs below for initialising/using
  350. * pll_div so suppress warnings.
  351. */
  352. memset(&pll_div, 0, sizeof(pll_div));
  353. switch (pll_id) {
  354. case WM8580_PLLA:
  355. state = &wm8580->a;
  356. offset = 0;
  357. pwr_mask = WM8580_PWRDN2_PLLAPD;
  358. break;
  359. case WM8580_PLLB:
  360. state = &wm8580->b;
  361. offset = 4;
  362. pwr_mask = WM8580_PWRDN2_PLLBPD;
  363. break;
  364. default:
  365. return -ENODEV;
  366. }
  367. if (freq_in && freq_out) {
  368. ret = pll_factors(&pll_div, freq_out, freq_in);
  369. if (ret != 0)
  370. return ret;
  371. }
  372. state->in = freq_in;
  373. state->out = freq_out;
  374. /* Always disable the PLL - it is not safe to leave it running
  375. * while reprogramming it.
  376. */
  377. reg = snd_soc_read(codec, WM8580_PWRDN2);
  378. snd_soc_write(codec, WM8580_PWRDN2, reg | pwr_mask);
  379. if (!freq_in || !freq_out)
  380. return 0;
  381. snd_soc_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  382. snd_soc_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0x1ff);
  383. snd_soc_write(codec, WM8580_PLLA3 + offset,
  384. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  385. reg = snd_soc_read(codec, WM8580_PLLA4 + offset);
  386. reg &= ~0x1b;
  387. reg |= pll_div.prescale | pll_div.postscale << 1 |
  388. pll_div.freqmode << 3;
  389. snd_soc_write(codec, WM8580_PLLA4 + offset, reg);
  390. /* All done, turn it on */
  391. reg = snd_soc_read(codec, WM8580_PWRDN2);
  392. snd_soc_write(codec, WM8580_PWRDN2, reg & ~pwr_mask);
  393. return 0;
  394. }
  395. static const int wm8580_sysclk_ratios[] = {
  396. 128, 192, 256, 384, 512, 768, 1152,
  397. };
  398. /*
  399. * Set PCM DAI bit size and sample rate.
  400. */
  401. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  402. struct snd_pcm_hw_params *params,
  403. struct snd_soc_dai *dai)
  404. {
  405. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  406. struct snd_soc_codec *codec = rtd->codec;
  407. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  408. u16 paifa = 0;
  409. u16 paifb = 0;
  410. int i, ratio, osr;
  411. /* bit size */
  412. switch (params_format(params)) {
  413. case SNDRV_PCM_FORMAT_S16_LE:
  414. paifa |= 0x8;
  415. break;
  416. case SNDRV_PCM_FORMAT_S20_3LE:
  417. paifa |= 0x0;
  418. paifb |= WM8580_AIF_LENGTH_20;
  419. break;
  420. case SNDRV_PCM_FORMAT_S24_LE:
  421. paifa |= 0x0;
  422. paifb |= WM8580_AIF_LENGTH_24;
  423. break;
  424. case SNDRV_PCM_FORMAT_S32_LE:
  425. paifa |= 0x0;
  426. paifb |= WM8580_AIF_LENGTH_32;
  427. break;
  428. default:
  429. return -EINVAL;
  430. }
  431. /* Look up the SYSCLK ratio; accept only exact matches */
  432. ratio = wm8580->sysclk[dai->driver->id] / params_rate(params);
  433. for (i = 0; i < ARRAY_SIZE(wm8580_sysclk_ratios); i++)
  434. if (ratio == wm8580_sysclk_ratios[i])
  435. break;
  436. if (i == ARRAY_SIZE(wm8580_sysclk_ratios)) {
  437. dev_err(codec->dev, "Invalid clock ratio %d/%d\n",
  438. wm8580->sysclk[dai->driver->id], params_rate(params));
  439. return -EINVAL;
  440. }
  441. paifa |= i;
  442. dev_dbg(codec->dev, "Running at %dfs with %dHz clock\n",
  443. wm8580_sysclk_ratios[i], wm8580->sysclk[dai->driver->id]);
  444. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  445. switch (ratio) {
  446. case 128:
  447. case 192:
  448. osr = WM8580_DACOSR;
  449. dev_dbg(codec->dev, "Selecting 64x OSR\n");
  450. break;
  451. default:
  452. osr = 0;
  453. dev_dbg(codec->dev, "Selecting 128x OSR\n");
  454. break;
  455. }
  456. snd_soc_update_bits(codec, WM8580_PAIF3, WM8580_DACOSR, osr);
  457. }
  458. snd_soc_update_bits(codec, WM8580_PAIF1 + dai->driver->id,
  459. WM8580_AIF_RATE_MASK | WM8580_AIF_BCLKSEL_MASK,
  460. paifa);
  461. snd_soc_update_bits(codec, WM8580_PAIF3 + dai->driver->id,
  462. WM8580_AIF_LENGTH_MASK, paifb);
  463. return 0;
  464. }
  465. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  466. unsigned int fmt)
  467. {
  468. struct snd_soc_codec *codec = codec_dai->codec;
  469. unsigned int aifa;
  470. unsigned int aifb;
  471. int can_invert_lrclk;
  472. aifa = snd_soc_read(codec, WM8580_PAIF1 + codec_dai->driver->id);
  473. aifb = snd_soc_read(codec, WM8580_PAIF3 + codec_dai->driver->id);
  474. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  475. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  476. case SND_SOC_DAIFMT_CBS_CFS:
  477. aifa &= ~WM8580_AIF_MS;
  478. break;
  479. case SND_SOC_DAIFMT_CBM_CFM:
  480. aifa |= WM8580_AIF_MS;
  481. break;
  482. default:
  483. return -EINVAL;
  484. }
  485. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  486. case SND_SOC_DAIFMT_I2S:
  487. can_invert_lrclk = 1;
  488. aifb |= WM8580_AIF_FMT_I2S;
  489. break;
  490. case SND_SOC_DAIFMT_RIGHT_J:
  491. can_invert_lrclk = 1;
  492. aifb |= WM8580_AIF_FMT_RIGHTJ;
  493. break;
  494. case SND_SOC_DAIFMT_LEFT_J:
  495. can_invert_lrclk = 1;
  496. aifb |= WM8580_AIF_FMT_LEFTJ;
  497. break;
  498. case SND_SOC_DAIFMT_DSP_A:
  499. can_invert_lrclk = 0;
  500. aifb |= WM8580_AIF_FMT_DSP;
  501. break;
  502. case SND_SOC_DAIFMT_DSP_B:
  503. can_invert_lrclk = 0;
  504. aifb |= WM8580_AIF_FMT_DSP;
  505. aifb |= WM8580_AIF_LRP;
  506. break;
  507. default:
  508. return -EINVAL;
  509. }
  510. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  511. case SND_SOC_DAIFMT_NB_NF:
  512. break;
  513. case SND_SOC_DAIFMT_IB_IF:
  514. if (!can_invert_lrclk)
  515. return -EINVAL;
  516. aifb |= WM8580_AIF_BCP;
  517. aifb |= WM8580_AIF_LRP;
  518. break;
  519. case SND_SOC_DAIFMT_IB_NF:
  520. aifb |= WM8580_AIF_BCP;
  521. break;
  522. case SND_SOC_DAIFMT_NB_IF:
  523. if (!can_invert_lrclk)
  524. return -EINVAL;
  525. aifb |= WM8580_AIF_LRP;
  526. break;
  527. default:
  528. return -EINVAL;
  529. }
  530. snd_soc_write(codec, WM8580_PAIF1 + codec_dai->driver->id, aifa);
  531. snd_soc_write(codec, WM8580_PAIF3 + codec_dai->driver->id, aifb);
  532. return 0;
  533. }
  534. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  535. int div_id, int div)
  536. {
  537. struct snd_soc_codec *codec = codec_dai->codec;
  538. unsigned int reg;
  539. switch (div_id) {
  540. case WM8580_MCLK:
  541. reg = snd_soc_read(codec, WM8580_PLLB4);
  542. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  543. switch (div) {
  544. case WM8580_CLKSRC_MCLK:
  545. /* Input */
  546. break;
  547. case WM8580_CLKSRC_PLLA:
  548. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  549. break;
  550. case WM8580_CLKSRC_PLLB:
  551. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  552. break;
  553. case WM8580_CLKSRC_OSC:
  554. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  555. break;
  556. default:
  557. return -EINVAL;
  558. }
  559. snd_soc_write(codec, WM8580_PLLB4, reg);
  560. break;
  561. case WM8580_CLKOUTSRC:
  562. reg = snd_soc_read(codec, WM8580_PLLB4);
  563. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  564. switch (div) {
  565. case WM8580_CLKSRC_NONE:
  566. break;
  567. case WM8580_CLKSRC_PLLA:
  568. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  569. break;
  570. case WM8580_CLKSRC_PLLB:
  571. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  572. break;
  573. case WM8580_CLKSRC_OSC:
  574. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  575. break;
  576. default:
  577. return -EINVAL;
  578. }
  579. snd_soc_write(codec, WM8580_PLLB4, reg);
  580. break;
  581. default:
  582. return -EINVAL;
  583. }
  584. return 0;
  585. }
  586. static int wm8580_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  587. unsigned int freq, int dir)
  588. {
  589. struct snd_soc_codec *codec = dai->codec;
  590. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  591. int sel, sel_mask, sel_shift;
  592. switch (dai->driver->id) {
  593. case WM8580_DAI_PAIFRX:
  594. sel_mask = 0x3;
  595. sel_shift = 0;
  596. break;
  597. case WM8580_DAI_PAIFTX:
  598. sel_mask = 0xc;
  599. sel_shift = 2;
  600. break;
  601. default:
  602. BUG_ON("Unknown DAI driver ID\n");
  603. return -EINVAL;
  604. }
  605. switch (clk_id) {
  606. case WM8580_CLKSRC_ADCMCLK:
  607. if (dai->driver->id != WM8580_DAI_PAIFTX)
  608. return -EINVAL;
  609. sel = 0 << sel_shift;
  610. break;
  611. case WM8580_CLKSRC_PLLA:
  612. sel = 1 << sel_shift;
  613. break;
  614. case WM8580_CLKSRC_PLLB:
  615. sel = 2 << sel_shift;
  616. break;
  617. case WM8580_CLKSRC_MCLK:
  618. sel = 3 << sel_shift;
  619. break;
  620. default:
  621. dev_err(codec->dev, "Unknown clock %d\n", clk_id);
  622. return -EINVAL;
  623. }
  624. /* We really should validate PLL settings but not yet */
  625. wm8580->sysclk[dai->driver->id] = freq;
  626. return snd_soc_update_bits(codec, WM8580_CLKSEL, sel_mask, sel);
  627. }
  628. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  629. {
  630. struct snd_soc_codec *codec = codec_dai->codec;
  631. unsigned int reg;
  632. reg = snd_soc_read(codec, WM8580_DAC_CONTROL5);
  633. if (mute)
  634. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  635. else
  636. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  637. snd_soc_write(codec, WM8580_DAC_CONTROL5, reg);
  638. return 0;
  639. }
  640. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  641. enum snd_soc_bias_level level)
  642. {
  643. u16 reg;
  644. switch (level) {
  645. case SND_SOC_BIAS_ON:
  646. case SND_SOC_BIAS_PREPARE:
  647. break;
  648. case SND_SOC_BIAS_STANDBY:
  649. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  650. /* Power up and get individual control of the DACs */
  651. reg = snd_soc_read(codec, WM8580_PWRDN1);
  652. reg &= ~(WM8580_PWRDN1_PWDN | WM8580_PWRDN1_ALLDACPD);
  653. snd_soc_write(codec, WM8580_PWRDN1, reg);
  654. /* Make VMID high impedance */
  655. reg = snd_soc_read(codec, WM8580_ADC_CONTROL1);
  656. reg &= ~0x100;
  657. snd_soc_write(codec, WM8580_ADC_CONTROL1, reg);
  658. }
  659. break;
  660. case SND_SOC_BIAS_OFF:
  661. reg = snd_soc_read(codec, WM8580_PWRDN1);
  662. snd_soc_write(codec, WM8580_PWRDN1, reg | WM8580_PWRDN1_PWDN);
  663. break;
  664. }
  665. codec->dapm.bias_level = level;
  666. return 0;
  667. }
  668. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  669. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  670. static struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  671. .set_sysclk = wm8580_set_sysclk,
  672. .hw_params = wm8580_paif_hw_params,
  673. .set_fmt = wm8580_set_paif_dai_fmt,
  674. .set_clkdiv = wm8580_set_dai_clkdiv,
  675. .set_pll = wm8580_set_dai_pll,
  676. .digital_mute = wm8580_digital_mute,
  677. };
  678. static struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  679. .set_sysclk = wm8580_set_sysclk,
  680. .hw_params = wm8580_paif_hw_params,
  681. .set_fmt = wm8580_set_paif_dai_fmt,
  682. .set_clkdiv = wm8580_set_dai_clkdiv,
  683. .set_pll = wm8580_set_dai_pll,
  684. };
  685. static struct snd_soc_dai_driver wm8580_dai[] = {
  686. {
  687. .name = "wm8580-hifi-playback",
  688. .id = WM8580_DAI_PAIFRX,
  689. .playback = {
  690. .stream_name = "Playback",
  691. .channels_min = 1,
  692. .channels_max = 6,
  693. .rates = SNDRV_PCM_RATE_8000_192000,
  694. .formats = WM8580_FORMATS,
  695. },
  696. .ops = &wm8580_dai_ops_playback,
  697. },
  698. {
  699. .name = "wm8580-hifi-capture",
  700. .id = WM8580_DAI_PAIFTX,
  701. .capture = {
  702. .stream_name = "Capture",
  703. .channels_min = 2,
  704. .channels_max = 2,
  705. .rates = SNDRV_PCM_RATE_8000_192000,
  706. .formats = WM8580_FORMATS,
  707. },
  708. .ops = &wm8580_dai_ops_capture,
  709. },
  710. };
  711. static int wm8580_probe(struct snd_soc_codec *codec)
  712. {
  713. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  714. int ret = 0,i;
  715. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8580->control_type);
  716. if (ret < 0) {
  717. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  718. return ret;
  719. }
  720. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  721. wm8580->supplies[i].supply = wm8580_supply_names[i];
  722. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8580->supplies),
  723. wm8580->supplies);
  724. if (ret != 0) {
  725. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  726. return ret;
  727. }
  728. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  729. wm8580->supplies);
  730. if (ret != 0) {
  731. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  732. goto err_regulator_get;
  733. }
  734. /* Get the codec into a known state */
  735. ret = snd_soc_write(codec, WM8580_RESET, 0);
  736. if (ret != 0) {
  737. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  738. goto err_regulator_enable;
  739. }
  740. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  741. snd_soc_add_controls(codec, wm8580_snd_controls,
  742. ARRAY_SIZE(wm8580_snd_controls));
  743. wm8580_add_widgets(codec);
  744. return 0;
  745. err_regulator_enable:
  746. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  747. err_regulator_get:
  748. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  749. return ret;
  750. }
  751. /* power down chip */
  752. static int wm8580_remove(struct snd_soc_codec *codec)
  753. {
  754. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  755. wm8580_set_bias_level(codec, SND_SOC_BIAS_OFF);
  756. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  757. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  758. return 0;
  759. }
  760. static struct snd_soc_codec_driver soc_codec_dev_wm8580 = {
  761. .probe = wm8580_probe,
  762. .remove = wm8580_remove,
  763. .set_bias_level = wm8580_set_bias_level,
  764. .reg_cache_size = ARRAY_SIZE(wm8580_reg),
  765. .reg_word_size = sizeof(u16),
  766. .reg_cache_default = wm8580_reg,
  767. };
  768. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  769. static int wm8580_i2c_probe(struct i2c_client *i2c,
  770. const struct i2c_device_id *id)
  771. {
  772. struct wm8580_priv *wm8580;
  773. int ret;
  774. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  775. if (wm8580 == NULL)
  776. return -ENOMEM;
  777. i2c_set_clientdata(i2c, wm8580);
  778. wm8580->control_type = SND_SOC_I2C;
  779. ret = snd_soc_register_codec(&i2c->dev,
  780. &soc_codec_dev_wm8580, wm8580_dai, ARRAY_SIZE(wm8580_dai));
  781. if (ret < 0)
  782. kfree(wm8580);
  783. return ret;
  784. }
  785. static int wm8580_i2c_remove(struct i2c_client *client)
  786. {
  787. snd_soc_unregister_codec(&client->dev);
  788. kfree(i2c_get_clientdata(client));
  789. return 0;
  790. }
  791. static const struct i2c_device_id wm8580_i2c_id[] = {
  792. { "wm8580", 0 },
  793. { }
  794. };
  795. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  796. static struct i2c_driver wm8580_i2c_driver = {
  797. .driver = {
  798. .name = "wm8580-codec",
  799. .owner = THIS_MODULE,
  800. },
  801. .probe = wm8580_i2c_probe,
  802. .remove = wm8580_i2c_remove,
  803. .id_table = wm8580_i2c_id,
  804. };
  805. #endif
  806. static int __init wm8580_modinit(void)
  807. {
  808. int ret = 0;
  809. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  810. ret = i2c_add_driver(&wm8580_i2c_driver);
  811. if (ret != 0) {
  812. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  813. }
  814. #endif
  815. return ret;
  816. }
  817. module_init(wm8580_modinit);
  818. static void __exit wm8580_exit(void)
  819. {
  820. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  821. i2c_del_driver(&wm8580_i2c_driver);
  822. #endif
  823. }
  824. module_exit(wm8580_exit);
  825. MODULE_DESCRIPTION("ASoC WM8580 driver");
  826. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  827. MODULE_LICENSE("GPL");