tlv320dac33.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <linux/slab.h>
  34. #include <sound/core.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/soc.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. /*
  43. * The internal FIFO is 24576 bytes long
  44. * It can be configured to hold 16bit or 24bit samples
  45. * In 16bit configuration the FIFO can hold 6144 stereo samples
  46. * In 24bit configuration the FIFO can hold 4096 stereo samples
  47. */
  48. #define DAC33_FIFO_SIZE_16BIT 6144
  49. #define DAC33_FIFO_SIZE_24BIT 4096
  50. #define DAC33_MODE7_MARGIN 10 /* Safety margin for FIFO in Mode7 */
  51. #define BURST_BASEFREQ_HZ 49152000
  52. #define SAMPLES_TO_US(rate, samples) \
  53. (1000000000 / ((rate * 1000) / samples))
  54. #define US_TO_SAMPLES(rate, us) \
  55. (rate / (1000000 / (us < 1000000 ? us : 1000000)))
  56. #define UTHR_FROM_PERIOD_SIZE(samples, playrate, burstrate) \
  57. ((samples * 5000) / ((burstrate * 5000) / (burstrate - playrate)))
  58. static void dac33_calculate_times(struct snd_pcm_substream *substream);
  59. static int dac33_prepare_chip(struct snd_pcm_substream *substream);
  60. enum dac33_state {
  61. DAC33_IDLE = 0,
  62. DAC33_PREFILL,
  63. DAC33_PLAYBACK,
  64. DAC33_FLUSH,
  65. };
  66. enum dac33_fifo_modes {
  67. DAC33_FIFO_BYPASS = 0,
  68. DAC33_FIFO_MODE1,
  69. DAC33_FIFO_MODE7,
  70. DAC33_FIFO_LAST_MODE,
  71. };
  72. #define DAC33_NUM_SUPPLIES 3
  73. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  74. "AVDD",
  75. "DVDD",
  76. "IOVDD",
  77. };
  78. struct tlv320dac33_priv {
  79. struct mutex mutex;
  80. struct workqueue_struct *dac33_wq;
  81. struct work_struct work;
  82. struct snd_soc_codec *codec;
  83. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  84. struct snd_pcm_substream *substream;
  85. int power_gpio;
  86. int chip_power;
  87. int irq;
  88. unsigned int refclk;
  89. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  90. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  91. unsigned int fifo_size; /* Size of the FIFO in samples */
  92. unsigned int nsample; /* burst read amount from host */
  93. int mode1_latency; /* latency caused by the i2c writes in
  94. * us */
  95. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  96. unsigned int burst_rate; /* Interface speed in Burst modes */
  97. int keep_bclk; /* Keep the BCLK continuously running
  98. * in FIFO modes */
  99. spinlock_t lock;
  100. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  101. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  102. unsigned int mode1_us_burst; /* Time to burst read n number of
  103. * samples */
  104. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  105. unsigned int uthr;
  106. enum dac33_state state;
  107. enum snd_soc_control_type control_type;
  108. void *control_data;
  109. };
  110. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  111. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  114. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  115. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  122. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  123. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  125. 0x00, 0x00, /* 0x38 - 0x39 */
  126. /* Registers 0x3a - 0x3f are reserved */
  127. 0x00, 0x00, /* 0x3a - 0x3b */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  130. 0x00, 0x80, /* 0x44 - 0x45 */
  131. /* Registers 0x46 - 0x47 are reserved */
  132. 0x80, 0x80, /* 0x46 - 0x47 */
  133. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  134. /* Registers 0x4b - 0x7c are reserved */
  135. 0x00, /* 0x4b */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  140. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  141. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  142. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  143. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  144. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  145. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  146. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  147. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  148. 0x00, /* 0x7c */
  149. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  150. };
  151. /* Register read and write */
  152. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  153. unsigned reg)
  154. {
  155. u8 *cache = codec->reg_cache;
  156. if (reg >= DAC33_CACHEREGNUM)
  157. return 0;
  158. return cache[reg];
  159. }
  160. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  161. u8 reg, u8 value)
  162. {
  163. u8 *cache = codec->reg_cache;
  164. if (reg >= DAC33_CACHEREGNUM)
  165. return;
  166. cache[reg] = value;
  167. }
  168. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  169. u8 *value)
  170. {
  171. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  172. int val, ret = 0;
  173. *value = reg & 0xff;
  174. /* If powered off, return the cached value */
  175. if (dac33->chip_power) {
  176. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  177. if (val < 0) {
  178. dev_err(codec->dev, "Read failed (%d)\n", val);
  179. value[0] = dac33_read_reg_cache(codec, reg);
  180. ret = val;
  181. } else {
  182. value[0] = val;
  183. dac33_write_reg_cache(codec, reg, val);
  184. }
  185. } else {
  186. value[0] = dac33_read_reg_cache(codec, reg);
  187. }
  188. return ret;
  189. }
  190. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  191. unsigned int value)
  192. {
  193. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  194. u8 data[2];
  195. int ret = 0;
  196. /*
  197. * data is
  198. * D15..D8 dac33 register offset
  199. * D7...D0 register data
  200. */
  201. data[0] = reg & 0xff;
  202. data[1] = value & 0xff;
  203. dac33_write_reg_cache(codec, data[0], data[1]);
  204. if (dac33->chip_power) {
  205. ret = codec->hw_write(codec->control_data, data, 2);
  206. if (ret != 2)
  207. dev_err(codec->dev, "Write failed (%d)\n", ret);
  208. else
  209. ret = 0;
  210. }
  211. return ret;
  212. }
  213. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  214. unsigned int value)
  215. {
  216. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  217. int ret;
  218. mutex_lock(&dac33->mutex);
  219. ret = dac33_write(codec, reg, value);
  220. mutex_unlock(&dac33->mutex);
  221. return ret;
  222. }
  223. #define DAC33_I2C_ADDR_AUTOINC 0x80
  224. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  225. unsigned int value)
  226. {
  227. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  228. u8 data[3];
  229. int ret = 0;
  230. /*
  231. * data is
  232. * D23..D16 dac33 register offset
  233. * D15..D8 register data MSB
  234. * D7...D0 register data LSB
  235. */
  236. data[0] = reg & 0xff;
  237. data[1] = (value >> 8) & 0xff;
  238. data[2] = value & 0xff;
  239. dac33_write_reg_cache(codec, data[0], data[1]);
  240. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  241. if (dac33->chip_power) {
  242. /* We need to set autoincrement mode for 16 bit writes */
  243. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  244. ret = codec->hw_write(codec->control_data, data, 3);
  245. if (ret != 3)
  246. dev_err(codec->dev, "Write failed (%d)\n", ret);
  247. else
  248. ret = 0;
  249. }
  250. return ret;
  251. }
  252. static void dac33_init_chip(struct snd_soc_codec *codec)
  253. {
  254. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  255. if (unlikely(!dac33->chip_power))
  256. return;
  257. /* A : DAC sample rate Fsref/1.5 */
  258. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  259. /* B : DAC src=normal, not muted */
  260. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  261. DAC33_DACSRCL_LEFT);
  262. /* C : (defaults) */
  263. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  264. /* 73 : volume soft stepping control,
  265. clock source = internal osc (?) */
  266. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  267. /* Restore only selected registers (gains mostly) */
  268. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  269. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  270. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  271. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  272. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  273. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  274. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  275. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  276. dac33_write(codec, DAC33_OUT_AMP_CTRL,
  277. dac33_read_reg_cache(codec, DAC33_OUT_AMP_CTRL));
  278. dac33_write(codec, DAC33_LDAC_PWR_CTRL,
  279. dac33_read_reg_cache(codec, DAC33_LDAC_PWR_CTRL));
  280. dac33_write(codec, DAC33_RDAC_PWR_CTRL,
  281. dac33_read_reg_cache(codec, DAC33_RDAC_PWR_CTRL));
  282. }
  283. static inline int dac33_read_id(struct snd_soc_codec *codec)
  284. {
  285. int i, ret = 0;
  286. u8 reg;
  287. for (i = 0; i < 3; i++) {
  288. ret = dac33_read(codec, DAC33_DEVICE_ID_MSB + i, &reg);
  289. if (ret < 0)
  290. break;
  291. }
  292. return ret;
  293. }
  294. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  295. {
  296. u8 reg;
  297. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  298. if (power)
  299. reg |= DAC33_PDNALLB;
  300. else
  301. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  302. DAC33_DACRPDNB | DAC33_DACLPDNB);
  303. dac33_write(codec, DAC33_PWR_CTRL, reg);
  304. }
  305. static inline void dac33_disable_digital(struct snd_soc_codec *codec)
  306. {
  307. u8 reg;
  308. /* Stop the DAI clock */
  309. reg = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  310. reg &= ~DAC33_BCLKON;
  311. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, reg);
  312. /* Power down the Oscillator, and DACs */
  313. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  314. reg &= ~(DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB);
  315. dac33_write(codec, DAC33_PWR_CTRL, reg);
  316. }
  317. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  318. {
  319. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  320. int ret = 0;
  321. mutex_lock(&dac33->mutex);
  322. /* Safety check */
  323. if (unlikely(power == dac33->chip_power)) {
  324. dev_dbg(codec->dev, "Trying to set the same power state: %s\n",
  325. power ? "ON" : "OFF");
  326. goto exit;
  327. }
  328. if (power) {
  329. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  330. dac33->supplies);
  331. if (ret != 0) {
  332. dev_err(codec->dev,
  333. "Failed to enable supplies: %d\n", ret);
  334. goto exit;
  335. }
  336. if (dac33->power_gpio >= 0)
  337. gpio_set_value(dac33->power_gpio, 1);
  338. dac33->chip_power = 1;
  339. } else {
  340. dac33_soft_power(codec, 0);
  341. if (dac33->power_gpio >= 0)
  342. gpio_set_value(dac33->power_gpio, 0);
  343. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  344. dac33->supplies);
  345. if (ret != 0) {
  346. dev_err(codec->dev,
  347. "Failed to disable supplies: %d\n", ret);
  348. goto exit;
  349. }
  350. dac33->chip_power = 0;
  351. }
  352. exit:
  353. mutex_unlock(&dac33->mutex);
  354. return ret;
  355. }
  356. static int dac33_playback_event(struct snd_soc_dapm_widget *w,
  357. struct snd_kcontrol *kcontrol, int event)
  358. {
  359. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(w->codec);
  360. switch (event) {
  361. case SND_SOC_DAPM_PRE_PMU:
  362. if (likely(dac33->substream)) {
  363. dac33_calculate_times(dac33->substream);
  364. dac33_prepare_chip(dac33->substream);
  365. }
  366. break;
  367. case SND_SOC_DAPM_POST_PMD:
  368. dac33_disable_digital(w->codec);
  369. break;
  370. }
  371. return 0;
  372. }
  373. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  377. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  378. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  379. return 0;
  380. }
  381. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  382. struct snd_ctl_elem_value *ucontrol)
  383. {
  384. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  385. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  386. int ret = 0;
  387. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  388. return 0;
  389. /* Do not allow changes while stream is running*/
  390. if (codec->active)
  391. return -EPERM;
  392. if (ucontrol->value.integer.value[0] < 0 ||
  393. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  394. ret = -EINVAL;
  395. else
  396. dac33->fifo_mode = ucontrol->value.integer.value[0];
  397. return ret;
  398. }
  399. /* Codec operation modes */
  400. static const char *dac33_fifo_mode_texts[] = {
  401. "Bypass", "Mode 1", "Mode 7"
  402. };
  403. static const struct soc_enum dac33_fifo_mode_enum =
  404. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  405. dac33_fifo_mode_texts);
  406. /* L/R Line Output Gain */
  407. static const char *lr_lineout_gain_texts[] = {
  408. "Line -12dB DAC 0dB", "Line -6dB DAC 6dB",
  409. "Line 0dB DAC 12dB", "Line 6dB DAC 18dB",
  410. };
  411. static const struct soc_enum l_lineout_gain_enum =
  412. SOC_ENUM_SINGLE(DAC33_LDAC_PWR_CTRL, 0,
  413. ARRAY_SIZE(lr_lineout_gain_texts),
  414. lr_lineout_gain_texts);
  415. static const struct soc_enum r_lineout_gain_enum =
  416. SOC_ENUM_SINGLE(DAC33_RDAC_PWR_CTRL, 0,
  417. ARRAY_SIZE(lr_lineout_gain_texts),
  418. lr_lineout_gain_texts);
  419. /*
  420. * DACL/R digital volume control:
  421. * from 0 dB to -63.5 in 0.5 dB steps
  422. * Need to be inverted later on:
  423. * 0x00 == 0 dB
  424. * 0x7f == -63.5 dB
  425. */
  426. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  427. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  428. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  429. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  430. 0, 0x7f, 1, dac_digivol_tlv),
  431. SOC_DOUBLE_R("DAC Digital Playback Switch",
  432. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  433. SOC_DOUBLE_R("Line to Line Out Volume",
  434. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  435. SOC_ENUM("Left Line Output Gain", l_lineout_gain_enum),
  436. SOC_ENUM("Right Line Output Gain", r_lineout_gain_enum),
  437. };
  438. static const struct snd_kcontrol_new dac33_mode_snd_controls[] = {
  439. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  440. dac33_get_fifo_mode, dac33_set_fifo_mode),
  441. };
  442. /* Analog bypass */
  443. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  444. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  445. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  446. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  447. /* LOP L/R invert selection */
  448. static const char *dac33_lr_lom_texts[] = {"DAC", "LOP"};
  449. static const struct soc_enum dac33_left_lom_enum =
  450. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 3,
  451. ARRAY_SIZE(dac33_lr_lom_texts),
  452. dac33_lr_lom_texts);
  453. static const struct snd_kcontrol_new dac33_dapm_left_lom_control =
  454. SOC_DAPM_ENUM("Route", dac33_left_lom_enum);
  455. static const struct soc_enum dac33_right_lom_enum =
  456. SOC_ENUM_SINGLE(DAC33_OUT_AMP_CTRL, 2,
  457. ARRAY_SIZE(dac33_lr_lom_texts),
  458. dac33_lr_lom_texts);
  459. static const struct snd_kcontrol_new dac33_dapm_right_lom_control =
  460. SOC_DAPM_ENUM("Route", dac33_right_lom_enum);
  461. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  462. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  463. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  464. SND_SOC_DAPM_INPUT("LINEL"),
  465. SND_SOC_DAPM_INPUT("LINER"),
  466. SND_SOC_DAPM_DAC("DACL", "Left Playback", SND_SOC_NOPM, 0, 0),
  467. SND_SOC_DAPM_DAC("DACR", "Right Playback", SND_SOC_NOPM, 0, 0),
  468. /* Analog bypass */
  469. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  470. &dac33_dapm_abypassl_control),
  471. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  472. &dac33_dapm_abypassr_control),
  473. SND_SOC_DAPM_MUX("Left LOM Inverted From", SND_SOC_NOPM, 0, 0,
  474. &dac33_dapm_left_lom_control),
  475. SND_SOC_DAPM_MUX("Right LOM Inverted From", SND_SOC_NOPM, 0, 0,
  476. &dac33_dapm_right_lom_control),
  477. /*
  478. * For DAPM path, when only the anlog bypass path is enabled, and the
  479. * LOP inverted from the corresponding DAC side.
  480. * This is needed, so we can attach the DAC power supply in this case.
  481. */
  482. SND_SOC_DAPM_PGA("Left Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  483. SND_SOC_DAPM_PGA("Right Bypass PGA", SND_SOC_NOPM, 0, 0, NULL, 0),
  484. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amplifier",
  485. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  486. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amplifier",
  487. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  488. SND_SOC_DAPM_SUPPLY("Left DAC Power",
  489. DAC33_LDAC_PWR_CTRL, 2, 0, NULL, 0),
  490. SND_SOC_DAPM_SUPPLY("Right DAC Power",
  491. DAC33_RDAC_PWR_CTRL, 2, 0, NULL, 0),
  492. SND_SOC_DAPM_SUPPLY("Codec Power",
  493. DAC33_PWR_CTRL, 4, 0, NULL, 0),
  494. SND_SOC_DAPM_PRE("Pre Playback", dac33_playback_event),
  495. SND_SOC_DAPM_POST("Post Playback", dac33_playback_event),
  496. };
  497. static const struct snd_soc_dapm_route audio_map[] = {
  498. /* Analog bypass */
  499. {"Analog Left Bypass", "Switch", "LINEL"},
  500. {"Analog Right Bypass", "Switch", "LINER"},
  501. {"Output Left Amplifier", NULL, "DACL"},
  502. {"Output Right Amplifier", NULL, "DACR"},
  503. {"Left Bypass PGA", NULL, "Analog Left Bypass"},
  504. {"Right Bypass PGA", NULL, "Analog Right Bypass"},
  505. {"Left LOM Inverted From", "DAC", "Left Bypass PGA"},
  506. {"Right LOM Inverted From", "DAC", "Right Bypass PGA"},
  507. {"Left LOM Inverted From", "LOP", "Analog Left Bypass"},
  508. {"Right LOM Inverted From", "LOP", "Analog Right Bypass"},
  509. {"Output Left Amplifier", NULL, "Left LOM Inverted From"},
  510. {"Output Right Amplifier", NULL, "Right LOM Inverted From"},
  511. {"DACL", NULL, "Left DAC Power"},
  512. {"DACR", NULL, "Right DAC Power"},
  513. {"Left Bypass PGA", NULL, "Left DAC Power"},
  514. {"Right Bypass PGA", NULL, "Right DAC Power"},
  515. /* output */
  516. {"LEFT_LO", NULL, "Output Left Amplifier"},
  517. {"RIGHT_LO", NULL, "Output Right Amplifier"},
  518. {"LEFT_LO", NULL, "Codec Power"},
  519. {"RIGHT_LO", NULL, "Codec Power"},
  520. };
  521. static int dac33_add_widgets(struct snd_soc_codec *codec)
  522. {
  523. struct snd_soc_dapm_context *dapm = &codec->dapm;
  524. snd_soc_dapm_new_controls(dapm, dac33_dapm_widgets,
  525. ARRAY_SIZE(dac33_dapm_widgets));
  526. /* set up audio path interconnects */
  527. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  528. return 0;
  529. }
  530. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  531. enum snd_soc_bias_level level)
  532. {
  533. int ret;
  534. switch (level) {
  535. case SND_SOC_BIAS_ON:
  536. break;
  537. case SND_SOC_BIAS_PREPARE:
  538. break;
  539. case SND_SOC_BIAS_STANDBY:
  540. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  541. /* Coming from OFF, switch on the codec */
  542. ret = dac33_hard_power(codec, 1);
  543. if (ret != 0)
  544. return ret;
  545. dac33_init_chip(codec);
  546. }
  547. break;
  548. case SND_SOC_BIAS_OFF:
  549. /* Do not power off, when the codec is already off */
  550. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
  551. return 0;
  552. ret = dac33_hard_power(codec, 0);
  553. if (ret != 0)
  554. return ret;
  555. break;
  556. }
  557. codec->dapm.bias_level = level;
  558. return 0;
  559. }
  560. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  561. {
  562. struct snd_soc_codec *codec = dac33->codec;
  563. unsigned int delay;
  564. unsigned long flags;
  565. switch (dac33->fifo_mode) {
  566. case DAC33_FIFO_MODE1:
  567. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  568. DAC33_THRREG(dac33->nsample));
  569. /* Take the timestamps */
  570. spin_lock_irqsave(&dac33->lock, flags);
  571. dac33->t_stamp2 = ktime_to_us(ktime_get());
  572. dac33->t_stamp1 = dac33->t_stamp2;
  573. spin_unlock_irqrestore(&dac33->lock, flags);
  574. dac33_write16(codec, DAC33_PREFILL_MSB,
  575. DAC33_THRREG(dac33->alarm_threshold));
  576. /* Enable Alarm Threshold IRQ with a delay */
  577. delay = SAMPLES_TO_US(dac33->burst_rate,
  578. dac33->alarm_threshold) + 1000;
  579. usleep_range(delay, delay + 500);
  580. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  581. break;
  582. case DAC33_FIFO_MODE7:
  583. /* Take the timestamp */
  584. spin_lock_irqsave(&dac33->lock, flags);
  585. dac33->t_stamp1 = ktime_to_us(ktime_get());
  586. /* Move back the timestamp with drain time */
  587. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  588. spin_unlock_irqrestore(&dac33->lock, flags);
  589. dac33_write16(codec, DAC33_PREFILL_MSB,
  590. DAC33_THRREG(DAC33_MODE7_MARGIN));
  591. /* Enable Upper Threshold IRQ */
  592. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  593. break;
  594. default:
  595. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  596. dac33->fifo_mode);
  597. break;
  598. }
  599. }
  600. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  601. {
  602. struct snd_soc_codec *codec = dac33->codec;
  603. unsigned long flags;
  604. switch (dac33->fifo_mode) {
  605. case DAC33_FIFO_MODE1:
  606. /* Take the timestamp */
  607. spin_lock_irqsave(&dac33->lock, flags);
  608. dac33->t_stamp2 = ktime_to_us(ktime_get());
  609. spin_unlock_irqrestore(&dac33->lock, flags);
  610. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  611. DAC33_THRREG(dac33->nsample));
  612. break;
  613. case DAC33_FIFO_MODE7:
  614. /* At the moment we are not using interrupts in mode7 */
  615. break;
  616. default:
  617. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  618. dac33->fifo_mode);
  619. break;
  620. }
  621. }
  622. static void dac33_work(struct work_struct *work)
  623. {
  624. struct snd_soc_codec *codec;
  625. struct tlv320dac33_priv *dac33;
  626. u8 reg;
  627. dac33 = container_of(work, struct tlv320dac33_priv, work);
  628. codec = dac33->codec;
  629. mutex_lock(&dac33->mutex);
  630. switch (dac33->state) {
  631. case DAC33_PREFILL:
  632. dac33->state = DAC33_PLAYBACK;
  633. dac33_prefill_handler(dac33);
  634. break;
  635. case DAC33_PLAYBACK:
  636. dac33_playback_handler(dac33);
  637. break;
  638. case DAC33_IDLE:
  639. break;
  640. case DAC33_FLUSH:
  641. dac33->state = DAC33_IDLE;
  642. /* Mask all interrupts from dac33 */
  643. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  644. /* flush fifo */
  645. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  646. reg |= DAC33_FIFOFLUSH;
  647. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  648. break;
  649. }
  650. mutex_unlock(&dac33->mutex);
  651. }
  652. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  653. {
  654. struct snd_soc_codec *codec = dev;
  655. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  656. unsigned long flags;
  657. spin_lock_irqsave(&dac33->lock, flags);
  658. dac33->t_stamp1 = ktime_to_us(ktime_get());
  659. spin_unlock_irqrestore(&dac33->lock, flags);
  660. /* Do not schedule the workqueue in Mode7 */
  661. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  662. queue_work(dac33->dac33_wq, &dac33->work);
  663. return IRQ_HANDLED;
  664. }
  665. static void dac33_oscwait(struct snd_soc_codec *codec)
  666. {
  667. int timeout = 60;
  668. u8 reg;
  669. do {
  670. usleep_range(1000, 2000);
  671. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  672. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  673. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  674. dev_err(codec->dev,
  675. "internal oscillator calibration failed\n");
  676. }
  677. static int dac33_startup(struct snd_pcm_substream *substream,
  678. struct snd_soc_dai *dai)
  679. {
  680. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  681. struct snd_soc_codec *codec = rtd->codec;
  682. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  683. /* Stream started, save the substream pointer */
  684. dac33->substream = substream;
  685. snd_pcm_hw_constraint_msbits(substream->runtime, 0, 32, 24);
  686. return 0;
  687. }
  688. static void dac33_shutdown(struct snd_pcm_substream *substream,
  689. struct snd_soc_dai *dai)
  690. {
  691. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  692. struct snd_soc_codec *codec = rtd->codec;
  693. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  694. dac33->substream = NULL;
  695. }
  696. #define CALC_BURST_RATE(bclkdiv, bclk_per_sample) \
  697. (BURST_BASEFREQ_HZ / bclkdiv / bclk_per_sample)
  698. static int dac33_hw_params(struct snd_pcm_substream *substream,
  699. struct snd_pcm_hw_params *params,
  700. struct snd_soc_dai *dai)
  701. {
  702. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  703. struct snd_soc_codec *codec = rtd->codec;
  704. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  705. /* Check parameters for validity */
  706. switch (params_rate(params)) {
  707. case 44100:
  708. case 48000:
  709. break;
  710. default:
  711. dev_err(codec->dev, "unsupported rate %d\n",
  712. params_rate(params));
  713. return -EINVAL;
  714. }
  715. switch (params_format(params)) {
  716. case SNDRV_PCM_FORMAT_S16_LE:
  717. dac33->fifo_size = DAC33_FIFO_SIZE_16BIT;
  718. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 32);
  719. break;
  720. case SNDRV_PCM_FORMAT_S32_LE:
  721. dac33->fifo_size = DAC33_FIFO_SIZE_24BIT;
  722. dac33->burst_rate = CALC_BURST_RATE(dac33->burst_bclkdiv, 64);
  723. break;
  724. default:
  725. dev_err(codec->dev, "unsupported format %d\n",
  726. params_format(params));
  727. return -EINVAL;
  728. }
  729. return 0;
  730. }
  731. #define CALC_OSCSET(rate, refclk) ( \
  732. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  733. #define CALC_RATIOSET(rate, refclk) ( \
  734. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  735. /*
  736. * tlv320dac33 is strict on the sequence of the register writes, if the register
  737. * writes happens in different order, than dac33 might end up in unknown state.
  738. * Use the known, working sequence of register writes to initialize the dac33.
  739. */
  740. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  741. {
  742. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  743. struct snd_soc_codec *codec = rtd->codec;
  744. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  745. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  746. u8 aictrl_a, aictrl_b, fifoctrl_a;
  747. switch (substream->runtime->rate) {
  748. case 44100:
  749. case 48000:
  750. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  751. ratioset = CALC_RATIOSET(substream->runtime->rate,
  752. dac33->refclk);
  753. break;
  754. default:
  755. dev_err(codec->dev, "unsupported rate %d\n",
  756. substream->runtime->rate);
  757. return -EINVAL;
  758. }
  759. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  760. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  761. /* Read FIFO control A, and clear FIFO flush bit */
  762. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  763. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  764. fifoctrl_a &= ~DAC33_WIDTH;
  765. switch (substream->runtime->format) {
  766. case SNDRV_PCM_FORMAT_S16_LE:
  767. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  768. fifoctrl_a |= DAC33_WIDTH;
  769. break;
  770. case SNDRV_PCM_FORMAT_S32_LE:
  771. aictrl_a |= (DAC33_NCYCL_32 | DAC33_WLEN_24);
  772. break;
  773. default:
  774. dev_err(codec->dev, "unsupported format %d\n",
  775. substream->runtime->format);
  776. return -EINVAL;
  777. }
  778. mutex_lock(&dac33->mutex);
  779. if (!dac33->chip_power) {
  780. /*
  781. * Chip is not powered yet.
  782. * Do the init in the dac33_set_bias_level later.
  783. */
  784. mutex_unlock(&dac33->mutex);
  785. return 0;
  786. }
  787. dac33_soft_power(codec, 0);
  788. dac33_soft_power(codec, 1);
  789. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  790. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  791. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  792. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  793. /* OSC calibration time */
  794. dac33_write(codec, DAC33_CALIB_TIME, 96);
  795. /* adjustment treshold & step */
  796. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  797. DAC33_ADJSTEP(1));
  798. /* div=4 / gain=1 / div */
  799. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  800. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  801. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  802. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  803. dac33_oscwait(codec);
  804. if (dac33->fifo_mode) {
  805. /* Generic for all FIFO modes */
  806. /* 50-51 : ASRC Control registers */
  807. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  808. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  809. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  810. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  811. /* Set interrupts to high active */
  812. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  813. } else {
  814. /* FIFO bypass mode */
  815. /* 50-51 : ASRC Control registers */
  816. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  817. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  818. }
  819. /* Interrupt behaviour configuration */
  820. switch (dac33->fifo_mode) {
  821. case DAC33_FIFO_MODE1:
  822. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  823. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  824. break;
  825. case DAC33_FIFO_MODE7:
  826. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  827. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  828. break;
  829. default:
  830. /* in FIFO bypass mode, the interrupts are not used */
  831. break;
  832. }
  833. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  834. switch (dac33->fifo_mode) {
  835. case DAC33_FIFO_MODE1:
  836. /*
  837. * For mode1:
  838. * Disable the FIFO bypass (Enable the use of FIFO)
  839. * Select nSample mode
  840. * BCLK is only running when data is needed by DAC33
  841. */
  842. fifoctrl_a &= ~DAC33_FBYPAS;
  843. fifoctrl_a &= ~DAC33_FAUTO;
  844. if (dac33->keep_bclk)
  845. aictrl_b |= DAC33_BCLKON;
  846. else
  847. aictrl_b &= ~DAC33_BCLKON;
  848. break;
  849. case DAC33_FIFO_MODE7:
  850. /*
  851. * For mode1:
  852. * Disable the FIFO bypass (Enable the use of FIFO)
  853. * Select Threshold mode
  854. * BCLK is only running when data is needed by DAC33
  855. */
  856. fifoctrl_a &= ~DAC33_FBYPAS;
  857. fifoctrl_a |= DAC33_FAUTO;
  858. if (dac33->keep_bclk)
  859. aictrl_b |= DAC33_BCLKON;
  860. else
  861. aictrl_b &= ~DAC33_BCLKON;
  862. break;
  863. default:
  864. /*
  865. * For FIFO bypass mode:
  866. * Enable the FIFO bypass (Disable the FIFO use)
  867. * Set the BCLK as continuous
  868. */
  869. fifoctrl_a |= DAC33_FBYPAS;
  870. aictrl_b |= DAC33_BCLKON;
  871. break;
  872. }
  873. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  874. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  875. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  876. /*
  877. * BCLK divide ratio
  878. * 0: 1.5
  879. * 1: 1
  880. * 2: 2
  881. * ...
  882. * 254: 254
  883. * 255: 255
  884. */
  885. if (dac33->fifo_mode)
  886. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  887. dac33->burst_bclkdiv);
  888. else
  889. if (substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE)
  890. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  891. else
  892. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 16);
  893. switch (dac33->fifo_mode) {
  894. case DAC33_FIFO_MODE1:
  895. dac33_write16(codec, DAC33_ATHR_MSB,
  896. DAC33_THRREG(dac33->alarm_threshold));
  897. break;
  898. case DAC33_FIFO_MODE7:
  899. /*
  900. * Configure the threshold levels, and leave 10 sample space
  901. * at the bottom, and also at the top of the FIFO
  902. */
  903. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(dac33->uthr));
  904. dac33_write16(codec, DAC33_LTHR_MSB,
  905. DAC33_THRREG(DAC33_MODE7_MARGIN));
  906. break;
  907. default:
  908. break;
  909. }
  910. mutex_unlock(&dac33->mutex);
  911. return 0;
  912. }
  913. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  914. {
  915. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  916. struct snd_soc_codec *codec = rtd->codec;
  917. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  918. unsigned int period_size = substream->runtime->period_size;
  919. unsigned int rate = substream->runtime->rate;
  920. unsigned int nsample_limit;
  921. /* In bypass mode we don't need to calculate */
  922. if (!dac33->fifo_mode)
  923. return;
  924. switch (dac33->fifo_mode) {
  925. case DAC33_FIFO_MODE1:
  926. /* Number of samples under i2c latency */
  927. dac33->alarm_threshold = US_TO_SAMPLES(rate,
  928. dac33->mode1_latency);
  929. nsample_limit = dac33->fifo_size - dac33->alarm_threshold;
  930. if (period_size <= dac33->alarm_threshold)
  931. /*
  932. * Configure nSamaple to number of periods,
  933. * which covers the latency requironment.
  934. */
  935. dac33->nsample = period_size *
  936. ((dac33->alarm_threshold / period_size) +
  937. (dac33->alarm_threshold % period_size ?
  938. 1 : 0));
  939. else if (period_size > nsample_limit)
  940. dac33->nsample = nsample_limit;
  941. else
  942. dac33->nsample = period_size;
  943. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  944. dac33->nsample);
  945. dac33->t_stamp1 = 0;
  946. dac33->t_stamp2 = 0;
  947. break;
  948. case DAC33_FIFO_MODE7:
  949. dac33->uthr = UTHR_FROM_PERIOD_SIZE(period_size, rate,
  950. dac33->burst_rate) + 9;
  951. if (dac33->uthr > (dac33->fifo_size - DAC33_MODE7_MARGIN))
  952. dac33->uthr = dac33->fifo_size - DAC33_MODE7_MARGIN;
  953. if (dac33->uthr < (DAC33_MODE7_MARGIN + 10))
  954. dac33->uthr = (DAC33_MODE7_MARGIN + 10);
  955. dac33->mode7_us_to_lthr =
  956. SAMPLES_TO_US(substream->runtime->rate,
  957. dac33->uthr - DAC33_MODE7_MARGIN + 1);
  958. dac33->t_stamp1 = 0;
  959. break;
  960. default:
  961. break;
  962. }
  963. }
  964. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  965. struct snd_soc_dai *dai)
  966. {
  967. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  968. struct snd_soc_codec *codec = rtd->codec;
  969. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  970. int ret = 0;
  971. switch (cmd) {
  972. case SNDRV_PCM_TRIGGER_START:
  973. case SNDRV_PCM_TRIGGER_RESUME:
  974. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  975. if (dac33->fifo_mode) {
  976. dac33->state = DAC33_PREFILL;
  977. queue_work(dac33->dac33_wq, &dac33->work);
  978. }
  979. break;
  980. case SNDRV_PCM_TRIGGER_STOP:
  981. case SNDRV_PCM_TRIGGER_SUSPEND:
  982. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  983. if (dac33->fifo_mode) {
  984. dac33->state = DAC33_FLUSH;
  985. queue_work(dac33->dac33_wq, &dac33->work);
  986. }
  987. break;
  988. default:
  989. ret = -EINVAL;
  990. }
  991. return ret;
  992. }
  993. static snd_pcm_sframes_t dac33_dai_delay(
  994. struct snd_pcm_substream *substream,
  995. struct snd_soc_dai *dai)
  996. {
  997. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  998. struct snd_soc_codec *codec = rtd->codec;
  999. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1000. unsigned long long t0, t1, t_now;
  1001. unsigned int time_delta, uthr;
  1002. int samples_out, samples_in, samples;
  1003. snd_pcm_sframes_t delay = 0;
  1004. unsigned long flags;
  1005. switch (dac33->fifo_mode) {
  1006. case DAC33_FIFO_BYPASS:
  1007. break;
  1008. case DAC33_FIFO_MODE1:
  1009. spin_lock_irqsave(&dac33->lock, flags);
  1010. t0 = dac33->t_stamp1;
  1011. t1 = dac33->t_stamp2;
  1012. spin_unlock_irqrestore(&dac33->lock, flags);
  1013. t_now = ktime_to_us(ktime_get());
  1014. /* We have not started to fill the FIFO yet, delay is 0 */
  1015. if (!t1)
  1016. goto out;
  1017. if (t0 > t1) {
  1018. /*
  1019. * Phase 1:
  1020. * After Alarm threshold, and before nSample write
  1021. */
  1022. time_delta = t_now - t0;
  1023. samples_out = time_delta ? US_TO_SAMPLES(
  1024. substream->runtime->rate,
  1025. time_delta) : 0;
  1026. if (likely(dac33->alarm_threshold > samples_out))
  1027. delay = dac33->alarm_threshold - samples_out;
  1028. else
  1029. delay = 0;
  1030. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  1031. /*
  1032. * Phase 2:
  1033. * After nSample write (during burst operation)
  1034. */
  1035. time_delta = t_now - t0;
  1036. samples_out = time_delta ? US_TO_SAMPLES(
  1037. substream->runtime->rate,
  1038. time_delta) : 0;
  1039. time_delta = t_now - t1;
  1040. samples_in = time_delta ? US_TO_SAMPLES(
  1041. dac33->burst_rate,
  1042. time_delta) : 0;
  1043. samples = dac33->alarm_threshold;
  1044. samples += (samples_in - samples_out);
  1045. if (likely(samples > 0))
  1046. delay = samples;
  1047. else
  1048. delay = 0;
  1049. } else {
  1050. /*
  1051. * Phase 3:
  1052. * After burst operation, before next alarm threshold
  1053. */
  1054. time_delta = t_now - t0;
  1055. samples_out = time_delta ? US_TO_SAMPLES(
  1056. substream->runtime->rate,
  1057. time_delta) : 0;
  1058. samples_in = dac33->nsample;
  1059. samples = dac33->alarm_threshold;
  1060. samples += (samples_in - samples_out);
  1061. if (likely(samples > 0))
  1062. delay = samples > dac33->fifo_size ?
  1063. dac33->fifo_size : samples;
  1064. else
  1065. delay = 0;
  1066. }
  1067. break;
  1068. case DAC33_FIFO_MODE7:
  1069. spin_lock_irqsave(&dac33->lock, flags);
  1070. t0 = dac33->t_stamp1;
  1071. uthr = dac33->uthr;
  1072. spin_unlock_irqrestore(&dac33->lock, flags);
  1073. t_now = ktime_to_us(ktime_get());
  1074. /* We have not started to fill the FIFO yet, delay is 0 */
  1075. if (!t0)
  1076. goto out;
  1077. if (t_now <= t0) {
  1078. /*
  1079. * Either the timestamps are messed or equal. Report
  1080. * maximum delay
  1081. */
  1082. delay = uthr;
  1083. goto out;
  1084. }
  1085. time_delta = t_now - t0;
  1086. if (time_delta <= dac33->mode7_us_to_lthr) {
  1087. /*
  1088. * Phase 1:
  1089. * After burst (draining phase)
  1090. */
  1091. samples_out = US_TO_SAMPLES(
  1092. substream->runtime->rate,
  1093. time_delta);
  1094. if (likely(uthr > samples_out))
  1095. delay = uthr - samples_out;
  1096. else
  1097. delay = 0;
  1098. } else {
  1099. /*
  1100. * Phase 2:
  1101. * During burst operation
  1102. */
  1103. time_delta = time_delta - dac33->mode7_us_to_lthr;
  1104. samples_out = US_TO_SAMPLES(
  1105. substream->runtime->rate,
  1106. time_delta);
  1107. samples_in = US_TO_SAMPLES(
  1108. dac33->burst_rate,
  1109. time_delta);
  1110. delay = DAC33_MODE7_MARGIN + samples_in - samples_out;
  1111. if (unlikely(delay > uthr))
  1112. delay = uthr;
  1113. }
  1114. break;
  1115. default:
  1116. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1117. dac33->fifo_mode);
  1118. break;
  1119. }
  1120. out:
  1121. return delay;
  1122. }
  1123. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1124. int clk_id, unsigned int freq, int dir)
  1125. {
  1126. struct snd_soc_codec *codec = codec_dai->codec;
  1127. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1128. u8 ioc_reg, asrcb_reg;
  1129. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1130. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1131. switch (clk_id) {
  1132. case TLV320DAC33_MCLK:
  1133. ioc_reg |= DAC33_REFSEL;
  1134. asrcb_reg |= DAC33_SRCREFSEL;
  1135. break;
  1136. case TLV320DAC33_SLEEPCLK:
  1137. ioc_reg &= ~DAC33_REFSEL;
  1138. asrcb_reg &= ~DAC33_SRCREFSEL;
  1139. break;
  1140. default:
  1141. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1142. break;
  1143. }
  1144. dac33->refclk = freq;
  1145. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1146. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1147. return 0;
  1148. }
  1149. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1150. unsigned int fmt)
  1151. {
  1152. struct snd_soc_codec *codec = codec_dai->codec;
  1153. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1154. u8 aictrl_a, aictrl_b;
  1155. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1156. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1157. /* set master/slave audio interface */
  1158. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1159. case SND_SOC_DAIFMT_CBM_CFM:
  1160. /* Codec Master */
  1161. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1162. break;
  1163. case SND_SOC_DAIFMT_CBS_CFS:
  1164. /* Codec Slave */
  1165. if (dac33->fifo_mode) {
  1166. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1167. return -EINVAL;
  1168. } else
  1169. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1170. break;
  1171. default:
  1172. return -EINVAL;
  1173. }
  1174. aictrl_a &= ~DAC33_AFMT_MASK;
  1175. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1176. case SND_SOC_DAIFMT_I2S:
  1177. aictrl_a |= DAC33_AFMT_I2S;
  1178. break;
  1179. case SND_SOC_DAIFMT_DSP_A:
  1180. aictrl_a |= DAC33_AFMT_DSP;
  1181. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1182. aictrl_b |= DAC33_DATA_DELAY(0);
  1183. break;
  1184. case SND_SOC_DAIFMT_RIGHT_J:
  1185. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1186. break;
  1187. case SND_SOC_DAIFMT_LEFT_J:
  1188. aictrl_a |= DAC33_AFMT_LEFT_J;
  1189. break;
  1190. default:
  1191. dev_err(codec->dev, "Unsupported format (%u)\n",
  1192. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1193. return -EINVAL;
  1194. }
  1195. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1196. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1197. return 0;
  1198. }
  1199. static int dac33_soc_probe(struct snd_soc_codec *codec)
  1200. {
  1201. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1202. int ret = 0;
  1203. codec->control_data = dac33->control_data;
  1204. codec->hw_write = (hw_write_t) i2c_master_send;
  1205. codec->dapm.idle_bias_off = 1;
  1206. dac33->codec = codec;
  1207. /* Read the tlv320dac33 ID registers */
  1208. ret = dac33_hard_power(codec, 1);
  1209. if (ret != 0) {
  1210. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1211. goto err_power;
  1212. }
  1213. ret = dac33_read_id(codec);
  1214. dac33_hard_power(codec, 0);
  1215. if (ret < 0) {
  1216. dev_err(codec->dev, "Failed to read chip ID: %d\n", ret);
  1217. ret = -ENODEV;
  1218. goto err_power;
  1219. }
  1220. /* Check if the IRQ number is valid and request it */
  1221. if (dac33->irq >= 0) {
  1222. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1223. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1224. codec->name, codec);
  1225. if (ret < 0) {
  1226. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1227. dac33->irq, ret);
  1228. dac33->irq = -1;
  1229. }
  1230. if (dac33->irq != -1) {
  1231. /* Setup work queue */
  1232. dac33->dac33_wq =
  1233. create_singlethread_workqueue("tlv320dac33");
  1234. if (dac33->dac33_wq == NULL) {
  1235. free_irq(dac33->irq, codec);
  1236. return -ENOMEM;
  1237. }
  1238. INIT_WORK(&dac33->work, dac33_work);
  1239. }
  1240. }
  1241. snd_soc_add_controls(codec, dac33_snd_controls,
  1242. ARRAY_SIZE(dac33_snd_controls));
  1243. /* Only add the FIFO controls, if we have valid IRQ number */
  1244. if (dac33->irq >= 0)
  1245. snd_soc_add_controls(codec, dac33_mode_snd_controls,
  1246. ARRAY_SIZE(dac33_mode_snd_controls));
  1247. dac33_add_widgets(codec);
  1248. err_power:
  1249. return ret;
  1250. }
  1251. static int dac33_soc_remove(struct snd_soc_codec *codec)
  1252. {
  1253. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1254. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1255. if (dac33->irq >= 0) {
  1256. free_irq(dac33->irq, dac33->codec);
  1257. destroy_workqueue(dac33->dac33_wq);
  1258. }
  1259. return 0;
  1260. }
  1261. static int dac33_soc_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1262. {
  1263. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1264. return 0;
  1265. }
  1266. static int dac33_soc_resume(struct snd_soc_codec *codec)
  1267. {
  1268. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1269. return 0;
  1270. }
  1271. static struct snd_soc_codec_driver soc_codec_dev_tlv320dac33 = {
  1272. .read = dac33_read_reg_cache,
  1273. .write = dac33_write_locked,
  1274. .set_bias_level = dac33_set_bias_level,
  1275. .reg_cache_size = ARRAY_SIZE(dac33_reg),
  1276. .reg_word_size = sizeof(u8),
  1277. .reg_cache_default = dac33_reg,
  1278. .probe = dac33_soc_probe,
  1279. .remove = dac33_soc_remove,
  1280. .suspend = dac33_soc_suspend,
  1281. .resume = dac33_soc_resume,
  1282. };
  1283. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1284. SNDRV_PCM_RATE_48000)
  1285. #define DAC33_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1286. static struct snd_soc_dai_ops dac33_dai_ops = {
  1287. .startup = dac33_startup,
  1288. .shutdown = dac33_shutdown,
  1289. .hw_params = dac33_hw_params,
  1290. .trigger = dac33_pcm_trigger,
  1291. .delay = dac33_dai_delay,
  1292. .set_sysclk = dac33_set_dai_sysclk,
  1293. .set_fmt = dac33_set_dai_fmt,
  1294. };
  1295. static struct snd_soc_dai_driver dac33_dai = {
  1296. .name = "tlv320dac33-hifi",
  1297. .playback = {
  1298. .stream_name = "Playback",
  1299. .channels_min = 2,
  1300. .channels_max = 2,
  1301. .rates = DAC33_RATES,
  1302. .formats = DAC33_FORMATS,},
  1303. .ops = &dac33_dai_ops,
  1304. };
  1305. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1306. const struct i2c_device_id *id)
  1307. {
  1308. struct tlv320dac33_platform_data *pdata;
  1309. struct tlv320dac33_priv *dac33;
  1310. int ret, i;
  1311. if (client->dev.platform_data == NULL) {
  1312. dev_err(&client->dev, "Platform data not set\n");
  1313. return -ENODEV;
  1314. }
  1315. pdata = client->dev.platform_data;
  1316. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1317. if (dac33 == NULL)
  1318. return -ENOMEM;
  1319. dac33->control_data = client;
  1320. mutex_init(&dac33->mutex);
  1321. spin_lock_init(&dac33->lock);
  1322. i2c_set_clientdata(client, dac33);
  1323. dac33->power_gpio = pdata->power_gpio;
  1324. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1325. dac33->keep_bclk = pdata->keep_bclk;
  1326. dac33->mode1_latency = pdata->mode1_latency;
  1327. if (!dac33->mode1_latency)
  1328. dac33->mode1_latency = 10000; /* 10ms */
  1329. dac33->irq = client->irq;
  1330. /* Disable FIFO use by default */
  1331. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1332. /* Check if the reset GPIO number is valid and request it */
  1333. if (dac33->power_gpio >= 0) {
  1334. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1335. if (ret < 0) {
  1336. dev_err(&client->dev,
  1337. "Failed to request reset GPIO (%d)\n",
  1338. dac33->power_gpio);
  1339. goto err_gpio;
  1340. }
  1341. gpio_direction_output(dac33->power_gpio, 0);
  1342. }
  1343. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1344. dac33->supplies[i].supply = dac33_supply_names[i];
  1345. ret = regulator_bulk_get(&client->dev, ARRAY_SIZE(dac33->supplies),
  1346. dac33->supplies);
  1347. if (ret != 0) {
  1348. dev_err(&client->dev, "Failed to request supplies: %d\n", ret);
  1349. goto err_get;
  1350. }
  1351. ret = snd_soc_register_codec(&client->dev,
  1352. &soc_codec_dev_tlv320dac33, &dac33_dai, 1);
  1353. if (ret < 0)
  1354. goto err_register;
  1355. return ret;
  1356. err_register:
  1357. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1358. err_get:
  1359. if (dac33->power_gpio >= 0)
  1360. gpio_free(dac33->power_gpio);
  1361. err_gpio:
  1362. kfree(dac33);
  1363. return ret;
  1364. }
  1365. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1366. {
  1367. struct tlv320dac33_priv *dac33 = i2c_get_clientdata(client);
  1368. if (unlikely(dac33->chip_power))
  1369. dac33_hard_power(dac33->codec, 0);
  1370. if (dac33->power_gpio >= 0)
  1371. gpio_free(dac33->power_gpio);
  1372. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1373. snd_soc_unregister_codec(&client->dev);
  1374. kfree(dac33);
  1375. return 0;
  1376. }
  1377. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1378. {
  1379. .name = "tlv320dac33",
  1380. .driver_data = 0,
  1381. },
  1382. { },
  1383. };
  1384. MODULE_DEVICE_TABLE(i2c, tlv320dac33_i2c_id);
  1385. static struct i2c_driver tlv320dac33_i2c_driver = {
  1386. .driver = {
  1387. .name = "tlv320dac33-codec",
  1388. .owner = THIS_MODULE,
  1389. },
  1390. .probe = dac33_i2c_probe,
  1391. .remove = __devexit_p(dac33_i2c_remove),
  1392. .id_table = tlv320dac33_i2c_id,
  1393. };
  1394. static int __init dac33_module_init(void)
  1395. {
  1396. int r;
  1397. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1398. if (r < 0) {
  1399. printk(KERN_ERR "DAC33: driver registration failed\n");
  1400. return r;
  1401. }
  1402. return 0;
  1403. }
  1404. module_init(dac33_module_init);
  1405. static void __exit dac33_module_exit(void)
  1406. {
  1407. i2c_del_driver(&tlv320dac33_i2c_driver);
  1408. }
  1409. module_exit(dac33_module_exit);
  1410. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1411. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
  1412. MODULE_LICENSE("GPL");