rme96.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/moduleparam.h>
  30. #include <sound/core.h>
  31. #include <sound/info.h>
  32. #include <sound/control.h>
  33. #include <sound/pcm.h>
  34. #include <sound/pcm_params.h>
  35. #include <sound/asoundef.h>
  36. #include <sound/initval.h>
  37. #include <asm/io.h>
  38. /* note, two last pcis should be equal, it is not a bug */
  39. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  40. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  41. "Digi96/8 PAD");
  42. MODULE_LICENSE("GPL");
  43. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  44. "{RME,Digi96/8},"
  45. "{RME,Digi96/8 PRO},"
  46. "{RME,Digi96/8 PST},"
  47. "{RME,Digi96/8 PAD}}");
  48. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  49. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  50. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  51. module_param_array(index, int, NULL, 0444);
  52. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  53. module_param_array(id, charp, NULL, 0444);
  54. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  55. module_param_array(enable, bool, NULL, 0444);
  56. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  57. /*
  58. * Defines for RME Digi96 series, from internal RME reference documents
  59. * dated 12.01.00
  60. */
  61. #define RME96_SPDIF_NCHANNELS 2
  62. /* Playback and capture buffer size */
  63. #define RME96_BUFFER_SIZE 0x10000
  64. /* IO area size */
  65. #define RME96_IO_SIZE 0x60000
  66. /* IO area offsets */
  67. #define RME96_IO_PLAY_BUFFER 0x0
  68. #define RME96_IO_REC_BUFFER 0x10000
  69. #define RME96_IO_CONTROL_REGISTER 0x20000
  70. #define RME96_IO_ADDITIONAL_REG 0x20004
  71. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  72. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  73. #define RME96_IO_SET_PLAY_POS 0x40000
  74. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  75. #define RME96_IO_SET_REC_POS 0x50000
  76. #define RME96_IO_RESET_REC_POS 0x5FFFC
  77. #define RME96_IO_GET_PLAY_POS 0x20000
  78. #define RME96_IO_GET_REC_POS 0x30000
  79. /* Write control register bits */
  80. #define RME96_WCR_START (1 << 0)
  81. #define RME96_WCR_START_2 (1 << 1)
  82. #define RME96_WCR_GAIN_0 (1 << 2)
  83. #define RME96_WCR_GAIN_1 (1 << 3)
  84. #define RME96_WCR_MODE24 (1 << 4)
  85. #define RME96_WCR_MODE24_2 (1 << 5)
  86. #define RME96_WCR_BM (1 << 6)
  87. #define RME96_WCR_BM_2 (1 << 7)
  88. #define RME96_WCR_ADAT (1 << 8)
  89. #define RME96_WCR_FREQ_0 (1 << 9)
  90. #define RME96_WCR_FREQ_1 (1 << 10)
  91. #define RME96_WCR_DS (1 << 11)
  92. #define RME96_WCR_PRO (1 << 12)
  93. #define RME96_WCR_EMP (1 << 13)
  94. #define RME96_WCR_SEL (1 << 14)
  95. #define RME96_WCR_MASTER (1 << 15)
  96. #define RME96_WCR_PD (1 << 16)
  97. #define RME96_WCR_INP_0 (1 << 17)
  98. #define RME96_WCR_INP_1 (1 << 18)
  99. #define RME96_WCR_THRU_0 (1 << 19)
  100. #define RME96_WCR_THRU_1 (1 << 20)
  101. #define RME96_WCR_THRU_2 (1 << 21)
  102. #define RME96_WCR_THRU_3 (1 << 22)
  103. #define RME96_WCR_THRU_4 (1 << 23)
  104. #define RME96_WCR_THRU_5 (1 << 24)
  105. #define RME96_WCR_THRU_6 (1 << 25)
  106. #define RME96_WCR_THRU_7 (1 << 26)
  107. #define RME96_WCR_DOLBY (1 << 27)
  108. #define RME96_WCR_MONITOR_0 (1 << 28)
  109. #define RME96_WCR_MONITOR_1 (1 << 29)
  110. #define RME96_WCR_ISEL (1 << 30)
  111. #define RME96_WCR_IDIS (1 << 31)
  112. #define RME96_WCR_BITPOS_GAIN_0 2
  113. #define RME96_WCR_BITPOS_GAIN_1 3
  114. #define RME96_WCR_BITPOS_FREQ_0 9
  115. #define RME96_WCR_BITPOS_FREQ_1 10
  116. #define RME96_WCR_BITPOS_INP_0 17
  117. #define RME96_WCR_BITPOS_INP_1 18
  118. #define RME96_WCR_BITPOS_MONITOR_0 28
  119. #define RME96_WCR_BITPOS_MONITOR_1 29
  120. /* Read control register bits */
  121. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  122. #define RME96_RCR_IRQ_2 (1 << 16)
  123. #define RME96_RCR_T_OUT (1 << 17)
  124. #define RME96_RCR_DEV_ID_0 (1 << 21)
  125. #define RME96_RCR_DEV_ID_1 (1 << 22)
  126. #define RME96_RCR_LOCK (1 << 23)
  127. #define RME96_RCR_VERF (1 << 26)
  128. #define RME96_RCR_F0 (1 << 27)
  129. #define RME96_RCR_F1 (1 << 28)
  130. #define RME96_RCR_F2 (1 << 29)
  131. #define RME96_RCR_AUTOSYNC (1 << 30)
  132. #define RME96_RCR_IRQ (1 << 31)
  133. #define RME96_RCR_BITPOS_F0 27
  134. #define RME96_RCR_BITPOS_F1 28
  135. #define RME96_RCR_BITPOS_F2 29
  136. /* Additional register bits */
  137. #define RME96_AR_WSEL (1 << 0)
  138. #define RME96_AR_ANALOG (1 << 1)
  139. #define RME96_AR_FREQPAD_0 (1 << 2)
  140. #define RME96_AR_FREQPAD_1 (1 << 3)
  141. #define RME96_AR_FREQPAD_2 (1 << 4)
  142. #define RME96_AR_PD2 (1 << 5)
  143. #define RME96_AR_DAC_EN (1 << 6)
  144. #define RME96_AR_CLATCH (1 << 7)
  145. #define RME96_AR_CCLK (1 << 8)
  146. #define RME96_AR_CDATA (1 << 9)
  147. #define RME96_AR_BITPOS_F0 2
  148. #define RME96_AR_BITPOS_F1 3
  149. #define RME96_AR_BITPOS_F2 4
  150. /* Monitor tracks */
  151. #define RME96_MONITOR_TRACKS_1_2 0
  152. #define RME96_MONITOR_TRACKS_3_4 1
  153. #define RME96_MONITOR_TRACKS_5_6 2
  154. #define RME96_MONITOR_TRACKS_7_8 3
  155. /* Attenuation */
  156. #define RME96_ATTENUATION_0 0
  157. #define RME96_ATTENUATION_6 1
  158. #define RME96_ATTENUATION_12 2
  159. #define RME96_ATTENUATION_18 3
  160. /* Input types */
  161. #define RME96_INPUT_OPTICAL 0
  162. #define RME96_INPUT_COAXIAL 1
  163. #define RME96_INPUT_INTERNAL 2
  164. #define RME96_INPUT_XLR 3
  165. #define RME96_INPUT_ANALOG 4
  166. /* Clock modes */
  167. #define RME96_CLOCKMODE_SLAVE 0
  168. #define RME96_CLOCKMODE_MASTER 1
  169. #define RME96_CLOCKMODE_WORDCLOCK 2
  170. /* Block sizes in bytes */
  171. #define RME96_SMALL_BLOCK_SIZE 2048
  172. #define RME96_LARGE_BLOCK_SIZE 8192
  173. /* Volume control */
  174. #define RME96_AD1852_VOL_BITS 14
  175. #define RME96_AD1855_VOL_BITS 10
  176. struct rme96 {
  177. spinlock_t lock;
  178. int irq;
  179. unsigned long port;
  180. void __iomem *iobase;
  181. u32 wcreg; /* cached write control register value */
  182. u32 wcreg_spdif; /* S/PDIF setup */
  183. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  184. u32 rcreg; /* cached read control register value */
  185. u32 areg; /* cached additional register value */
  186. u16 vol[2]; /* cached volume of analog output */
  187. u8 rev; /* card revision number */
  188. struct snd_pcm_substream *playback_substream;
  189. struct snd_pcm_substream *capture_substream;
  190. int playback_frlog; /* log2 of framesize */
  191. int capture_frlog;
  192. size_t playback_periodsize; /* in bytes, zero if not used */
  193. size_t capture_periodsize; /* in bytes, zero if not used */
  194. struct snd_card *card;
  195. struct snd_pcm *spdif_pcm;
  196. struct snd_pcm *adat_pcm;
  197. struct pci_dev *pci;
  198. struct snd_kcontrol *spdif_ctl;
  199. };
  200. static DEFINE_PCI_DEVICE_TABLE(snd_rme96_ids) = {
  201. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  202. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  203. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  204. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  205. { 0, }
  206. };
  207. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  208. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  209. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  210. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  211. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  212. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  213. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  214. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  215. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  216. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  217. static int
  218. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  219. static int
  220. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  221. static int
  222. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  223. int cmd);
  224. static int
  225. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  226. int cmd);
  227. static snd_pcm_uframes_t
  228. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  229. static snd_pcm_uframes_t
  230. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  231. static void __devinit
  232. snd_rme96_proc_init(struct rme96 *rme96);
  233. static int
  234. snd_rme96_create_switches(struct snd_card *card,
  235. struct rme96 *rme96);
  236. static int
  237. snd_rme96_getinputtype(struct rme96 *rme96);
  238. static inline unsigned int
  239. snd_rme96_playback_ptr(struct rme96 *rme96)
  240. {
  241. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  242. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  243. }
  244. static inline unsigned int
  245. snd_rme96_capture_ptr(struct rme96 *rme96)
  246. {
  247. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  248. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  249. }
  250. static int
  251. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  252. int channel, /* not used (interleaved data) */
  253. snd_pcm_uframes_t pos,
  254. snd_pcm_uframes_t count)
  255. {
  256. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  257. count <<= rme96->playback_frlog;
  258. pos <<= rme96->playback_frlog;
  259. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  260. 0, count);
  261. return 0;
  262. }
  263. static int
  264. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  265. int channel, /* not used (interleaved data) */
  266. snd_pcm_uframes_t pos,
  267. void __user *src,
  268. snd_pcm_uframes_t count)
  269. {
  270. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  271. count <<= rme96->playback_frlog;
  272. pos <<= rme96->playback_frlog;
  273. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  274. count);
  275. return 0;
  276. }
  277. static int
  278. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  279. int channel, /* not used (interleaved data) */
  280. snd_pcm_uframes_t pos,
  281. void __user *dst,
  282. snd_pcm_uframes_t count)
  283. {
  284. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  285. count <<= rme96->capture_frlog;
  286. pos <<= rme96->capture_frlog;
  287. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  288. count);
  289. return 0;
  290. }
  291. /*
  292. * Digital output capabilities (S/PDIF)
  293. */
  294. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  295. {
  296. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  297. SNDRV_PCM_INFO_MMAP_VALID |
  298. SNDRV_PCM_INFO_INTERLEAVED |
  299. SNDRV_PCM_INFO_PAUSE),
  300. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  301. SNDRV_PCM_FMTBIT_S32_LE),
  302. .rates = (SNDRV_PCM_RATE_32000 |
  303. SNDRV_PCM_RATE_44100 |
  304. SNDRV_PCM_RATE_48000 |
  305. SNDRV_PCM_RATE_64000 |
  306. SNDRV_PCM_RATE_88200 |
  307. SNDRV_PCM_RATE_96000),
  308. .rate_min = 32000,
  309. .rate_max = 96000,
  310. .channels_min = 2,
  311. .channels_max = 2,
  312. .buffer_bytes_max = RME96_BUFFER_SIZE,
  313. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  314. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  315. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  316. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  317. .fifo_size = 0,
  318. };
  319. /*
  320. * Digital input capabilities (S/PDIF)
  321. */
  322. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  323. {
  324. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  325. SNDRV_PCM_INFO_MMAP_VALID |
  326. SNDRV_PCM_INFO_INTERLEAVED |
  327. SNDRV_PCM_INFO_PAUSE),
  328. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  329. SNDRV_PCM_FMTBIT_S32_LE),
  330. .rates = (SNDRV_PCM_RATE_32000 |
  331. SNDRV_PCM_RATE_44100 |
  332. SNDRV_PCM_RATE_48000 |
  333. SNDRV_PCM_RATE_64000 |
  334. SNDRV_PCM_RATE_88200 |
  335. SNDRV_PCM_RATE_96000),
  336. .rate_min = 32000,
  337. .rate_max = 96000,
  338. .channels_min = 2,
  339. .channels_max = 2,
  340. .buffer_bytes_max = RME96_BUFFER_SIZE,
  341. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  342. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  343. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  344. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  345. .fifo_size = 0,
  346. };
  347. /*
  348. * Digital output capabilities (ADAT)
  349. */
  350. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  351. {
  352. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  353. SNDRV_PCM_INFO_MMAP_VALID |
  354. SNDRV_PCM_INFO_INTERLEAVED |
  355. SNDRV_PCM_INFO_PAUSE),
  356. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  357. SNDRV_PCM_FMTBIT_S32_LE),
  358. .rates = (SNDRV_PCM_RATE_44100 |
  359. SNDRV_PCM_RATE_48000),
  360. .rate_min = 44100,
  361. .rate_max = 48000,
  362. .channels_min = 8,
  363. .channels_max = 8,
  364. .buffer_bytes_max = RME96_BUFFER_SIZE,
  365. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  366. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  367. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  368. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  369. .fifo_size = 0,
  370. };
  371. /*
  372. * Digital input capabilities (ADAT)
  373. */
  374. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  375. {
  376. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  377. SNDRV_PCM_INFO_MMAP_VALID |
  378. SNDRV_PCM_INFO_INTERLEAVED |
  379. SNDRV_PCM_INFO_PAUSE),
  380. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  381. SNDRV_PCM_FMTBIT_S32_LE),
  382. .rates = (SNDRV_PCM_RATE_44100 |
  383. SNDRV_PCM_RATE_48000),
  384. .rate_min = 44100,
  385. .rate_max = 48000,
  386. .channels_min = 8,
  387. .channels_max = 8,
  388. .buffer_bytes_max = RME96_BUFFER_SIZE,
  389. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  390. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  391. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  392. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  393. .fifo_size = 0,
  394. };
  395. /*
  396. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  397. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  398. * on the falling edge of CCLK and be stable on the rising edge. The rising
  399. * edge of CLATCH after the last data bit clocks in the whole data word.
  400. * A fast processor could probably drive the SPI interface faster than the
  401. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  402. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  403. *
  404. * NOTE: increased delay from 1 to 10, since there where problems setting
  405. * the volume.
  406. */
  407. static void
  408. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  409. {
  410. int i;
  411. for (i = 0; i < 16; i++) {
  412. if (val & 0x8000) {
  413. rme96->areg |= RME96_AR_CDATA;
  414. } else {
  415. rme96->areg &= ~RME96_AR_CDATA;
  416. }
  417. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  418. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  419. udelay(10);
  420. rme96->areg |= RME96_AR_CCLK;
  421. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  422. udelay(10);
  423. val <<= 1;
  424. }
  425. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  426. rme96->areg |= RME96_AR_CLATCH;
  427. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  428. udelay(10);
  429. rme96->areg &= ~RME96_AR_CLATCH;
  430. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  431. }
  432. static void
  433. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  434. {
  435. if (RME96_DAC_IS_1852(rme96)) {
  436. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  437. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  438. } else if (RME96_DAC_IS_1855(rme96)) {
  439. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  440. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  441. }
  442. }
  443. static void
  444. snd_rme96_reset_dac(struct rme96 *rme96)
  445. {
  446. writel(rme96->wcreg | RME96_WCR_PD,
  447. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  448. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  449. }
  450. static int
  451. snd_rme96_getmontracks(struct rme96 *rme96)
  452. {
  453. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  454. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  455. }
  456. static int
  457. snd_rme96_setmontracks(struct rme96 *rme96,
  458. int montracks)
  459. {
  460. if (montracks & 1) {
  461. rme96->wcreg |= RME96_WCR_MONITOR_0;
  462. } else {
  463. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  464. }
  465. if (montracks & 2) {
  466. rme96->wcreg |= RME96_WCR_MONITOR_1;
  467. } else {
  468. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  469. }
  470. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  471. return 0;
  472. }
  473. static int
  474. snd_rme96_getattenuation(struct rme96 *rme96)
  475. {
  476. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  477. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  478. }
  479. static int
  480. snd_rme96_setattenuation(struct rme96 *rme96,
  481. int attenuation)
  482. {
  483. switch (attenuation) {
  484. case 0:
  485. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  486. ~RME96_WCR_GAIN_1;
  487. break;
  488. case 1:
  489. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  490. ~RME96_WCR_GAIN_1;
  491. break;
  492. case 2:
  493. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  494. RME96_WCR_GAIN_1;
  495. break;
  496. case 3:
  497. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  498. RME96_WCR_GAIN_1;
  499. break;
  500. default:
  501. return -EINVAL;
  502. }
  503. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  504. return 0;
  505. }
  506. static int
  507. snd_rme96_capture_getrate(struct rme96 *rme96,
  508. int *is_adat)
  509. {
  510. int n, rate;
  511. *is_adat = 0;
  512. if (rme96->areg & RME96_AR_ANALOG) {
  513. /* Analog input, overrides S/PDIF setting */
  514. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  515. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  516. switch (n) {
  517. case 1:
  518. rate = 32000;
  519. break;
  520. case 2:
  521. rate = 44100;
  522. break;
  523. case 3:
  524. rate = 48000;
  525. break;
  526. default:
  527. return -1;
  528. }
  529. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  530. }
  531. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  532. if (rme96->rcreg & RME96_RCR_LOCK) {
  533. /* ADAT rate */
  534. *is_adat = 1;
  535. if (rme96->rcreg & RME96_RCR_T_OUT) {
  536. return 48000;
  537. }
  538. return 44100;
  539. }
  540. if (rme96->rcreg & RME96_RCR_VERF) {
  541. return -1;
  542. }
  543. /* S/PDIF rate */
  544. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  545. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  546. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  547. switch (n) {
  548. case 0:
  549. if (rme96->rcreg & RME96_RCR_T_OUT) {
  550. return 64000;
  551. }
  552. return -1;
  553. case 3: return 96000;
  554. case 4: return 88200;
  555. case 5: return 48000;
  556. case 6: return 44100;
  557. case 7: return 32000;
  558. default:
  559. break;
  560. }
  561. return -1;
  562. }
  563. static int
  564. snd_rme96_playback_getrate(struct rme96 *rme96)
  565. {
  566. int rate, dummy;
  567. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  568. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  569. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  570. {
  571. /* slave clock */
  572. return rate;
  573. }
  574. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  575. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  576. switch (rate) {
  577. case 1:
  578. rate = 32000;
  579. break;
  580. case 2:
  581. rate = 44100;
  582. break;
  583. case 3:
  584. rate = 48000;
  585. break;
  586. default:
  587. return -1;
  588. }
  589. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  590. }
  591. static int
  592. snd_rme96_playback_setrate(struct rme96 *rme96,
  593. int rate)
  594. {
  595. int ds;
  596. ds = rme96->wcreg & RME96_WCR_DS;
  597. switch (rate) {
  598. case 32000:
  599. rme96->wcreg &= ~RME96_WCR_DS;
  600. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  601. ~RME96_WCR_FREQ_1;
  602. break;
  603. case 44100:
  604. rme96->wcreg &= ~RME96_WCR_DS;
  605. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  606. ~RME96_WCR_FREQ_0;
  607. break;
  608. case 48000:
  609. rme96->wcreg &= ~RME96_WCR_DS;
  610. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  611. RME96_WCR_FREQ_1;
  612. break;
  613. case 64000:
  614. rme96->wcreg |= RME96_WCR_DS;
  615. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  616. ~RME96_WCR_FREQ_1;
  617. break;
  618. case 88200:
  619. rme96->wcreg |= RME96_WCR_DS;
  620. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  621. ~RME96_WCR_FREQ_0;
  622. break;
  623. case 96000:
  624. rme96->wcreg |= RME96_WCR_DS;
  625. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  626. RME96_WCR_FREQ_1;
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  632. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  633. {
  634. /* change to/from double-speed: reset the DAC (if available) */
  635. snd_rme96_reset_dac(rme96);
  636. } else {
  637. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  638. }
  639. return 0;
  640. }
  641. static int
  642. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  643. int rate)
  644. {
  645. switch (rate) {
  646. case 32000:
  647. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  648. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  649. break;
  650. case 44100:
  651. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  652. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  653. break;
  654. case 48000:
  655. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  656. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  657. break;
  658. case 64000:
  659. if (rme96->rev < 4) {
  660. return -EINVAL;
  661. }
  662. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  663. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  664. break;
  665. case 88200:
  666. if (rme96->rev < 4) {
  667. return -EINVAL;
  668. }
  669. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  670. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  671. break;
  672. case 96000:
  673. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  674. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  675. break;
  676. default:
  677. return -EINVAL;
  678. }
  679. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  680. return 0;
  681. }
  682. static int
  683. snd_rme96_setclockmode(struct rme96 *rme96,
  684. int mode)
  685. {
  686. switch (mode) {
  687. case RME96_CLOCKMODE_SLAVE:
  688. /* AutoSync */
  689. rme96->wcreg &= ~RME96_WCR_MASTER;
  690. rme96->areg &= ~RME96_AR_WSEL;
  691. break;
  692. case RME96_CLOCKMODE_MASTER:
  693. /* Internal */
  694. rme96->wcreg |= RME96_WCR_MASTER;
  695. rme96->areg &= ~RME96_AR_WSEL;
  696. break;
  697. case RME96_CLOCKMODE_WORDCLOCK:
  698. /* Word clock is a master mode */
  699. rme96->wcreg |= RME96_WCR_MASTER;
  700. rme96->areg |= RME96_AR_WSEL;
  701. break;
  702. default:
  703. return -EINVAL;
  704. }
  705. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  706. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  707. return 0;
  708. }
  709. static int
  710. snd_rme96_getclockmode(struct rme96 *rme96)
  711. {
  712. if (rme96->areg & RME96_AR_WSEL) {
  713. return RME96_CLOCKMODE_WORDCLOCK;
  714. }
  715. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  716. RME96_CLOCKMODE_SLAVE;
  717. }
  718. static int
  719. snd_rme96_setinputtype(struct rme96 *rme96,
  720. int type)
  721. {
  722. int n;
  723. switch (type) {
  724. case RME96_INPUT_OPTICAL:
  725. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  726. ~RME96_WCR_INP_1;
  727. break;
  728. case RME96_INPUT_COAXIAL:
  729. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  730. ~RME96_WCR_INP_1;
  731. break;
  732. case RME96_INPUT_INTERNAL:
  733. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  734. RME96_WCR_INP_1;
  735. break;
  736. case RME96_INPUT_XLR:
  737. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  738. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  739. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  740. rme96->rev > 4))
  741. {
  742. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  743. return -EINVAL;
  744. }
  745. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  746. RME96_WCR_INP_1;
  747. break;
  748. case RME96_INPUT_ANALOG:
  749. if (!RME96_HAS_ANALOG_IN(rme96)) {
  750. return -EINVAL;
  751. }
  752. rme96->areg |= RME96_AR_ANALOG;
  753. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  754. if (rme96->rev < 4) {
  755. /*
  756. * Revision less than 004 does not support 64 and
  757. * 88.2 kHz
  758. */
  759. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  760. snd_rme96_capture_analog_setrate(rme96, 44100);
  761. }
  762. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  763. snd_rme96_capture_analog_setrate(rme96, 32000);
  764. }
  765. }
  766. return 0;
  767. default:
  768. return -EINVAL;
  769. }
  770. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  771. rme96->areg &= ~RME96_AR_ANALOG;
  772. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  773. }
  774. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  775. return 0;
  776. }
  777. static int
  778. snd_rme96_getinputtype(struct rme96 *rme96)
  779. {
  780. if (rme96->areg & RME96_AR_ANALOG) {
  781. return RME96_INPUT_ANALOG;
  782. }
  783. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  784. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  785. }
  786. static void
  787. snd_rme96_setframelog(struct rme96 *rme96,
  788. int n_channels,
  789. int is_playback)
  790. {
  791. int frlog;
  792. if (n_channels == 2) {
  793. frlog = 1;
  794. } else {
  795. /* assume 8 channels */
  796. frlog = 3;
  797. }
  798. if (is_playback) {
  799. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  800. rme96->playback_frlog = frlog;
  801. } else {
  802. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  803. rme96->capture_frlog = frlog;
  804. }
  805. }
  806. static int
  807. snd_rme96_playback_setformat(struct rme96 *rme96,
  808. int format)
  809. {
  810. switch (format) {
  811. case SNDRV_PCM_FORMAT_S16_LE:
  812. rme96->wcreg &= ~RME96_WCR_MODE24;
  813. break;
  814. case SNDRV_PCM_FORMAT_S32_LE:
  815. rme96->wcreg |= RME96_WCR_MODE24;
  816. break;
  817. default:
  818. return -EINVAL;
  819. }
  820. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  821. return 0;
  822. }
  823. static int
  824. snd_rme96_capture_setformat(struct rme96 *rme96,
  825. int format)
  826. {
  827. switch (format) {
  828. case SNDRV_PCM_FORMAT_S16_LE:
  829. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  830. break;
  831. case SNDRV_PCM_FORMAT_S32_LE:
  832. rme96->wcreg |= RME96_WCR_MODE24_2;
  833. break;
  834. default:
  835. return -EINVAL;
  836. }
  837. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  838. return 0;
  839. }
  840. static void
  841. snd_rme96_set_period_properties(struct rme96 *rme96,
  842. size_t period_bytes)
  843. {
  844. switch (period_bytes) {
  845. case RME96_LARGE_BLOCK_SIZE:
  846. rme96->wcreg &= ~RME96_WCR_ISEL;
  847. break;
  848. case RME96_SMALL_BLOCK_SIZE:
  849. rme96->wcreg |= RME96_WCR_ISEL;
  850. break;
  851. default:
  852. snd_BUG();
  853. break;
  854. }
  855. rme96->wcreg &= ~RME96_WCR_IDIS;
  856. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  857. }
  858. static int
  859. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  860. struct snd_pcm_hw_params *params)
  861. {
  862. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  863. struct snd_pcm_runtime *runtime = substream->runtime;
  864. int err, rate, dummy;
  865. runtime->dma_area = (void __force *)(rme96->iobase +
  866. RME96_IO_PLAY_BUFFER);
  867. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  868. runtime->dma_bytes = RME96_BUFFER_SIZE;
  869. spin_lock_irq(&rme96->lock);
  870. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  871. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  872. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  873. {
  874. /* slave clock */
  875. if ((int)params_rate(params) != rate) {
  876. spin_unlock_irq(&rme96->lock);
  877. return -EIO;
  878. }
  879. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  880. spin_unlock_irq(&rme96->lock);
  881. return err;
  882. }
  883. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  884. spin_unlock_irq(&rme96->lock);
  885. return err;
  886. }
  887. snd_rme96_setframelog(rme96, params_channels(params), 1);
  888. if (rme96->capture_periodsize != 0) {
  889. if (params_period_size(params) << rme96->playback_frlog !=
  890. rme96->capture_periodsize)
  891. {
  892. spin_unlock_irq(&rme96->lock);
  893. return -EBUSY;
  894. }
  895. }
  896. rme96->playback_periodsize =
  897. params_period_size(params) << rme96->playback_frlog;
  898. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  899. /* S/PDIF setup */
  900. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  901. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  902. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  903. }
  904. spin_unlock_irq(&rme96->lock);
  905. return 0;
  906. }
  907. static int
  908. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  909. struct snd_pcm_hw_params *params)
  910. {
  911. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  912. struct snd_pcm_runtime *runtime = substream->runtime;
  913. int err, isadat, rate;
  914. runtime->dma_area = (void __force *)(rme96->iobase +
  915. RME96_IO_REC_BUFFER);
  916. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  917. runtime->dma_bytes = RME96_BUFFER_SIZE;
  918. spin_lock_irq(&rme96->lock);
  919. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  920. spin_unlock_irq(&rme96->lock);
  921. return err;
  922. }
  923. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  924. if ((err = snd_rme96_capture_analog_setrate(rme96,
  925. params_rate(params))) < 0)
  926. {
  927. spin_unlock_irq(&rme96->lock);
  928. return err;
  929. }
  930. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  931. if ((int)params_rate(params) != rate) {
  932. spin_unlock_irq(&rme96->lock);
  933. return -EIO;
  934. }
  935. if ((isadat && runtime->hw.channels_min == 2) ||
  936. (!isadat && runtime->hw.channels_min == 8))
  937. {
  938. spin_unlock_irq(&rme96->lock);
  939. return -EIO;
  940. }
  941. }
  942. snd_rme96_setframelog(rme96, params_channels(params), 0);
  943. if (rme96->playback_periodsize != 0) {
  944. if (params_period_size(params) << rme96->capture_frlog !=
  945. rme96->playback_periodsize)
  946. {
  947. spin_unlock_irq(&rme96->lock);
  948. return -EBUSY;
  949. }
  950. }
  951. rme96->capture_periodsize =
  952. params_period_size(params) << rme96->capture_frlog;
  953. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  954. spin_unlock_irq(&rme96->lock);
  955. return 0;
  956. }
  957. static void
  958. snd_rme96_playback_start(struct rme96 *rme96,
  959. int from_pause)
  960. {
  961. if (!from_pause) {
  962. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  963. }
  964. rme96->wcreg |= RME96_WCR_START;
  965. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  966. }
  967. static void
  968. snd_rme96_capture_start(struct rme96 *rme96,
  969. int from_pause)
  970. {
  971. if (!from_pause) {
  972. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  973. }
  974. rme96->wcreg |= RME96_WCR_START_2;
  975. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  976. }
  977. static void
  978. snd_rme96_playback_stop(struct rme96 *rme96)
  979. {
  980. /*
  981. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  982. * the hardware will not stop generating interrupts
  983. */
  984. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  985. if (rme96->rcreg & RME96_RCR_IRQ) {
  986. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  987. }
  988. rme96->wcreg &= ~RME96_WCR_START;
  989. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  990. }
  991. static void
  992. snd_rme96_capture_stop(struct rme96 *rme96)
  993. {
  994. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  995. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  996. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  997. }
  998. rme96->wcreg &= ~RME96_WCR_START_2;
  999. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1000. }
  1001. static irqreturn_t
  1002. snd_rme96_interrupt(int irq,
  1003. void *dev_id)
  1004. {
  1005. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1006. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1007. /* fastpath out, to ease interrupt sharing */
  1008. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1009. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1010. {
  1011. return IRQ_NONE;
  1012. }
  1013. if (rme96->rcreg & RME96_RCR_IRQ) {
  1014. /* playback */
  1015. snd_pcm_period_elapsed(rme96->playback_substream);
  1016. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1017. }
  1018. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1019. /* capture */
  1020. snd_pcm_period_elapsed(rme96->capture_substream);
  1021. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1022. }
  1023. return IRQ_HANDLED;
  1024. }
  1025. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1026. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1027. .count = ARRAY_SIZE(period_bytes),
  1028. .list = period_bytes,
  1029. .mask = 0
  1030. };
  1031. static void
  1032. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1033. struct snd_pcm_runtime *runtime)
  1034. {
  1035. unsigned int size;
  1036. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1037. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1038. if ((size = rme96->playback_periodsize) != 0 ||
  1039. (size = rme96->capture_periodsize) != 0)
  1040. snd_pcm_hw_constraint_minmax(runtime,
  1041. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1042. size, size);
  1043. else
  1044. snd_pcm_hw_constraint_list(runtime, 0,
  1045. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1046. &hw_constraints_period_bytes);
  1047. }
  1048. static int
  1049. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1050. {
  1051. int rate, dummy;
  1052. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1053. struct snd_pcm_runtime *runtime = substream->runtime;
  1054. spin_lock_irq(&rme96->lock);
  1055. if (rme96->playback_substream != NULL) {
  1056. spin_unlock_irq(&rme96->lock);
  1057. return -EBUSY;
  1058. }
  1059. rme96->wcreg &= ~RME96_WCR_ADAT;
  1060. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1061. rme96->playback_substream = substream;
  1062. spin_unlock_irq(&rme96->lock);
  1063. runtime->hw = snd_rme96_playback_spdif_info;
  1064. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1065. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1066. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1067. {
  1068. /* slave clock */
  1069. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1070. runtime->hw.rate_min = rate;
  1071. runtime->hw.rate_max = rate;
  1072. }
  1073. rme96_set_buffer_size_constraint(rme96, runtime);
  1074. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1075. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1076. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1077. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1078. return 0;
  1079. }
  1080. static int
  1081. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1082. {
  1083. int isadat, rate;
  1084. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1085. struct snd_pcm_runtime *runtime = substream->runtime;
  1086. runtime->hw = snd_rme96_capture_spdif_info;
  1087. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1088. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1089. {
  1090. if (isadat) {
  1091. return -EIO;
  1092. }
  1093. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1094. runtime->hw.rate_min = rate;
  1095. runtime->hw.rate_max = rate;
  1096. }
  1097. spin_lock_irq(&rme96->lock);
  1098. if (rme96->capture_substream != NULL) {
  1099. spin_unlock_irq(&rme96->lock);
  1100. return -EBUSY;
  1101. }
  1102. rme96->capture_substream = substream;
  1103. spin_unlock_irq(&rme96->lock);
  1104. rme96_set_buffer_size_constraint(rme96, runtime);
  1105. return 0;
  1106. }
  1107. static int
  1108. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1109. {
  1110. int rate, dummy;
  1111. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1112. struct snd_pcm_runtime *runtime = substream->runtime;
  1113. spin_lock_irq(&rme96->lock);
  1114. if (rme96->playback_substream != NULL) {
  1115. spin_unlock_irq(&rme96->lock);
  1116. return -EBUSY;
  1117. }
  1118. rme96->wcreg |= RME96_WCR_ADAT;
  1119. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1120. rme96->playback_substream = substream;
  1121. spin_unlock_irq(&rme96->lock);
  1122. runtime->hw = snd_rme96_playback_adat_info;
  1123. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1124. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1125. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1126. {
  1127. /* slave clock */
  1128. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1129. runtime->hw.rate_min = rate;
  1130. runtime->hw.rate_max = rate;
  1131. }
  1132. rme96_set_buffer_size_constraint(rme96, runtime);
  1133. return 0;
  1134. }
  1135. static int
  1136. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1137. {
  1138. int isadat, rate;
  1139. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1140. struct snd_pcm_runtime *runtime = substream->runtime;
  1141. runtime->hw = snd_rme96_capture_adat_info;
  1142. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1143. /* makes no sense to use analog input. Note that analog
  1144. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1145. return -EIO;
  1146. }
  1147. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1148. if (!isadat) {
  1149. return -EIO;
  1150. }
  1151. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1152. runtime->hw.rate_min = rate;
  1153. runtime->hw.rate_max = rate;
  1154. }
  1155. spin_lock_irq(&rme96->lock);
  1156. if (rme96->capture_substream != NULL) {
  1157. spin_unlock_irq(&rme96->lock);
  1158. return -EBUSY;
  1159. }
  1160. rme96->capture_substream = substream;
  1161. spin_unlock_irq(&rme96->lock);
  1162. rme96_set_buffer_size_constraint(rme96, runtime);
  1163. return 0;
  1164. }
  1165. static int
  1166. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1167. {
  1168. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1169. int spdif = 0;
  1170. spin_lock_irq(&rme96->lock);
  1171. if (RME96_ISPLAYING(rme96)) {
  1172. snd_rme96_playback_stop(rme96);
  1173. }
  1174. rme96->playback_substream = NULL;
  1175. rme96->playback_periodsize = 0;
  1176. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1177. spin_unlock_irq(&rme96->lock);
  1178. if (spdif) {
  1179. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1180. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1181. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1182. }
  1183. return 0;
  1184. }
  1185. static int
  1186. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1187. {
  1188. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1189. spin_lock_irq(&rme96->lock);
  1190. if (RME96_ISRECORDING(rme96)) {
  1191. snd_rme96_capture_stop(rme96);
  1192. }
  1193. rme96->capture_substream = NULL;
  1194. rme96->capture_periodsize = 0;
  1195. spin_unlock_irq(&rme96->lock);
  1196. return 0;
  1197. }
  1198. static int
  1199. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1200. {
  1201. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1202. spin_lock_irq(&rme96->lock);
  1203. if (RME96_ISPLAYING(rme96)) {
  1204. snd_rme96_playback_stop(rme96);
  1205. }
  1206. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1207. spin_unlock_irq(&rme96->lock);
  1208. return 0;
  1209. }
  1210. static int
  1211. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1212. {
  1213. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1214. spin_lock_irq(&rme96->lock);
  1215. if (RME96_ISRECORDING(rme96)) {
  1216. snd_rme96_capture_stop(rme96);
  1217. }
  1218. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1219. spin_unlock_irq(&rme96->lock);
  1220. return 0;
  1221. }
  1222. static int
  1223. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1224. int cmd)
  1225. {
  1226. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1227. switch (cmd) {
  1228. case SNDRV_PCM_TRIGGER_START:
  1229. if (!RME96_ISPLAYING(rme96)) {
  1230. if (substream != rme96->playback_substream) {
  1231. return -EBUSY;
  1232. }
  1233. snd_rme96_playback_start(rme96, 0);
  1234. }
  1235. break;
  1236. case SNDRV_PCM_TRIGGER_STOP:
  1237. if (RME96_ISPLAYING(rme96)) {
  1238. if (substream != rme96->playback_substream) {
  1239. return -EBUSY;
  1240. }
  1241. snd_rme96_playback_stop(rme96);
  1242. }
  1243. break;
  1244. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1245. if (RME96_ISPLAYING(rme96)) {
  1246. snd_rme96_playback_stop(rme96);
  1247. }
  1248. break;
  1249. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1250. if (!RME96_ISPLAYING(rme96)) {
  1251. snd_rme96_playback_start(rme96, 1);
  1252. }
  1253. break;
  1254. default:
  1255. return -EINVAL;
  1256. }
  1257. return 0;
  1258. }
  1259. static int
  1260. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1261. int cmd)
  1262. {
  1263. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1264. switch (cmd) {
  1265. case SNDRV_PCM_TRIGGER_START:
  1266. if (!RME96_ISRECORDING(rme96)) {
  1267. if (substream != rme96->capture_substream) {
  1268. return -EBUSY;
  1269. }
  1270. snd_rme96_capture_start(rme96, 0);
  1271. }
  1272. break;
  1273. case SNDRV_PCM_TRIGGER_STOP:
  1274. if (RME96_ISRECORDING(rme96)) {
  1275. if (substream != rme96->capture_substream) {
  1276. return -EBUSY;
  1277. }
  1278. snd_rme96_capture_stop(rme96);
  1279. }
  1280. break;
  1281. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1282. if (RME96_ISRECORDING(rme96)) {
  1283. snd_rme96_capture_stop(rme96);
  1284. }
  1285. break;
  1286. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1287. if (!RME96_ISRECORDING(rme96)) {
  1288. snd_rme96_capture_start(rme96, 1);
  1289. }
  1290. break;
  1291. default:
  1292. return -EINVAL;
  1293. }
  1294. return 0;
  1295. }
  1296. static snd_pcm_uframes_t
  1297. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1298. {
  1299. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1300. return snd_rme96_playback_ptr(rme96);
  1301. }
  1302. static snd_pcm_uframes_t
  1303. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1304. {
  1305. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1306. return snd_rme96_capture_ptr(rme96);
  1307. }
  1308. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1309. .open = snd_rme96_playback_spdif_open,
  1310. .close = snd_rme96_playback_close,
  1311. .ioctl = snd_pcm_lib_ioctl,
  1312. .hw_params = snd_rme96_playback_hw_params,
  1313. .prepare = snd_rme96_playback_prepare,
  1314. .trigger = snd_rme96_playback_trigger,
  1315. .pointer = snd_rme96_playback_pointer,
  1316. .copy = snd_rme96_playback_copy,
  1317. .silence = snd_rme96_playback_silence,
  1318. .mmap = snd_pcm_lib_mmap_iomem,
  1319. };
  1320. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1321. .open = snd_rme96_capture_spdif_open,
  1322. .close = snd_rme96_capture_close,
  1323. .ioctl = snd_pcm_lib_ioctl,
  1324. .hw_params = snd_rme96_capture_hw_params,
  1325. .prepare = snd_rme96_capture_prepare,
  1326. .trigger = snd_rme96_capture_trigger,
  1327. .pointer = snd_rme96_capture_pointer,
  1328. .copy = snd_rme96_capture_copy,
  1329. .mmap = snd_pcm_lib_mmap_iomem,
  1330. };
  1331. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1332. .open = snd_rme96_playback_adat_open,
  1333. .close = snd_rme96_playback_close,
  1334. .ioctl = snd_pcm_lib_ioctl,
  1335. .hw_params = snd_rme96_playback_hw_params,
  1336. .prepare = snd_rme96_playback_prepare,
  1337. .trigger = snd_rme96_playback_trigger,
  1338. .pointer = snd_rme96_playback_pointer,
  1339. .copy = snd_rme96_playback_copy,
  1340. .silence = snd_rme96_playback_silence,
  1341. .mmap = snd_pcm_lib_mmap_iomem,
  1342. };
  1343. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1344. .open = snd_rme96_capture_adat_open,
  1345. .close = snd_rme96_capture_close,
  1346. .ioctl = snd_pcm_lib_ioctl,
  1347. .hw_params = snd_rme96_capture_hw_params,
  1348. .prepare = snd_rme96_capture_prepare,
  1349. .trigger = snd_rme96_capture_trigger,
  1350. .pointer = snd_rme96_capture_pointer,
  1351. .copy = snd_rme96_capture_copy,
  1352. .mmap = snd_pcm_lib_mmap_iomem,
  1353. };
  1354. static void
  1355. snd_rme96_free(void *private_data)
  1356. {
  1357. struct rme96 *rme96 = (struct rme96 *)private_data;
  1358. if (rme96 == NULL) {
  1359. return;
  1360. }
  1361. if (rme96->irq >= 0) {
  1362. snd_rme96_playback_stop(rme96);
  1363. snd_rme96_capture_stop(rme96);
  1364. rme96->areg &= ~RME96_AR_DAC_EN;
  1365. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1366. free_irq(rme96->irq, (void *)rme96);
  1367. rme96->irq = -1;
  1368. }
  1369. if (rme96->iobase) {
  1370. iounmap(rme96->iobase);
  1371. rme96->iobase = NULL;
  1372. }
  1373. if (rme96->port) {
  1374. pci_release_regions(rme96->pci);
  1375. rme96->port = 0;
  1376. }
  1377. pci_disable_device(rme96->pci);
  1378. }
  1379. static void
  1380. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1381. {
  1382. struct rme96 *rme96 = pcm->private_data;
  1383. rme96->spdif_pcm = NULL;
  1384. }
  1385. static void
  1386. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1387. {
  1388. struct rme96 *rme96 = pcm->private_data;
  1389. rme96->adat_pcm = NULL;
  1390. }
  1391. static int __devinit
  1392. snd_rme96_create(struct rme96 *rme96)
  1393. {
  1394. struct pci_dev *pci = rme96->pci;
  1395. int err;
  1396. rme96->irq = -1;
  1397. spin_lock_init(&rme96->lock);
  1398. if ((err = pci_enable_device(pci)) < 0)
  1399. return err;
  1400. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1401. return err;
  1402. rme96->port = pci_resource_start(rme96->pci, 0);
  1403. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1404. if (!rme96->iobase) {
  1405. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1406. return -ENOMEM;
  1407. }
  1408. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1409. "RME96", rme96)) {
  1410. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1411. return -EBUSY;
  1412. }
  1413. rme96->irq = pci->irq;
  1414. /* read the card's revision number */
  1415. pci_read_config_byte(pci, 8, &rme96->rev);
  1416. /* set up ALSA pcm device for S/PDIF */
  1417. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1418. 1, 1, &rme96->spdif_pcm)) < 0)
  1419. {
  1420. return err;
  1421. }
  1422. rme96->spdif_pcm->private_data = rme96;
  1423. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1424. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1425. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1426. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1427. rme96->spdif_pcm->info_flags = 0;
  1428. /* set up ALSA pcm device for ADAT */
  1429. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1430. /* ADAT is not available on the base model */
  1431. rme96->adat_pcm = NULL;
  1432. } else {
  1433. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1434. 1, 1, &rme96->adat_pcm)) < 0)
  1435. {
  1436. return err;
  1437. }
  1438. rme96->adat_pcm->private_data = rme96;
  1439. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1440. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1441. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1442. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1443. rme96->adat_pcm->info_flags = 0;
  1444. }
  1445. rme96->playback_periodsize = 0;
  1446. rme96->capture_periodsize = 0;
  1447. /* make sure playback/capture is stopped, if by some reason active */
  1448. snd_rme96_playback_stop(rme96);
  1449. snd_rme96_capture_stop(rme96);
  1450. /* set default values in registers */
  1451. rme96->wcreg =
  1452. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1453. RME96_WCR_SEL | /* normal playback */
  1454. RME96_WCR_MASTER | /* set to master clock mode */
  1455. RME96_WCR_INP_0; /* set coaxial input */
  1456. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1457. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1458. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1459. /* reset the ADC */
  1460. writel(rme96->areg | RME96_AR_PD2,
  1461. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1462. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1463. /* reset and enable the DAC (order is important). */
  1464. snd_rme96_reset_dac(rme96);
  1465. rme96->areg |= RME96_AR_DAC_EN;
  1466. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1467. /* reset playback and record buffer pointers */
  1468. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1469. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1470. /* reset volume */
  1471. rme96->vol[0] = rme96->vol[1] = 0;
  1472. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1473. snd_rme96_apply_dac_volume(rme96);
  1474. }
  1475. /* init switch interface */
  1476. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1477. return err;
  1478. }
  1479. /* init proc interface */
  1480. snd_rme96_proc_init(rme96);
  1481. return 0;
  1482. }
  1483. /*
  1484. * proc interface
  1485. */
  1486. static void
  1487. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1488. {
  1489. int n;
  1490. struct rme96 *rme96 = entry->private_data;
  1491. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1492. snd_iprintf(buffer, rme96->card->longname);
  1493. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1494. snd_iprintf(buffer, "\nGeneral settings\n");
  1495. if (rme96->wcreg & RME96_WCR_IDIS) {
  1496. snd_iprintf(buffer, " period size: N/A (interrupts "
  1497. "disabled)\n");
  1498. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1499. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1500. } else {
  1501. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1502. }
  1503. snd_iprintf(buffer, "\nInput settings\n");
  1504. switch (snd_rme96_getinputtype(rme96)) {
  1505. case RME96_INPUT_OPTICAL:
  1506. snd_iprintf(buffer, " input: optical");
  1507. break;
  1508. case RME96_INPUT_COAXIAL:
  1509. snd_iprintf(buffer, " input: coaxial");
  1510. break;
  1511. case RME96_INPUT_INTERNAL:
  1512. snd_iprintf(buffer, " input: internal");
  1513. break;
  1514. case RME96_INPUT_XLR:
  1515. snd_iprintf(buffer, " input: XLR");
  1516. break;
  1517. case RME96_INPUT_ANALOG:
  1518. snd_iprintf(buffer, " input: analog");
  1519. break;
  1520. }
  1521. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1522. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1523. } else {
  1524. if (n) {
  1525. snd_iprintf(buffer, " (8 channels)\n");
  1526. } else {
  1527. snd_iprintf(buffer, " (2 channels)\n");
  1528. }
  1529. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1530. snd_rme96_capture_getrate(rme96, &n));
  1531. }
  1532. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1533. snd_iprintf(buffer, " sample format: 24 bit\n");
  1534. } else {
  1535. snd_iprintf(buffer, " sample format: 16 bit\n");
  1536. }
  1537. snd_iprintf(buffer, "\nOutput settings\n");
  1538. if (rme96->wcreg & RME96_WCR_SEL) {
  1539. snd_iprintf(buffer, " output signal: normal playback\n");
  1540. } else {
  1541. snd_iprintf(buffer, " output signal: same as input\n");
  1542. }
  1543. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1544. snd_rme96_playback_getrate(rme96));
  1545. if (rme96->wcreg & RME96_WCR_MODE24) {
  1546. snd_iprintf(buffer, " sample format: 24 bit\n");
  1547. } else {
  1548. snd_iprintf(buffer, " sample format: 16 bit\n");
  1549. }
  1550. if (rme96->areg & RME96_AR_WSEL) {
  1551. snd_iprintf(buffer, " sample clock source: word clock\n");
  1552. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1553. snd_iprintf(buffer, " sample clock source: internal\n");
  1554. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1555. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1556. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1557. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1558. } else {
  1559. snd_iprintf(buffer, " sample clock source: autosync\n");
  1560. }
  1561. if (rme96->wcreg & RME96_WCR_PRO) {
  1562. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1563. } else {
  1564. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1565. }
  1566. if (rme96->wcreg & RME96_WCR_EMP) {
  1567. snd_iprintf(buffer, " emphasis: on\n");
  1568. } else {
  1569. snd_iprintf(buffer, " emphasis: off\n");
  1570. }
  1571. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1572. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1573. } else {
  1574. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1575. }
  1576. if (RME96_HAS_ANALOG_IN(rme96)) {
  1577. snd_iprintf(buffer, "\nAnalog output settings\n");
  1578. switch (snd_rme96_getmontracks(rme96)) {
  1579. case RME96_MONITOR_TRACKS_1_2:
  1580. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1581. break;
  1582. case RME96_MONITOR_TRACKS_3_4:
  1583. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1584. break;
  1585. case RME96_MONITOR_TRACKS_5_6:
  1586. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1587. break;
  1588. case RME96_MONITOR_TRACKS_7_8:
  1589. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1590. break;
  1591. }
  1592. switch (snd_rme96_getattenuation(rme96)) {
  1593. case RME96_ATTENUATION_0:
  1594. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1595. break;
  1596. case RME96_ATTENUATION_6:
  1597. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1598. break;
  1599. case RME96_ATTENUATION_12:
  1600. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1601. break;
  1602. case RME96_ATTENUATION_18:
  1603. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1604. break;
  1605. }
  1606. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1607. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1608. }
  1609. }
  1610. static void __devinit
  1611. snd_rme96_proc_init(struct rme96 *rme96)
  1612. {
  1613. struct snd_info_entry *entry;
  1614. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1615. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1616. }
  1617. /*
  1618. * control interface
  1619. */
  1620. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1621. static int
  1622. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1623. {
  1624. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1625. spin_lock_irq(&rme96->lock);
  1626. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1627. spin_unlock_irq(&rme96->lock);
  1628. return 0;
  1629. }
  1630. static int
  1631. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1632. {
  1633. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1634. unsigned int val;
  1635. int change;
  1636. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1637. spin_lock_irq(&rme96->lock);
  1638. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1639. change = val != rme96->wcreg;
  1640. rme96->wcreg = val;
  1641. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1642. spin_unlock_irq(&rme96->lock);
  1643. return change;
  1644. }
  1645. static int
  1646. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1647. {
  1648. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1649. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1650. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1651. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1652. uinfo->count = 1;
  1653. switch (rme96->pci->device) {
  1654. case PCI_DEVICE_ID_RME_DIGI96:
  1655. case PCI_DEVICE_ID_RME_DIGI96_8:
  1656. uinfo->value.enumerated.items = 3;
  1657. break;
  1658. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1659. uinfo->value.enumerated.items = 4;
  1660. break;
  1661. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1662. if (rme96->rev > 4) {
  1663. /* PST */
  1664. uinfo->value.enumerated.items = 4;
  1665. texts[3] = _texts[4]; /* Analog instead of XLR */
  1666. } else {
  1667. /* PAD */
  1668. uinfo->value.enumerated.items = 5;
  1669. }
  1670. break;
  1671. default:
  1672. snd_BUG();
  1673. break;
  1674. }
  1675. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1676. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1677. }
  1678. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1679. return 0;
  1680. }
  1681. static int
  1682. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1683. {
  1684. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1685. unsigned int items = 3;
  1686. spin_lock_irq(&rme96->lock);
  1687. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1688. switch (rme96->pci->device) {
  1689. case PCI_DEVICE_ID_RME_DIGI96:
  1690. case PCI_DEVICE_ID_RME_DIGI96_8:
  1691. items = 3;
  1692. break;
  1693. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1694. items = 4;
  1695. break;
  1696. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1697. if (rme96->rev > 4) {
  1698. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1699. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1700. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1701. }
  1702. items = 4;
  1703. } else {
  1704. items = 5;
  1705. }
  1706. break;
  1707. default:
  1708. snd_BUG();
  1709. break;
  1710. }
  1711. if (ucontrol->value.enumerated.item[0] >= items) {
  1712. ucontrol->value.enumerated.item[0] = items - 1;
  1713. }
  1714. spin_unlock_irq(&rme96->lock);
  1715. return 0;
  1716. }
  1717. static int
  1718. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1719. {
  1720. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1721. unsigned int val;
  1722. int change, items = 3;
  1723. switch (rme96->pci->device) {
  1724. case PCI_DEVICE_ID_RME_DIGI96:
  1725. case PCI_DEVICE_ID_RME_DIGI96_8:
  1726. items = 3;
  1727. break;
  1728. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1729. items = 4;
  1730. break;
  1731. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1732. if (rme96->rev > 4) {
  1733. items = 4;
  1734. } else {
  1735. items = 5;
  1736. }
  1737. break;
  1738. default:
  1739. snd_BUG();
  1740. break;
  1741. }
  1742. val = ucontrol->value.enumerated.item[0] % items;
  1743. /* special case for PST */
  1744. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1745. if (val == RME96_INPUT_XLR) {
  1746. val = RME96_INPUT_ANALOG;
  1747. }
  1748. }
  1749. spin_lock_irq(&rme96->lock);
  1750. change = (int)val != snd_rme96_getinputtype(rme96);
  1751. snd_rme96_setinputtype(rme96, val);
  1752. spin_unlock_irq(&rme96->lock);
  1753. return change;
  1754. }
  1755. static int
  1756. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1757. {
  1758. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1759. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1760. uinfo->count = 1;
  1761. uinfo->value.enumerated.items = 3;
  1762. if (uinfo->value.enumerated.item > 2) {
  1763. uinfo->value.enumerated.item = 2;
  1764. }
  1765. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1766. return 0;
  1767. }
  1768. static int
  1769. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1770. {
  1771. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1772. spin_lock_irq(&rme96->lock);
  1773. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1774. spin_unlock_irq(&rme96->lock);
  1775. return 0;
  1776. }
  1777. static int
  1778. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1779. {
  1780. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1781. unsigned int val;
  1782. int change;
  1783. val = ucontrol->value.enumerated.item[0] % 3;
  1784. spin_lock_irq(&rme96->lock);
  1785. change = (int)val != snd_rme96_getclockmode(rme96);
  1786. snd_rme96_setclockmode(rme96, val);
  1787. spin_unlock_irq(&rme96->lock);
  1788. return change;
  1789. }
  1790. static int
  1791. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1792. {
  1793. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1794. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1795. uinfo->count = 1;
  1796. uinfo->value.enumerated.items = 4;
  1797. if (uinfo->value.enumerated.item > 3) {
  1798. uinfo->value.enumerated.item = 3;
  1799. }
  1800. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1801. return 0;
  1802. }
  1803. static int
  1804. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1805. {
  1806. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1807. spin_lock_irq(&rme96->lock);
  1808. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1809. spin_unlock_irq(&rme96->lock);
  1810. return 0;
  1811. }
  1812. static int
  1813. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1814. {
  1815. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1816. unsigned int val;
  1817. int change;
  1818. val = ucontrol->value.enumerated.item[0] % 4;
  1819. spin_lock_irq(&rme96->lock);
  1820. change = (int)val != snd_rme96_getattenuation(rme96);
  1821. snd_rme96_setattenuation(rme96, val);
  1822. spin_unlock_irq(&rme96->lock);
  1823. return change;
  1824. }
  1825. static int
  1826. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1827. {
  1828. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1829. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1830. uinfo->count = 1;
  1831. uinfo->value.enumerated.items = 4;
  1832. if (uinfo->value.enumerated.item > 3) {
  1833. uinfo->value.enumerated.item = 3;
  1834. }
  1835. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1836. return 0;
  1837. }
  1838. static int
  1839. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1840. {
  1841. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1842. spin_lock_irq(&rme96->lock);
  1843. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1844. spin_unlock_irq(&rme96->lock);
  1845. return 0;
  1846. }
  1847. static int
  1848. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1849. {
  1850. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1851. unsigned int val;
  1852. int change;
  1853. val = ucontrol->value.enumerated.item[0] % 4;
  1854. spin_lock_irq(&rme96->lock);
  1855. change = (int)val != snd_rme96_getmontracks(rme96);
  1856. snd_rme96_setmontracks(rme96, val);
  1857. spin_unlock_irq(&rme96->lock);
  1858. return change;
  1859. }
  1860. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1861. {
  1862. u32 val = 0;
  1863. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1864. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1865. if (val & RME96_WCR_PRO)
  1866. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1867. else
  1868. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1869. return val;
  1870. }
  1871. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1872. {
  1873. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1874. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1875. if (val & RME96_WCR_PRO)
  1876. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1877. else
  1878. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1879. }
  1880. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1881. {
  1882. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1883. uinfo->count = 1;
  1884. return 0;
  1885. }
  1886. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1887. {
  1888. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1889. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1890. return 0;
  1891. }
  1892. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1893. {
  1894. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1895. int change;
  1896. u32 val;
  1897. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1898. spin_lock_irq(&rme96->lock);
  1899. change = val != rme96->wcreg_spdif;
  1900. rme96->wcreg_spdif = val;
  1901. spin_unlock_irq(&rme96->lock);
  1902. return change;
  1903. }
  1904. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1905. {
  1906. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1907. uinfo->count = 1;
  1908. return 0;
  1909. }
  1910. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1911. {
  1912. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1913. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1914. return 0;
  1915. }
  1916. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1917. {
  1918. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1919. int change;
  1920. u32 val;
  1921. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1922. spin_lock_irq(&rme96->lock);
  1923. change = val != rme96->wcreg_spdif_stream;
  1924. rme96->wcreg_spdif_stream = val;
  1925. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1926. rme96->wcreg |= val;
  1927. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1928. spin_unlock_irq(&rme96->lock);
  1929. return change;
  1930. }
  1931. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1932. {
  1933. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1934. uinfo->count = 1;
  1935. return 0;
  1936. }
  1937. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1938. {
  1939. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1940. return 0;
  1941. }
  1942. static int
  1943. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1944. {
  1945. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1946. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1947. uinfo->count = 2;
  1948. uinfo->value.integer.min = 0;
  1949. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1950. return 0;
  1951. }
  1952. static int
  1953. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1954. {
  1955. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1956. spin_lock_irq(&rme96->lock);
  1957. u->value.integer.value[0] = rme96->vol[0];
  1958. u->value.integer.value[1] = rme96->vol[1];
  1959. spin_unlock_irq(&rme96->lock);
  1960. return 0;
  1961. }
  1962. static int
  1963. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1964. {
  1965. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1966. int change = 0;
  1967. unsigned int vol, maxvol;
  1968. if (!RME96_HAS_ANALOG_OUT(rme96))
  1969. return -EINVAL;
  1970. maxvol = RME96_185X_MAX_OUT(rme96);
  1971. spin_lock_irq(&rme96->lock);
  1972. vol = u->value.integer.value[0];
  1973. if (vol != rme96->vol[0] && vol <= maxvol) {
  1974. rme96->vol[0] = vol;
  1975. change = 1;
  1976. }
  1977. vol = u->value.integer.value[1];
  1978. if (vol != rme96->vol[1] && vol <= maxvol) {
  1979. rme96->vol[1] = vol;
  1980. change = 1;
  1981. }
  1982. if (change)
  1983. snd_rme96_apply_dac_volume(rme96);
  1984. spin_unlock_irq(&rme96->lock);
  1985. return change;
  1986. }
  1987. static struct snd_kcontrol_new snd_rme96_controls[] = {
  1988. {
  1989. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1990. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  1991. .info = snd_rme96_control_spdif_info,
  1992. .get = snd_rme96_control_spdif_get,
  1993. .put = snd_rme96_control_spdif_put
  1994. },
  1995. {
  1996. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  1997. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1998. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  1999. .info = snd_rme96_control_spdif_stream_info,
  2000. .get = snd_rme96_control_spdif_stream_get,
  2001. .put = snd_rme96_control_spdif_stream_put
  2002. },
  2003. {
  2004. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2005. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2006. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2007. .info = snd_rme96_control_spdif_mask_info,
  2008. .get = snd_rme96_control_spdif_mask_get,
  2009. .private_value = IEC958_AES0_NONAUDIO |
  2010. IEC958_AES0_PROFESSIONAL |
  2011. IEC958_AES0_CON_EMPHASIS
  2012. },
  2013. {
  2014. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2015. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2016. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2017. .info = snd_rme96_control_spdif_mask_info,
  2018. .get = snd_rme96_control_spdif_mask_get,
  2019. .private_value = IEC958_AES0_NONAUDIO |
  2020. IEC958_AES0_PROFESSIONAL |
  2021. IEC958_AES0_PRO_EMPHASIS
  2022. },
  2023. {
  2024. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2025. .name = "Input Connector",
  2026. .info = snd_rme96_info_inputtype_control,
  2027. .get = snd_rme96_get_inputtype_control,
  2028. .put = snd_rme96_put_inputtype_control
  2029. },
  2030. {
  2031. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2032. .name = "Loopback Input",
  2033. .info = snd_rme96_info_loopback_control,
  2034. .get = snd_rme96_get_loopback_control,
  2035. .put = snd_rme96_put_loopback_control
  2036. },
  2037. {
  2038. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2039. .name = "Sample Clock Source",
  2040. .info = snd_rme96_info_clockmode_control,
  2041. .get = snd_rme96_get_clockmode_control,
  2042. .put = snd_rme96_put_clockmode_control
  2043. },
  2044. {
  2045. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2046. .name = "Monitor Tracks",
  2047. .info = snd_rme96_info_montracks_control,
  2048. .get = snd_rme96_get_montracks_control,
  2049. .put = snd_rme96_put_montracks_control
  2050. },
  2051. {
  2052. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2053. .name = "Attenuation",
  2054. .info = snd_rme96_info_attenuation_control,
  2055. .get = snd_rme96_get_attenuation_control,
  2056. .put = snd_rme96_put_attenuation_control
  2057. },
  2058. {
  2059. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2060. .name = "DAC Playback Volume",
  2061. .info = snd_rme96_dac_volume_info,
  2062. .get = snd_rme96_dac_volume_get,
  2063. .put = snd_rme96_dac_volume_put
  2064. }
  2065. };
  2066. static int
  2067. snd_rme96_create_switches(struct snd_card *card,
  2068. struct rme96 *rme96)
  2069. {
  2070. int idx, err;
  2071. struct snd_kcontrol *kctl;
  2072. for (idx = 0; idx < 7; idx++) {
  2073. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2074. return err;
  2075. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2076. rme96->spdif_ctl = kctl;
  2077. }
  2078. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2079. for (idx = 7; idx < 10; idx++)
  2080. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2081. return err;
  2082. }
  2083. return 0;
  2084. }
  2085. /*
  2086. * Card initialisation
  2087. */
  2088. static void snd_rme96_card_free(struct snd_card *card)
  2089. {
  2090. snd_rme96_free(card->private_data);
  2091. }
  2092. static int __devinit
  2093. snd_rme96_probe(struct pci_dev *pci,
  2094. const struct pci_device_id *pci_id)
  2095. {
  2096. static int dev;
  2097. struct rme96 *rme96;
  2098. struct snd_card *card;
  2099. int err;
  2100. u8 val;
  2101. if (dev >= SNDRV_CARDS) {
  2102. return -ENODEV;
  2103. }
  2104. if (!enable[dev]) {
  2105. dev++;
  2106. return -ENOENT;
  2107. }
  2108. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2109. sizeof(struct rme96), &card);
  2110. if (err < 0)
  2111. return err;
  2112. card->private_free = snd_rme96_card_free;
  2113. rme96 = card->private_data;
  2114. rme96->card = card;
  2115. rme96->pci = pci;
  2116. snd_card_set_dev(card, &pci->dev);
  2117. if ((err = snd_rme96_create(rme96)) < 0) {
  2118. snd_card_free(card);
  2119. return err;
  2120. }
  2121. strcpy(card->driver, "Digi96");
  2122. switch (rme96->pci->device) {
  2123. case PCI_DEVICE_ID_RME_DIGI96:
  2124. strcpy(card->shortname, "RME Digi96");
  2125. break;
  2126. case PCI_DEVICE_ID_RME_DIGI96_8:
  2127. strcpy(card->shortname, "RME Digi96/8");
  2128. break;
  2129. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2130. strcpy(card->shortname, "RME Digi96/8 PRO");
  2131. break;
  2132. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2133. pci_read_config_byte(rme96->pci, 8, &val);
  2134. if (val < 5) {
  2135. strcpy(card->shortname, "RME Digi96/8 PAD");
  2136. } else {
  2137. strcpy(card->shortname, "RME Digi96/8 PST");
  2138. }
  2139. break;
  2140. }
  2141. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2142. rme96->port, rme96->irq);
  2143. if ((err = snd_card_register(card)) < 0) {
  2144. snd_card_free(card);
  2145. return err;
  2146. }
  2147. pci_set_drvdata(pci, card);
  2148. dev++;
  2149. return 0;
  2150. }
  2151. static void __devexit snd_rme96_remove(struct pci_dev *pci)
  2152. {
  2153. snd_card_free(pci_get_drvdata(pci));
  2154. pci_set_drvdata(pci, NULL);
  2155. }
  2156. static struct pci_driver driver = {
  2157. .name = "RME Digi96",
  2158. .id_table = snd_rme96_ids,
  2159. .probe = snd_rme96_probe,
  2160. .remove = __devexit_p(snd_rme96_remove),
  2161. };
  2162. static int __init alsa_card_rme96_init(void)
  2163. {
  2164. return pci_register_driver(&driver);
  2165. }
  2166. static void __exit alsa_card_rme96_exit(void)
  2167. {
  2168. pci_unregister_driver(&driver);
  2169. }
  2170. module_init(alsa_card_rme96_init)
  2171. module_exit(alsa_card_rme96_exit)