sis.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. /*
  2. * SiS 300/540/630[S]/730[S],
  3. * SiS 315[E|PRO]/550/[M]65x/[M]661[F|M]X/740/[M]741[GX]/330/[M]76x[GX],
  4. * XGI V3XT/V5/V8, Z7
  5. * frame buffer driver for Linux kernels >=2.4.14 and >=2.6.3
  6. *
  7. * Copyright (C) 2001-2005 Thomas Winischhofer, Vienna, Austria.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the named License,
  12. * or any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA
  22. */
  23. #ifndef _SIS_H_
  24. #define _SIS_H_
  25. #include <video/sisfb.h>
  26. #include "vgatypes.h"
  27. #include "vstruct.h"
  28. #define VER_MAJOR 1
  29. #define VER_MINOR 8
  30. #define VER_LEVEL 9
  31. #include <linux/spinlock.h>
  32. #ifdef CONFIG_COMPAT
  33. #define SIS_NEW_CONFIG_COMPAT
  34. #endif /* CONFIG_COMPAT */
  35. #undef SISFBDEBUG
  36. #ifdef SISFBDEBUG
  37. #define DPRINTK(fmt, args...) printk(KERN_DEBUG "%s: " fmt, __func__ , ## args)
  38. #define TWDEBUG(x) printk(KERN_INFO x "\n");
  39. #else
  40. #define DPRINTK(fmt, args...)
  41. #define TWDEBUG(x)
  42. #endif
  43. #define SISFAIL(x) do { printk(x "\n"); return -EINVAL; } while(0)
  44. /* To be included in pci_ids.h */
  45. #ifndef PCI_DEVICE_ID_SI_650_VGA
  46. #define PCI_DEVICE_ID_SI_650_VGA 0x6325
  47. #endif
  48. #ifndef PCI_DEVICE_ID_SI_650
  49. #define PCI_DEVICE_ID_SI_650 0x0650
  50. #endif
  51. #ifndef PCI_DEVICE_ID_SI_651
  52. #define PCI_DEVICE_ID_SI_651 0x0651
  53. #endif
  54. #ifndef PCI_DEVICE_ID_SI_740
  55. #define PCI_DEVICE_ID_SI_740 0x0740
  56. #endif
  57. #ifndef PCI_DEVICE_ID_SI_330
  58. #define PCI_DEVICE_ID_SI_330 0x0330
  59. #endif
  60. #ifndef PCI_DEVICE_ID_SI_660_VGA
  61. #define PCI_DEVICE_ID_SI_660_VGA 0x6330
  62. #endif
  63. #ifndef PCI_DEVICE_ID_SI_661
  64. #define PCI_DEVICE_ID_SI_661 0x0661
  65. #endif
  66. #ifndef PCI_DEVICE_ID_SI_741
  67. #define PCI_DEVICE_ID_SI_741 0x0741
  68. #endif
  69. #ifndef PCI_DEVICE_ID_SI_660
  70. #define PCI_DEVICE_ID_SI_660 0x0660
  71. #endif
  72. #ifndef PCI_DEVICE_ID_SI_760
  73. #define PCI_DEVICE_ID_SI_760 0x0760
  74. #endif
  75. #ifndef PCI_DEVICE_ID_SI_761
  76. #define PCI_DEVICE_ID_SI_761 0x0761
  77. #endif
  78. #ifndef PCI_VENDOR_ID_XGI
  79. #define PCI_VENDOR_ID_XGI 0x18ca
  80. #endif
  81. #ifndef PCI_DEVICE_ID_XGI_20
  82. #define PCI_DEVICE_ID_XGI_20 0x0020
  83. #endif
  84. #ifndef PCI_DEVICE_ID_XGI_40
  85. #define PCI_DEVICE_ID_XGI_40 0x0040
  86. #endif
  87. /* To be included in fb.h */
  88. #ifndef FB_ACCEL_SIS_GLAMOUR_2
  89. #define FB_ACCEL_SIS_GLAMOUR_2 40 /* SiS 315, 65x, 740, 661, 741 */
  90. #endif
  91. #ifndef FB_ACCEL_SIS_XABRE
  92. #define FB_ACCEL_SIS_XABRE 41 /* SiS 330 ("Xabre"), 76x */
  93. #endif
  94. #ifndef FB_ACCEL_XGI_VOLARI_V
  95. #define FB_ACCEL_XGI_VOLARI_V 47 /* XGI Volari Vx (V3XT, V5, V8) */
  96. #endif
  97. #ifndef FB_ACCEL_XGI_VOLARI_Z
  98. #define FB_ACCEL_XGI_VOLARI_Z 48 /* XGI Volari Z7 */
  99. #endif
  100. /* ivideo->caps */
  101. #define HW_CURSOR_CAP 0x80
  102. #define TURBO_QUEUE_CAP 0x40
  103. #define AGP_CMD_QUEUE_CAP 0x20
  104. #define VM_CMD_QUEUE_CAP 0x10
  105. #define MMIO_CMD_QUEUE_CAP 0x08
  106. /* For 300 series */
  107. #define TURBO_QUEUE_AREA_SIZE (512 * 1024) /* 512K */
  108. #define HW_CURSOR_AREA_SIZE_300 4096 /* 4K */
  109. /* For 315/Xabre series */
  110. #define COMMAND_QUEUE_AREA_SIZE (512 * 1024) /* 512K */
  111. #define COMMAND_QUEUE_AREA_SIZE_Z7 (128 * 1024) /* 128k for XGI Z7 */
  112. #define HW_CURSOR_AREA_SIZE_315 16384 /* 16K */
  113. #define COMMAND_QUEUE_THRESHOLD 0x1F
  114. #define SIS_OH_ALLOC_SIZE 4000
  115. #define SENTINEL 0x7fffffff
  116. #define SEQ_ADR 0x14
  117. #define SEQ_DATA 0x15
  118. #define DAC_ADR 0x18
  119. #define DAC_DATA 0x19
  120. #define CRTC_ADR 0x24
  121. #define CRTC_DATA 0x25
  122. #define DAC2_ADR (0x16-0x30)
  123. #define DAC2_DATA (0x17-0x30)
  124. #define VB_PART1_ADR (0x04-0x30)
  125. #define VB_PART1_DATA (0x05-0x30)
  126. #define VB_PART2_ADR (0x10-0x30)
  127. #define VB_PART2_DATA (0x11-0x30)
  128. #define VB_PART3_ADR (0x12-0x30)
  129. #define VB_PART3_DATA (0x13-0x30)
  130. #define VB_PART4_ADR (0x14-0x30)
  131. #define VB_PART4_DATA (0x15-0x30)
  132. #define SISSR ivideo->SiS_Pr.SiS_P3c4
  133. #define SISCR ivideo->SiS_Pr.SiS_P3d4
  134. #define SISDACA ivideo->SiS_Pr.SiS_P3c8
  135. #define SISDACD ivideo->SiS_Pr.SiS_P3c9
  136. #define SISPART1 ivideo->SiS_Pr.SiS_Part1Port
  137. #define SISPART2 ivideo->SiS_Pr.SiS_Part2Port
  138. #define SISPART3 ivideo->SiS_Pr.SiS_Part3Port
  139. #define SISPART4 ivideo->SiS_Pr.SiS_Part4Port
  140. #define SISPART5 ivideo->SiS_Pr.SiS_Part5Port
  141. #define SISDAC2A SISPART5
  142. #define SISDAC2D (SISPART5 + 1)
  143. #define SISMISCR (ivideo->SiS_Pr.RelIO + 0x1c)
  144. #define SISMISCW ivideo->SiS_Pr.SiS_P3c2
  145. #define SISINPSTAT (ivideo->SiS_Pr.RelIO + 0x2a)
  146. #define SISPEL ivideo->SiS_Pr.SiS_P3c6
  147. #define SISVGAENABLE (ivideo->SiS_Pr.RelIO + 0x13)
  148. #define SISVID (ivideo->SiS_Pr.RelIO + 0x02 - 0x30)
  149. #define SISCAP (ivideo->SiS_Pr.RelIO + 0x00 - 0x30)
  150. #define IND_SIS_PASSWORD 0x05 /* SRs */
  151. #define IND_SIS_COLOR_MODE 0x06
  152. #define IND_SIS_RAMDAC_CONTROL 0x07
  153. #define IND_SIS_DRAM_SIZE 0x14
  154. #define IND_SIS_MODULE_ENABLE 0x1E
  155. #define IND_SIS_PCI_ADDRESS_SET 0x20
  156. #define IND_SIS_TURBOQUEUE_ADR 0x26
  157. #define IND_SIS_TURBOQUEUE_SET 0x27
  158. #define IND_SIS_POWER_ON_TRAP 0x38
  159. #define IND_SIS_POWER_ON_TRAP2 0x39
  160. #define IND_SIS_CMDQUEUE_SET 0x26
  161. #define IND_SIS_CMDQUEUE_THRESHOLD 0x27
  162. #define IND_SIS_AGP_IO_PAD 0x48
  163. #define SIS_CRT2_WENABLE_300 0x24 /* Part1 */
  164. #define SIS_CRT2_WENABLE_315 0x2F
  165. #define SIS_PASSWORD 0x86 /* SR05 */
  166. #define SIS_INTERLACED_MODE 0x20 /* SR06 */
  167. #define SIS_8BPP_COLOR_MODE 0x0
  168. #define SIS_15BPP_COLOR_MODE 0x1
  169. #define SIS_16BPP_COLOR_MODE 0x2
  170. #define SIS_32BPP_COLOR_MODE 0x4
  171. #define SIS_ENABLE_2D 0x40 /* SR1E */
  172. #define SIS_MEM_MAP_IO_ENABLE 0x01 /* SR20 */
  173. #define SIS_PCI_ADDR_ENABLE 0x80
  174. #define SIS_AGP_CMDQUEUE_ENABLE 0x80 /* 315/330/340 series SR26 */
  175. #define SIS_VRAM_CMDQUEUE_ENABLE 0x40
  176. #define SIS_MMIO_CMD_ENABLE 0x20
  177. #define SIS_CMD_QUEUE_SIZE_512k 0x00
  178. #define SIS_CMD_QUEUE_SIZE_1M 0x04
  179. #define SIS_CMD_QUEUE_SIZE_2M 0x08
  180. #define SIS_CMD_QUEUE_SIZE_4M 0x0C
  181. #define SIS_CMD_QUEUE_RESET 0x01
  182. #define SIS_CMD_AUTO_CORR 0x02
  183. #define SIS_CMD_QUEUE_SIZE_Z7_64k 0x00 /* XGI Z7 */
  184. #define SIS_CMD_QUEUE_SIZE_Z7_128k 0x04
  185. #define SIS_SIMULTANEOUS_VIEW_ENABLE 0x01 /* CR30 */
  186. #define SIS_MODE_SELECT_CRT2 0x02
  187. #define SIS_VB_OUTPUT_COMPOSITE 0x04
  188. #define SIS_VB_OUTPUT_SVIDEO 0x08
  189. #define SIS_VB_OUTPUT_SCART 0x10
  190. #define SIS_VB_OUTPUT_LCD 0x20
  191. #define SIS_VB_OUTPUT_CRT2 0x40
  192. #define SIS_VB_OUTPUT_HIVISION 0x80
  193. #define SIS_VB_OUTPUT_DISABLE 0x20 /* CR31 */
  194. #define SIS_DRIVER_MODE 0x40
  195. #define SIS_VB_COMPOSITE 0x01 /* CR32 */
  196. #define SIS_VB_SVIDEO 0x02
  197. #define SIS_VB_SCART 0x04
  198. #define SIS_VB_LCD 0x08
  199. #define SIS_VB_CRT2 0x10
  200. #define SIS_CRT1 0x20
  201. #define SIS_VB_HIVISION 0x40
  202. #define SIS_VB_YPBPR 0x80
  203. #define SIS_VB_TV (SIS_VB_COMPOSITE | SIS_VB_SVIDEO | \
  204. SIS_VB_SCART | SIS_VB_HIVISION | SIS_VB_YPBPR)
  205. #define SIS_EXTERNAL_CHIP_MASK 0x0E /* CR37 (< SiS 660) */
  206. #define SIS_EXTERNAL_CHIP_SIS301 0x01 /* in CR37 << 1 ! */
  207. #define SIS_EXTERNAL_CHIP_LVDS 0x02
  208. #define SIS_EXTERNAL_CHIP_TRUMPION 0x03
  209. #define SIS_EXTERNAL_CHIP_LVDS_CHRONTEL 0x04
  210. #define SIS_EXTERNAL_CHIP_CHRONTEL 0x05
  211. #define SIS310_EXTERNAL_CHIP_LVDS 0x02
  212. #define SIS310_EXTERNAL_CHIP_LVDS_CHRONTEL 0x03
  213. #define SIS_AGP_2X 0x20 /* CR48 */
  214. /* vbflags, private entries (others in sisfb.h) */
  215. #define VB_CONEXANT 0x00000800 /* 661 series only */
  216. #define VB_TRUMPION VB_CONEXANT /* 300 series only */
  217. #define VB_302ELV 0x00004000
  218. #define VB_301 0x00100000 /* Video bridge type */
  219. #define VB_301B 0x00200000
  220. #define VB_302B 0x00400000
  221. #define VB_30xBDH 0x00800000 /* 30xB DH version (w/o LCD support) */
  222. #define VB_LVDS 0x01000000
  223. #define VB_CHRONTEL 0x02000000
  224. #define VB_301LV 0x04000000
  225. #define VB_302LV 0x08000000
  226. #define VB_301C 0x10000000
  227. #define VB_SISBRIDGE (VB_301|VB_301B|VB_301C|VB_302B|VB_301LV|VB_302LV|VB_302ELV)
  228. #define VB_VIDEOBRIDGE (VB_SISBRIDGE | VB_LVDS | VB_CHRONTEL | VB_CONEXANT)
  229. /* vbflags2 (static stuff only!) */
  230. #define VB2_SISUMC 0x00000001
  231. #define VB2_301 0x00000002 /* Video bridge type */
  232. #define VB2_301B 0x00000004
  233. #define VB2_301C 0x00000008
  234. #define VB2_307T 0x00000010
  235. #define VB2_302B 0x00000800
  236. #define VB2_301LV 0x00001000
  237. #define VB2_302LV 0x00002000
  238. #define VB2_302ELV 0x00004000
  239. #define VB2_307LV 0x00008000
  240. #define VB2_30xBDH 0x08000000 /* 30xB DH version (w/o LCD support) */
  241. #define VB2_CONEXANT 0x10000000
  242. #define VB2_TRUMPION 0x20000000
  243. #define VB2_LVDS 0x40000000
  244. #define VB2_CHRONTEL 0x80000000
  245. #define VB2_SISLVDSBRIDGE (VB2_301LV | VB2_302LV | VB2_302ELV | VB2_307LV)
  246. #define VB2_SISTMDSBRIDGE (VB2_301 | VB2_301B | VB2_301C | VB2_302B | VB2_307T)
  247. #define VB2_SISBRIDGE (VB2_SISLVDSBRIDGE | VB2_SISTMDSBRIDGE)
  248. #define VB2_SISTMDSLCDABRIDGE (VB2_301C | VB2_307T)
  249. #define VB2_SISLCDABRIDGE (VB2_SISTMDSLCDABRIDGE | VB2_301LV | VB2_302LV | VB2_302ELV | VB2_307LV)
  250. #define VB2_SISHIVISIONBRIDGE (VB2_301 | VB2_301B | VB2_302B)
  251. #define VB2_SISYPBPRBRIDGE (VB2_301C | VB2_307T | VB2_SISLVDSBRIDGE)
  252. #define VB2_SISYPBPRARBRIDGE (VB2_301C | VB2_307T | VB2_307LV)
  253. #define VB2_SISTAP4SCALER (VB2_301C | VB2_307T | VB2_302ELV | VB2_307LV)
  254. #define VB2_SISTVBRIDGE (VB2_SISHIVISIONBRIDGE | VB2_SISYPBPRBRIDGE)
  255. #define VB2_SISVGA2BRIDGE (VB2_301 | VB2_301B | VB2_301C | VB2_302B | VB2_307T)
  256. #define VB2_VIDEOBRIDGE (VB2_SISBRIDGE | VB2_LVDS | VB2_CHRONTEL | VB2_CONEXANT)
  257. #define VB2_30xB (VB2_301B | VB2_301C | VB2_302B | VB2_307T)
  258. #define VB2_30xBLV (VB2_30xB | VB2_SISLVDSBRIDGE)
  259. #define VB2_30xC (VB2_301C | VB2_307T)
  260. #define VB2_30xCLV (VB2_301C | VB2_307T | VB2_302ELV| VB2_307LV)
  261. #define VB2_SISEMIBRIDGE (VB2_302LV | VB2_302ELV | VB2_307LV)
  262. #define VB2_LCD162MHZBRIDGE (VB2_301C | VB2_307T)
  263. #define VB2_LCDOVER1280BRIDGE (VB2_301C | VB2_307T | VB2_302LV | VB2_302ELV | VB2_307LV)
  264. #define VB2_LCDOVER1600BRIDGE (VB2_307T | VB2_307LV)
  265. #define VB2_RAMDAC202MHZBRIDGE (VB2_301C | VB2_307T)
  266. /* I/O port access functions */
  267. void SiS_SetReg(SISIOADDRESS, u8, u8);
  268. void SiS_SetRegByte(SISIOADDRESS, u8);
  269. void SiS_SetRegShort(SISIOADDRESS, u16);
  270. void SiS_SetRegLong(SISIOADDRESS, u32);
  271. void SiS_SetRegANDOR(SISIOADDRESS, u8, u8, u8);
  272. void SiS_SetRegAND(SISIOADDRESS, u8, u8);
  273. void SiS_SetRegOR(SISIOADDRESS, u8, u8);
  274. u8 SiS_GetReg(SISIOADDRESS, u8);
  275. u8 SiS_GetRegByte(SISIOADDRESS);
  276. u16 SiS_GetRegShort(SISIOADDRESS);
  277. u32 SiS_GetRegLong(SISIOADDRESS);
  278. /* MMIO access macros */
  279. #define MMIO_IN8(base, offset) readb((base+offset))
  280. #define MMIO_IN16(base, offset) readw((base+offset))
  281. #define MMIO_IN32(base, offset) readl((base+offset))
  282. #define MMIO_OUT8(base, offset, val) writeb(((u8)(val)), (base+offset))
  283. #define MMIO_OUT16(base, offset, val) writew(((u16)(val)), (base+offset))
  284. #define MMIO_OUT32(base, offset, val) writel(((u32)(val)), (base+offset))
  285. /* Queue control MMIO registers */
  286. #define Q_BASE_ADDR 0x85C0 /* Base address of software queue */
  287. #define Q_WRITE_PTR 0x85C4 /* Current write pointer */
  288. #define Q_READ_PTR 0x85C8 /* Current read pointer */
  289. #define Q_STATUS 0x85CC /* queue status */
  290. #define MMIO_QUEUE_PHYBASE Q_BASE_ADDR
  291. #define MMIO_QUEUE_WRITEPORT Q_WRITE_PTR
  292. #define MMIO_QUEUE_READPORT Q_READ_PTR
  293. #ifndef FB_BLANK_UNBLANK
  294. #define FB_BLANK_UNBLANK 0
  295. #endif
  296. #ifndef FB_BLANK_NORMAL
  297. #define FB_BLANK_NORMAL 1
  298. #endif
  299. #ifndef FB_BLANK_VSYNC_SUSPEND
  300. #define FB_BLANK_VSYNC_SUSPEND 2
  301. #endif
  302. #ifndef FB_BLANK_HSYNC_SUSPEND
  303. #define FB_BLANK_HSYNC_SUSPEND 3
  304. #endif
  305. #ifndef FB_BLANK_POWERDOWN
  306. #define FB_BLANK_POWERDOWN 4
  307. #endif
  308. enum _SIS_LCD_TYPE {
  309. LCD_INVALID = 0,
  310. LCD_800x600,
  311. LCD_1024x768,
  312. LCD_1280x1024,
  313. LCD_1280x960,
  314. LCD_640x480,
  315. LCD_1600x1200,
  316. LCD_1920x1440,
  317. LCD_2048x1536,
  318. LCD_320x240, /* FSTN */
  319. LCD_1400x1050,
  320. LCD_1152x864,
  321. LCD_1152x768,
  322. LCD_1280x768,
  323. LCD_1024x600,
  324. LCD_320x240_2, /* DSTN */
  325. LCD_320x240_3, /* DSTN */
  326. LCD_848x480,
  327. LCD_1280x800,
  328. LCD_1680x1050,
  329. LCD_1280x720,
  330. LCD_1280x854,
  331. LCD_CUSTOM,
  332. LCD_UNKNOWN
  333. };
  334. enum _SIS_CMDTYPE {
  335. MMIO_CMD = 0,
  336. AGP_CMD_QUEUE,
  337. VM_CMD_QUEUE,
  338. };
  339. struct SIS_OH {
  340. struct SIS_OH *poh_next;
  341. struct SIS_OH *poh_prev;
  342. u32 offset;
  343. u32 size;
  344. };
  345. struct SIS_OHALLOC {
  346. struct SIS_OHALLOC *poha_next;
  347. struct SIS_OH aoh[1];
  348. };
  349. struct SIS_HEAP {
  350. struct SIS_OH oh_free;
  351. struct SIS_OH oh_used;
  352. struct SIS_OH *poh_freelist;
  353. struct SIS_OHALLOC *poha_chain;
  354. u32 max_freesize;
  355. struct sis_video_info *vinfo;
  356. };
  357. /* Our "par" */
  358. struct sis_video_info {
  359. int cardnumber;
  360. struct fb_info *memyselfandi;
  361. struct SiS_Private SiS_Pr;
  362. struct sisfb_info sisfbinfo; /* For ioctl SISFB_GET_INFO */
  363. struct fb_var_screeninfo default_var;
  364. struct fb_fix_screeninfo sisfb_fix;
  365. u32 pseudo_palette[16];
  366. struct sisfb_monitor {
  367. u16 hmin;
  368. u16 hmax;
  369. u16 vmin;
  370. u16 vmax;
  371. u32 dclockmax;
  372. u8 feature;
  373. bool datavalid;
  374. } sisfb_thismonitor;
  375. unsigned short chip_id; /* PCI ID of chip */
  376. unsigned short chip_vendor; /* PCI ID of vendor */
  377. char myid[40];
  378. struct pci_dev *nbridge;
  379. struct pci_dev *lpcdev;
  380. int mni; /* Mode number index */
  381. unsigned long video_size;
  382. unsigned long video_base;
  383. unsigned long mmio_size;
  384. unsigned long mmio_base;
  385. unsigned long vga_base;
  386. unsigned long video_offset;
  387. unsigned long UMAsize, LFBsize;
  388. void __iomem *video_vbase;
  389. void __iomem *mmio_vbase;
  390. unsigned char *bios_abase;
  391. int mtrr;
  392. u32 sisfb_mem;
  393. u32 sisfb_parm_mem;
  394. int sisfb_accel;
  395. int sisfb_ypan;
  396. int sisfb_max;
  397. int sisfb_userom;
  398. int sisfb_useoem;
  399. int sisfb_mode_idx;
  400. int sisfb_parm_rate;
  401. int sisfb_crt1off;
  402. int sisfb_forcecrt1;
  403. int sisfb_crt2type;
  404. int sisfb_crt2flags;
  405. int sisfb_dstn;
  406. int sisfb_fstn;
  407. int sisfb_tvplug;
  408. int sisfb_tvstd;
  409. int sisfb_nocrt2rate;
  410. u32 heapstart; /* offset */
  411. void __iomem *sisfb_heap_start; /* address */
  412. void __iomem *sisfb_heap_end; /* address */
  413. u32 sisfb_heap_size;
  414. int havenoheap;
  415. struct SIS_HEAP sisfb_heap; /* This card's vram heap */
  416. int video_bpp;
  417. int video_cmap_len;
  418. int video_width;
  419. int video_height;
  420. unsigned int refresh_rate;
  421. unsigned int chip;
  422. unsigned int chip_real_id;
  423. u8 revision_id;
  424. int sisvga_enabled; /* PCI device was enabled */
  425. int video_linelength; /* real pitch */
  426. int scrnpitchCRT1; /* pitch regarding interlace */
  427. u16 DstColor; /* For 2d acceleration */
  428. u32 SiS310_AccelDepth;
  429. u32 CommandReg;
  430. int cmdqueuelength; /* Current (for accel) */
  431. u32 cmdQueueSize; /* Total size in KB */
  432. spinlock_t lockaccel; /* Do not use outside of kernel! */
  433. unsigned int pcibus;
  434. unsigned int pcislot;
  435. unsigned int pcifunc;
  436. int accel;
  437. int engineok;
  438. u16 subsysvendor;
  439. u16 subsysdevice;
  440. u32 vbflags; /* Replacing deprecated stuff from above */
  441. u32 currentvbflags;
  442. u32 vbflags2;
  443. int lcdxres, lcdyres;
  444. int lcddefmodeidx, tvdefmodeidx, defmodeidx;
  445. u32 CRT2LCDType; /* defined in "SIS_LCD_TYPE" */
  446. u32 curFSTN, curDSTN;
  447. int current_bpp;
  448. int current_width;
  449. int current_height;
  450. int current_htotal;
  451. int current_vtotal;
  452. int current_linelength;
  453. __u32 current_pixclock;
  454. int current_refresh_rate;
  455. unsigned int current_base;
  456. u8 mode_no;
  457. u8 rate_idx;
  458. int modechanged;
  459. unsigned char modeprechange;
  460. u8 sisfb_lastrates[128];
  461. int newrom;
  462. int haveXGIROM;
  463. int registered;
  464. int warncount;
  465. int sisvga_engine;
  466. int hwcursor_size;
  467. int CRT2_write_enable;
  468. u8 caps;
  469. u8 detectedpdc;
  470. u8 detectedpdca;
  471. u8 detectedlcda;
  472. void __iomem *hwcursor_vbase;
  473. int chronteltype;
  474. int tvxpos, tvypos;
  475. u8 p2_1f,p2_20,p2_2b,p2_42,p2_43,p2_01,p2_02;
  476. int tvx, tvy;
  477. u8 sisfblocked;
  478. struct sisfb_info sisfb_infoblock;
  479. struct sisfb_cmd sisfb_command;
  480. u32 sisfb_id;
  481. u8 sisfb_can_post;
  482. u8 sisfb_card_posted;
  483. u8 sisfb_was_boot_device;
  484. struct sis_video_info *next;
  485. };
  486. #endif