atmel_lcdfb.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149
  1. /*
  2. * Driver for AT91/AT32 LCD Controller
  3. *
  4. * Copyright (C) 2007 Atmel Corporation
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/clk.h>
  15. #include <linux/fb.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/backlight.h>
  19. #include <linux/gfp.h>
  20. #include <mach/board.h>
  21. #include <mach/cpu.h>
  22. #include <mach/gpio.h>
  23. #include <video/atmel_lcdc.h>
  24. #define lcdc_readl(sinfo, reg) __raw_readl((sinfo)->mmio+(reg))
  25. #define lcdc_writel(sinfo, reg, val) __raw_writel((val), (sinfo)->mmio+(reg))
  26. /* configurable parameters */
  27. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  28. #define ATMEL_LCDC_DMA_BURST_LEN 8 /* words */
  29. #define ATMEL_LCDC_FIFO_SIZE 512 /* words */
  30. #if defined(CONFIG_ARCH_AT91)
  31. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  32. | FBINFO_PARTIAL_PAN_OK \
  33. | FBINFO_HWACCEL_YPAN)
  34. static inline void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  35. struct fb_var_screeninfo *var)
  36. {
  37. }
  38. #elif defined(CONFIG_AVR32)
  39. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  40. | FBINFO_PARTIAL_PAN_OK \
  41. | FBINFO_HWACCEL_XPAN \
  42. | FBINFO_HWACCEL_YPAN)
  43. static void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  44. struct fb_var_screeninfo *var)
  45. {
  46. u32 dma2dcfg;
  47. u32 pixeloff;
  48. pixeloff = (var->xoffset * var->bits_per_pixel) & 0x1f;
  49. dma2dcfg = ((var->xres_virtual - var->xres) * var->bits_per_pixel) / 8;
  50. dma2dcfg |= pixeloff << ATMEL_LCDC_PIXELOFF_OFFSET;
  51. lcdc_writel(sinfo, ATMEL_LCDC_DMA2DCFG, dma2dcfg);
  52. /* Update configuration */
  53. lcdc_writel(sinfo, ATMEL_LCDC_DMACON,
  54. lcdc_readl(sinfo, ATMEL_LCDC_DMACON)
  55. | ATMEL_LCDC_DMAUPDT);
  56. }
  57. #endif
  58. static u32 contrast_ctr = ATMEL_LCDC_PS_DIV8
  59. | ATMEL_LCDC_POL_POSITIVE
  60. | ATMEL_LCDC_ENA_PWMENABLE;
  61. #ifdef CONFIG_BACKLIGHT_ATMEL_LCDC
  62. /* some bl->props field just changed */
  63. static int atmel_bl_update_status(struct backlight_device *bl)
  64. {
  65. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  66. int power = sinfo->bl_power;
  67. int brightness = bl->props.brightness;
  68. /* REVISIT there may be a meaningful difference between
  69. * fb_blank and power ... there seem to be some cases
  70. * this doesn't handle correctly.
  71. */
  72. if (bl->props.fb_blank != sinfo->bl_power)
  73. power = bl->props.fb_blank;
  74. else if (bl->props.power != sinfo->bl_power)
  75. power = bl->props.power;
  76. if (brightness < 0 && power == FB_BLANK_UNBLANK)
  77. brightness = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  78. else if (power != FB_BLANK_UNBLANK)
  79. brightness = 0;
  80. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, brightness);
  81. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR,
  82. brightness ? contrast_ctr : 0);
  83. bl->props.fb_blank = bl->props.power = sinfo->bl_power = power;
  84. return 0;
  85. }
  86. static int atmel_bl_get_brightness(struct backlight_device *bl)
  87. {
  88. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  89. return lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  90. }
  91. static const struct backlight_ops atmel_lcdc_bl_ops = {
  92. .update_status = atmel_bl_update_status,
  93. .get_brightness = atmel_bl_get_brightness,
  94. };
  95. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  96. {
  97. struct backlight_properties props;
  98. struct backlight_device *bl;
  99. sinfo->bl_power = FB_BLANK_UNBLANK;
  100. if (sinfo->backlight)
  101. return;
  102. memset(&props, 0, sizeof(struct backlight_properties));
  103. props.type = BACKLIGHT_RAW;
  104. props.max_brightness = 0xff;
  105. bl = backlight_device_register("backlight", &sinfo->pdev->dev, sinfo,
  106. &atmel_lcdc_bl_ops, &props);
  107. if (IS_ERR(bl)) {
  108. dev_err(&sinfo->pdev->dev, "error %ld on backlight register\n",
  109. PTR_ERR(bl));
  110. return;
  111. }
  112. sinfo->backlight = bl;
  113. bl->props.power = FB_BLANK_UNBLANK;
  114. bl->props.fb_blank = FB_BLANK_UNBLANK;
  115. bl->props.brightness = atmel_bl_get_brightness(bl);
  116. }
  117. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  118. {
  119. if (sinfo->backlight)
  120. backlight_device_unregister(sinfo->backlight);
  121. }
  122. #else
  123. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  124. {
  125. dev_warn(&sinfo->pdev->dev, "backlight control is not available\n");
  126. }
  127. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  128. {
  129. }
  130. #endif
  131. static void init_contrast(struct atmel_lcdfb_info *sinfo)
  132. {
  133. /* contrast pwm can be 'inverted' */
  134. if (sinfo->lcdcon_pol_negative)
  135. contrast_ctr &= ~(ATMEL_LCDC_POL_POSITIVE);
  136. /* have some default contrast/backlight settings */
  137. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, contrast_ctr);
  138. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
  139. if (sinfo->lcdcon_is_backlight)
  140. init_backlight(sinfo);
  141. }
  142. static struct fb_fix_screeninfo atmel_lcdfb_fix __initdata = {
  143. .type = FB_TYPE_PACKED_PIXELS,
  144. .visual = FB_VISUAL_TRUECOLOR,
  145. .xpanstep = 0,
  146. .ypanstep = 1,
  147. .ywrapstep = 0,
  148. .accel = FB_ACCEL_NONE,
  149. };
  150. static unsigned long compute_hozval(unsigned long xres, unsigned long lcdcon2)
  151. {
  152. unsigned long value;
  153. if (!(cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  154. || cpu_is_at32ap7000()))
  155. return xres;
  156. value = xres;
  157. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) != ATMEL_LCDC_DISTYPE_TFT) {
  158. /* STN display */
  159. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) == ATMEL_LCDC_DISTYPE_STNCOLOR) {
  160. value *= 3;
  161. }
  162. if ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_4
  163. || ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_8
  164. && (lcdcon2 & ATMEL_LCDC_SCANMOD) == ATMEL_LCDC_SCANMOD_DUAL ))
  165. value = DIV_ROUND_UP(value, 4);
  166. else
  167. value = DIV_ROUND_UP(value, 8);
  168. }
  169. return value;
  170. }
  171. static void atmel_lcdfb_stop_nowait(struct atmel_lcdfb_info *sinfo)
  172. {
  173. /* Turn off the LCD controller and the DMA controller */
  174. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  175. sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET);
  176. /* Wait for the LCDC core to become idle */
  177. while (lcdc_readl(sinfo, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
  178. msleep(10);
  179. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, 0);
  180. }
  181. static void atmel_lcdfb_stop(struct atmel_lcdfb_info *sinfo)
  182. {
  183. atmel_lcdfb_stop_nowait(sinfo);
  184. /* Wait for DMA engine to become idle... */
  185. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  186. msleep(10);
  187. }
  188. static void atmel_lcdfb_start(struct atmel_lcdfb_info *sinfo)
  189. {
  190. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, sinfo->default_dmacon);
  191. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  192. (sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET)
  193. | ATMEL_LCDC_PWR);
  194. }
  195. static void atmel_lcdfb_update_dma(struct fb_info *info,
  196. struct fb_var_screeninfo *var)
  197. {
  198. struct atmel_lcdfb_info *sinfo = info->par;
  199. struct fb_fix_screeninfo *fix = &info->fix;
  200. unsigned long dma_addr;
  201. dma_addr = (fix->smem_start + var->yoffset * fix->line_length
  202. + var->xoffset * var->bits_per_pixel / 8);
  203. dma_addr &= ~3UL;
  204. /* Set framebuffer DMA base address and pixel offset */
  205. lcdc_writel(sinfo, ATMEL_LCDC_DMABADDR1, dma_addr);
  206. atmel_lcdfb_update_dma2d(sinfo, var);
  207. }
  208. static inline void atmel_lcdfb_free_video_memory(struct atmel_lcdfb_info *sinfo)
  209. {
  210. struct fb_info *info = sinfo->info;
  211. dma_free_writecombine(info->device, info->fix.smem_len,
  212. info->screen_base, info->fix.smem_start);
  213. }
  214. /**
  215. * atmel_lcdfb_alloc_video_memory - Allocate framebuffer memory
  216. * @sinfo: the frame buffer to allocate memory for
  217. *
  218. * This function is called only from the atmel_lcdfb_probe()
  219. * so no locking by fb_info->mm_lock around smem_len setting is needed.
  220. */
  221. static int atmel_lcdfb_alloc_video_memory(struct atmel_lcdfb_info *sinfo)
  222. {
  223. struct fb_info *info = sinfo->info;
  224. struct fb_var_screeninfo *var = &info->var;
  225. unsigned int smem_len;
  226. smem_len = (var->xres_virtual * var->yres_virtual
  227. * ((var->bits_per_pixel + 7) / 8));
  228. info->fix.smem_len = max(smem_len, sinfo->smem_len);
  229. info->screen_base = dma_alloc_writecombine(info->device, info->fix.smem_len,
  230. (dma_addr_t *)&info->fix.smem_start, GFP_KERNEL);
  231. if (!info->screen_base) {
  232. return -ENOMEM;
  233. }
  234. memset(info->screen_base, 0, info->fix.smem_len);
  235. return 0;
  236. }
  237. static const struct fb_videomode *atmel_lcdfb_choose_mode(struct fb_var_screeninfo *var,
  238. struct fb_info *info)
  239. {
  240. struct fb_videomode varfbmode;
  241. const struct fb_videomode *fbmode = NULL;
  242. fb_var_to_videomode(&varfbmode, var);
  243. fbmode = fb_find_nearest_mode(&varfbmode, &info->modelist);
  244. if (fbmode)
  245. fb_videomode_to_var(var, fbmode);
  246. return fbmode;
  247. }
  248. /**
  249. * atmel_lcdfb_check_var - Validates a var passed in.
  250. * @var: frame buffer variable screen structure
  251. * @info: frame buffer structure that represents a single frame buffer
  252. *
  253. * Checks to see if the hardware supports the state requested by
  254. * var passed in. This function does not alter the hardware
  255. * state!!! This means the data stored in struct fb_info and
  256. * struct atmel_lcdfb_info do not change. This includes the var
  257. * inside of struct fb_info. Do NOT change these. This function
  258. * can be called on its own if we intent to only test a mode and
  259. * not actually set it. The stuff in modedb.c is a example of
  260. * this. If the var passed in is slightly off by what the
  261. * hardware can support then we alter the var PASSED in to what
  262. * we can do. If the hardware doesn't support mode change a
  263. * -EINVAL will be returned by the upper layers. You don't need
  264. * to implement this function then. If you hardware doesn't
  265. * support changing the resolution then this function is not
  266. * needed. In this case the driver would just provide a var that
  267. * represents the static state the screen is in.
  268. *
  269. * Returns negative errno on error, or zero on success.
  270. */
  271. static int atmel_lcdfb_check_var(struct fb_var_screeninfo *var,
  272. struct fb_info *info)
  273. {
  274. struct device *dev = info->device;
  275. struct atmel_lcdfb_info *sinfo = info->par;
  276. unsigned long clk_value_khz;
  277. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  278. dev_dbg(dev, "%s:\n", __func__);
  279. if (!(var->pixclock && var->bits_per_pixel)) {
  280. /* choose a suitable mode if possible */
  281. if (!atmel_lcdfb_choose_mode(var, info)) {
  282. dev_err(dev, "needed value not specified\n");
  283. return -EINVAL;
  284. }
  285. }
  286. dev_dbg(dev, " resolution: %ux%u\n", var->xres, var->yres);
  287. dev_dbg(dev, " pixclk: %lu KHz\n", PICOS2KHZ(var->pixclock));
  288. dev_dbg(dev, " bpp: %u\n", var->bits_per_pixel);
  289. dev_dbg(dev, " clk: %lu KHz\n", clk_value_khz);
  290. if (PICOS2KHZ(var->pixclock) > clk_value_khz) {
  291. dev_err(dev, "%lu KHz pixel clock is too fast\n", PICOS2KHZ(var->pixclock));
  292. return -EINVAL;
  293. }
  294. /* Do not allow to have real resoulution larger than virtual */
  295. if (var->xres > var->xres_virtual)
  296. var->xres_virtual = var->xres;
  297. if (var->yres > var->yres_virtual)
  298. var->yres_virtual = var->yres;
  299. /* Force same alignment for each line */
  300. var->xres = (var->xres + 3) & ~3UL;
  301. var->xres_virtual = (var->xres_virtual + 3) & ~3UL;
  302. var->red.msb_right = var->green.msb_right = var->blue.msb_right = 0;
  303. var->transp.msb_right = 0;
  304. var->transp.offset = var->transp.length = 0;
  305. var->xoffset = var->yoffset = 0;
  306. if (info->fix.smem_len) {
  307. unsigned int smem_len = (var->xres_virtual * var->yres_virtual
  308. * ((var->bits_per_pixel + 7) / 8));
  309. if (smem_len > info->fix.smem_len)
  310. return -EINVAL;
  311. }
  312. /* Saturate vertical and horizontal timings at maximum values */
  313. var->vsync_len = min_t(u32, var->vsync_len,
  314. (ATMEL_LCDC_VPW >> ATMEL_LCDC_VPW_OFFSET) + 1);
  315. var->upper_margin = min_t(u32, var->upper_margin,
  316. ATMEL_LCDC_VBP >> ATMEL_LCDC_VBP_OFFSET);
  317. var->lower_margin = min_t(u32, var->lower_margin,
  318. ATMEL_LCDC_VFP);
  319. var->right_margin = min_t(u32, var->right_margin,
  320. (ATMEL_LCDC_HFP >> ATMEL_LCDC_HFP_OFFSET) + 1);
  321. var->hsync_len = min_t(u32, var->hsync_len,
  322. (ATMEL_LCDC_HPW >> ATMEL_LCDC_HPW_OFFSET) + 1);
  323. var->left_margin = min_t(u32, var->left_margin,
  324. ATMEL_LCDC_HBP + 1);
  325. /* Some parameters can't be zero */
  326. var->vsync_len = max_t(u32, var->vsync_len, 1);
  327. var->right_margin = max_t(u32, var->right_margin, 1);
  328. var->hsync_len = max_t(u32, var->hsync_len, 1);
  329. var->left_margin = max_t(u32, var->left_margin, 1);
  330. switch (var->bits_per_pixel) {
  331. case 1:
  332. case 2:
  333. case 4:
  334. case 8:
  335. var->red.offset = var->green.offset = var->blue.offset = 0;
  336. var->red.length = var->green.length = var->blue.length
  337. = var->bits_per_pixel;
  338. break;
  339. case 15:
  340. case 16:
  341. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  342. /* RGB:565 mode */
  343. var->red.offset = 11;
  344. var->blue.offset = 0;
  345. var->green.length = 6;
  346. } else if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB555) {
  347. var->red.offset = 10;
  348. var->blue.offset = 0;
  349. var->green.length = 5;
  350. } else {
  351. /* BGR:555 mode */
  352. var->red.offset = 0;
  353. var->blue.offset = 10;
  354. var->green.length = 5;
  355. }
  356. var->green.offset = 5;
  357. var->red.length = var->blue.length = 5;
  358. break;
  359. case 32:
  360. var->transp.offset = 24;
  361. var->transp.length = 8;
  362. /* fall through */
  363. case 24:
  364. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  365. /* RGB:888 mode */
  366. var->red.offset = 16;
  367. var->blue.offset = 0;
  368. } else {
  369. /* BGR:888 mode */
  370. var->red.offset = 0;
  371. var->blue.offset = 16;
  372. }
  373. var->green.offset = 8;
  374. var->red.length = var->green.length = var->blue.length = 8;
  375. break;
  376. default:
  377. dev_err(dev, "color depth %d not supported\n",
  378. var->bits_per_pixel);
  379. return -EINVAL;
  380. }
  381. return 0;
  382. }
  383. /*
  384. * LCD reset sequence
  385. */
  386. static void atmel_lcdfb_reset(struct atmel_lcdfb_info *sinfo)
  387. {
  388. might_sleep();
  389. atmel_lcdfb_stop(sinfo);
  390. atmel_lcdfb_start(sinfo);
  391. }
  392. /**
  393. * atmel_lcdfb_set_par - Alters the hardware state.
  394. * @info: frame buffer structure that represents a single frame buffer
  395. *
  396. * Using the fb_var_screeninfo in fb_info we set the resolution
  397. * of the this particular framebuffer. This function alters the
  398. * par AND the fb_fix_screeninfo stored in fb_info. It doesn't
  399. * not alter var in fb_info since we are using that data. This
  400. * means we depend on the data in var inside fb_info to be
  401. * supported by the hardware. atmel_lcdfb_check_var is always called
  402. * before atmel_lcdfb_set_par to ensure this. Again if you can't
  403. * change the resolution you don't need this function.
  404. *
  405. */
  406. static int atmel_lcdfb_set_par(struct fb_info *info)
  407. {
  408. struct atmel_lcdfb_info *sinfo = info->par;
  409. unsigned long hozval_linesz;
  410. unsigned long value;
  411. unsigned long clk_value_khz;
  412. unsigned long bits_per_line;
  413. unsigned long pix_factor = 2;
  414. might_sleep();
  415. dev_dbg(info->device, "%s:\n", __func__);
  416. dev_dbg(info->device, " * resolution: %ux%u (%ux%u virtual)\n",
  417. info->var.xres, info->var.yres,
  418. info->var.xres_virtual, info->var.yres_virtual);
  419. atmel_lcdfb_stop_nowait(sinfo);
  420. if (info->var.bits_per_pixel == 1)
  421. info->fix.visual = FB_VISUAL_MONO01;
  422. else if (info->var.bits_per_pixel <= 8)
  423. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  424. else
  425. info->fix.visual = FB_VISUAL_TRUECOLOR;
  426. bits_per_line = info->var.xres_virtual * info->var.bits_per_pixel;
  427. info->fix.line_length = DIV_ROUND_UP(bits_per_line, 8);
  428. /* Re-initialize the DMA engine... */
  429. dev_dbg(info->device, " * update DMA engine\n");
  430. atmel_lcdfb_update_dma(info, &info->var);
  431. /* ...set frame size and burst length = 8 words (?) */
  432. value = (info->var.yres * info->var.xres * info->var.bits_per_pixel) / 32;
  433. value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
  434. lcdc_writel(sinfo, ATMEL_LCDC_DMAFRMCFG, value);
  435. /* Now, the LCDC core... */
  436. /* Set pixel clock */
  437. if (cpu_is_at91sam9g45() && !cpu_is_at91sam9g45es())
  438. pix_factor = 1;
  439. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  440. value = DIV_ROUND_UP(clk_value_khz, PICOS2KHZ(info->var.pixclock));
  441. if (value < pix_factor) {
  442. dev_notice(info->device, "Bypassing pixel clock divider\n");
  443. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
  444. } else {
  445. value = (value / pix_factor) - 1;
  446. dev_dbg(info->device, " * programming CLKVAL = 0x%08lx\n",
  447. value);
  448. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1,
  449. value << ATMEL_LCDC_CLKVAL_OFFSET);
  450. info->var.pixclock =
  451. KHZ2PICOS(clk_value_khz / (pix_factor * (value + 1)));
  452. dev_dbg(info->device, " updated pixclk: %lu KHz\n",
  453. PICOS2KHZ(info->var.pixclock));
  454. }
  455. /* Initialize control register 2 */
  456. value = sinfo->default_lcdcon2;
  457. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  458. value |= ATMEL_LCDC_INVLINE_INVERTED;
  459. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  460. value |= ATMEL_LCDC_INVFRAME_INVERTED;
  461. switch (info->var.bits_per_pixel) {
  462. case 1: value |= ATMEL_LCDC_PIXELSIZE_1; break;
  463. case 2: value |= ATMEL_LCDC_PIXELSIZE_2; break;
  464. case 4: value |= ATMEL_LCDC_PIXELSIZE_4; break;
  465. case 8: value |= ATMEL_LCDC_PIXELSIZE_8; break;
  466. case 15: /* fall through */
  467. case 16: value |= ATMEL_LCDC_PIXELSIZE_16; break;
  468. case 24: value |= ATMEL_LCDC_PIXELSIZE_24; break;
  469. case 32: value |= ATMEL_LCDC_PIXELSIZE_32; break;
  470. default: BUG(); break;
  471. }
  472. dev_dbg(info->device, " * LCDCON2 = %08lx\n", value);
  473. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON2, value);
  474. /* Vertical timing */
  475. value = (info->var.vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
  476. value |= info->var.upper_margin << ATMEL_LCDC_VBP_OFFSET;
  477. value |= info->var.lower_margin;
  478. dev_dbg(info->device, " * LCDTIM1 = %08lx\n", value);
  479. lcdc_writel(sinfo, ATMEL_LCDC_TIM1, value);
  480. /* Horizontal timing */
  481. value = (info->var.right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
  482. value |= (info->var.hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
  483. value |= (info->var.left_margin - 1);
  484. dev_dbg(info->device, " * LCDTIM2 = %08lx\n", value);
  485. lcdc_writel(sinfo, ATMEL_LCDC_TIM2, value);
  486. /* Horizontal value (aka line size) */
  487. hozval_linesz = compute_hozval(info->var.xres,
  488. lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2));
  489. /* Display size */
  490. value = (hozval_linesz - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
  491. value |= info->var.yres - 1;
  492. dev_dbg(info->device, " * LCDFRMCFG = %08lx\n", value);
  493. lcdc_writel(sinfo, ATMEL_LCDC_LCDFRMCFG, value);
  494. /* FIFO Threshold: Use formula from data sheet */
  495. value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
  496. lcdc_writel(sinfo, ATMEL_LCDC_FIFO, value);
  497. /* Toggle LCD_MODE every frame */
  498. lcdc_writel(sinfo, ATMEL_LCDC_MVAL, 0);
  499. /* Disable all interrupts */
  500. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  501. /* Enable FIFO & DMA errors */
  502. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  503. /* ...wait for DMA engine to become idle... */
  504. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  505. msleep(10);
  506. atmel_lcdfb_start(sinfo);
  507. dev_dbg(info->device, " * DONE\n");
  508. return 0;
  509. }
  510. static inline unsigned int chan_to_field(unsigned int chan, const struct fb_bitfield *bf)
  511. {
  512. chan &= 0xffff;
  513. chan >>= 16 - bf->length;
  514. return chan << bf->offset;
  515. }
  516. /**
  517. * atmel_lcdfb_setcolreg - Optional function. Sets a color register.
  518. * @regno: Which register in the CLUT we are programming
  519. * @red: The red value which can be up to 16 bits wide
  520. * @green: The green value which can be up to 16 bits wide
  521. * @blue: The blue value which can be up to 16 bits wide.
  522. * @transp: If supported the alpha value which can be up to 16 bits wide.
  523. * @info: frame buffer info structure
  524. *
  525. * Set a single color register. The values supplied have a 16 bit
  526. * magnitude which needs to be scaled in this function for the hardware.
  527. * Things to take into consideration are how many color registers, if
  528. * any, are supported with the current color visual. With truecolor mode
  529. * no color palettes are supported. Here a pseudo palette is created
  530. * which we store the value in pseudo_palette in struct fb_info. For
  531. * pseudocolor mode we have a limited color palette. To deal with this
  532. * we can program what color is displayed for a particular pixel value.
  533. * DirectColor is similar in that we can program each color field. If
  534. * we have a static colormap we don't need to implement this function.
  535. *
  536. * Returns negative errno on error, or zero on success. In an
  537. * ideal world, this would have been the case, but as it turns
  538. * out, the other drivers return 1 on failure, so that's what
  539. * we're going to do.
  540. */
  541. static int atmel_lcdfb_setcolreg(unsigned int regno, unsigned int red,
  542. unsigned int green, unsigned int blue,
  543. unsigned int transp, struct fb_info *info)
  544. {
  545. struct atmel_lcdfb_info *sinfo = info->par;
  546. unsigned int val;
  547. u32 *pal;
  548. int ret = 1;
  549. if (info->var.grayscale)
  550. red = green = blue = (19595 * red + 38470 * green
  551. + 7471 * blue) >> 16;
  552. switch (info->fix.visual) {
  553. case FB_VISUAL_TRUECOLOR:
  554. if (regno < 16) {
  555. pal = info->pseudo_palette;
  556. val = chan_to_field(red, &info->var.red);
  557. val |= chan_to_field(green, &info->var.green);
  558. val |= chan_to_field(blue, &info->var.blue);
  559. pal[regno] = val;
  560. ret = 0;
  561. }
  562. break;
  563. case FB_VISUAL_PSEUDOCOLOR:
  564. if (regno < 256) {
  565. val = ((red >> 11) & 0x001f);
  566. val |= ((green >> 6) & 0x03e0);
  567. val |= ((blue >> 1) & 0x7c00);
  568. /*
  569. * TODO: intensity bit. Maybe something like
  570. * ~(red[10] ^ green[10] ^ blue[10]) & 1
  571. */
  572. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  573. ret = 0;
  574. }
  575. break;
  576. case FB_VISUAL_MONO01:
  577. if (regno < 2) {
  578. val = (regno == 0) ? 0x00 : 0x1F;
  579. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  580. ret = 0;
  581. }
  582. break;
  583. }
  584. return ret;
  585. }
  586. static int atmel_lcdfb_pan_display(struct fb_var_screeninfo *var,
  587. struct fb_info *info)
  588. {
  589. dev_dbg(info->device, "%s\n", __func__);
  590. atmel_lcdfb_update_dma(info, var);
  591. return 0;
  592. }
  593. static int atmel_lcdfb_blank(int blank_mode, struct fb_info *info)
  594. {
  595. struct atmel_lcdfb_info *sinfo = info->par;
  596. switch (blank_mode) {
  597. case FB_BLANK_UNBLANK:
  598. case FB_BLANK_NORMAL:
  599. atmel_lcdfb_start(sinfo);
  600. break;
  601. case FB_BLANK_VSYNC_SUSPEND:
  602. case FB_BLANK_HSYNC_SUSPEND:
  603. break;
  604. case FB_BLANK_POWERDOWN:
  605. atmel_lcdfb_stop(sinfo);
  606. break;
  607. default:
  608. return -EINVAL;
  609. }
  610. /* let fbcon do a soft blank for us */
  611. return ((blank_mode == FB_BLANK_NORMAL) ? 1 : 0);
  612. }
  613. static struct fb_ops atmel_lcdfb_ops = {
  614. .owner = THIS_MODULE,
  615. .fb_check_var = atmel_lcdfb_check_var,
  616. .fb_set_par = atmel_lcdfb_set_par,
  617. .fb_setcolreg = atmel_lcdfb_setcolreg,
  618. .fb_blank = atmel_lcdfb_blank,
  619. .fb_pan_display = atmel_lcdfb_pan_display,
  620. .fb_fillrect = cfb_fillrect,
  621. .fb_copyarea = cfb_copyarea,
  622. .fb_imageblit = cfb_imageblit,
  623. };
  624. static irqreturn_t atmel_lcdfb_interrupt(int irq, void *dev_id)
  625. {
  626. struct fb_info *info = dev_id;
  627. struct atmel_lcdfb_info *sinfo = info->par;
  628. u32 status;
  629. status = lcdc_readl(sinfo, ATMEL_LCDC_ISR);
  630. if (status & ATMEL_LCDC_UFLWI) {
  631. dev_warn(info->device, "FIFO underflow %#x\n", status);
  632. /* reset DMA and FIFO to avoid screen shifting */
  633. schedule_work(&sinfo->task);
  634. }
  635. lcdc_writel(sinfo, ATMEL_LCDC_ICR, status);
  636. return IRQ_HANDLED;
  637. }
  638. /*
  639. * LCD controller task (to reset the LCD)
  640. */
  641. static void atmel_lcdfb_task(struct work_struct *work)
  642. {
  643. struct atmel_lcdfb_info *sinfo =
  644. container_of(work, struct atmel_lcdfb_info, task);
  645. atmel_lcdfb_reset(sinfo);
  646. }
  647. static int __init atmel_lcdfb_init_fbinfo(struct atmel_lcdfb_info *sinfo)
  648. {
  649. struct fb_info *info = sinfo->info;
  650. int ret = 0;
  651. info->var.activate |= FB_ACTIVATE_FORCE | FB_ACTIVATE_NOW;
  652. dev_info(info->device,
  653. "%luKiB frame buffer at %08lx (mapped at %p)\n",
  654. (unsigned long)info->fix.smem_len / 1024,
  655. (unsigned long)info->fix.smem_start,
  656. info->screen_base);
  657. /* Allocate colormap */
  658. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  659. if (ret < 0)
  660. dev_err(info->device, "Alloc color map failed\n");
  661. return ret;
  662. }
  663. static void atmel_lcdfb_start_clock(struct atmel_lcdfb_info *sinfo)
  664. {
  665. if (sinfo->bus_clk)
  666. clk_enable(sinfo->bus_clk);
  667. clk_enable(sinfo->lcdc_clk);
  668. }
  669. static void atmel_lcdfb_stop_clock(struct atmel_lcdfb_info *sinfo)
  670. {
  671. if (sinfo->bus_clk)
  672. clk_disable(sinfo->bus_clk);
  673. clk_disable(sinfo->lcdc_clk);
  674. }
  675. static int __init atmel_lcdfb_probe(struct platform_device *pdev)
  676. {
  677. struct device *dev = &pdev->dev;
  678. struct fb_info *info;
  679. struct atmel_lcdfb_info *sinfo;
  680. struct atmel_lcdfb_info *pdata_sinfo;
  681. struct fb_videomode fbmode;
  682. struct resource *regs = NULL;
  683. struct resource *map = NULL;
  684. int ret;
  685. dev_dbg(dev, "%s BEGIN\n", __func__);
  686. ret = -ENOMEM;
  687. info = framebuffer_alloc(sizeof(struct atmel_lcdfb_info), dev);
  688. if (!info) {
  689. dev_err(dev, "cannot allocate memory\n");
  690. goto out;
  691. }
  692. sinfo = info->par;
  693. if (dev->platform_data) {
  694. pdata_sinfo = (struct atmel_lcdfb_info *)dev->platform_data;
  695. sinfo->default_bpp = pdata_sinfo->default_bpp;
  696. sinfo->default_dmacon = pdata_sinfo->default_dmacon;
  697. sinfo->default_lcdcon2 = pdata_sinfo->default_lcdcon2;
  698. sinfo->default_monspecs = pdata_sinfo->default_monspecs;
  699. sinfo->atmel_lcdfb_power_control = pdata_sinfo->atmel_lcdfb_power_control;
  700. sinfo->guard_time = pdata_sinfo->guard_time;
  701. sinfo->smem_len = pdata_sinfo->smem_len;
  702. sinfo->lcdcon_is_backlight = pdata_sinfo->lcdcon_is_backlight;
  703. sinfo->lcdcon_pol_negative = pdata_sinfo->lcdcon_pol_negative;
  704. sinfo->lcd_wiring_mode = pdata_sinfo->lcd_wiring_mode;
  705. } else {
  706. dev_err(dev, "cannot get default configuration\n");
  707. goto free_info;
  708. }
  709. sinfo->info = info;
  710. sinfo->pdev = pdev;
  711. strcpy(info->fix.id, sinfo->pdev->name);
  712. info->flags = ATMEL_LCDFB_FBINFO_DEFAULT;
  713. info->pseudo_palette = sinfo->pseudo_palette;
  714. info->fbops = &atmel_lcdfb_ops;
  715. memcpy(&info->monspecs, sinfo->default_monspecs, sizeof(info->monspecs));
  716. info->fix = atmel_lcdfb_fix;
  717. /* Enable LCDC Clocks */
  718. if (cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  719. || cpu_is_at32ap7000()) {
  720. sinfo->bus_clk = clk_get(dev, "hck1");
  721. if (IS_ERR(sinfo->bus_clk)) {
  722. ret = PTR_ERR(sinfo->bus_clk);
  723. goto free_info;
  724. }
  725. }
  726. sinfo->lcdc_clk = clk_get(dev, "lcdc_clk");
  727. if (IS_ERR(sinfo->lcdc_clk)) {
  728. ret = PTR_ERR(sinfo->lcdc_clk);
  729. goto put_bus_clk;
  730. }
  731. atmel_lcdfb_start_clock(sinfo);
  732. ret = fb_find_mode(&info->var, info, NULL, info->monspecs.modedb,
  733. info->monspecs.modedb_len, info->monspecs.modedb,
  734. sinfo->default_bpp);
  735. if (!ret) {
  736. dev_err(dev, "no suitable video mode found\n");
  737. goto stop_clk;
  738. }
  739. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  740. if (!regs) {
  741. dev_err(dev, "resources unusable\n");
  742. ret = -ENXIO;
  743. goto stop_clk;
  744. }
  745. sinfo->irq_base = platform_get_irq(pdev, 0);
  746. if (sinfo->irq_base < 0) {
  747. dev_err(dev, "unable to get irq\n");
  748. ret = sinfo->irq_base;
  749. goto stop_clk;
  750. }
  751. /* Initialize video memory */
  752. map = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  753. if (map) {
  754. /* use a pre-allocated memory buffer */
  755. info->fix.smem_start = map->start;
  756. info->fix.smem_len = map->end - map->start + 1;
  757. if (!request_mem_region(info->fix.smem_start,
  758. info->fix.smem_len, pdev->name)) {
  759. ret = -EBUSY;
  760. goto stop_clk;
  761. }
  762. info->screen_base = ioremap(info->fix.smem_start, info->fix.smem_len);
  763. if (!info->screen_base)
  764. goto release_intmem;
  765. /*
  766. * Don't clear the framebuffer -- someone may have set
  767. * up a splash image.
  768. */
  769. } else {
  770. /* alocate memory buffer */
  771. ret = atmel_lcdfb_alloc_video_memory(sinfo);
  772. if (ret < 0) {
  773. dev_err(dev, "cannot allocate framebuffer: %d\n", ret);
  774. goto stop_clk;
  775. }
  776. }
  777. /* LCDC registers */
  778. info->fix.mmio_start = regs->start;
  779. info->fix.mmio_len = regs->end - regs->start + 1;
  780. if (!request_mem_region(info->fix.mmio_start,
  781. info->fix.mmio_len, pdev->name)) {
  782. ret = -EBUSY;
  783. goto free_fb;
  784. }
  785. sinfo->mmio = ioremap(info->fix.mmio_start, info->fix.mmio_len);
  786. if (!sinfo->mmio) {
  787. dev_err(dev, "cannot map LCDC registers\n");
  788. goto release_mem;
  789. }
  790. /* Initialize PWM for contrast or backlight ("off") */
  791. init_contrast(sinfo);
  792. /* interrupt */
  793. ret = request_irq(sinfo->irq_base, atmel_lcdfb_interrupt, 0, pdev->name, info);
  794. if (ret) {
  795. dev_err(dev, "request_irq failed: %d\n", ret);
  796. goto unmap_mmio;
  797. }
  798. /* Some operations on the LCDC might sleep and
  799. * require a preemptible task context */
  800. INIT_WORK(&sinfo->task, atmel_lcdfb_task);
  801. ret = atmel_lcdfb_init_fbinfo(sinfo);
  802. if (ret < 0) {
  803. dev_err(dev, "init fbinfo failed: %d\n", ret);
  804. goto unregister_irqs;
  805. }
  806. /*
  807. * This makes sure that our colour bitfield
  808. * descriptors are correctly initialised.
  809. */
  810. atmel_lcdfb_check_var(&info->var, info);
  811. ret = fb_set_var(info, &info->var);
  812. if (ret) {
  813. dev_warn(dev, "unable to set display parameters\n");
  814. goto free_cmap;
  815. }
  816. dev_set_drvdata(dev, info);
  817. /*
  818. * Tell the world that we're ready to go
  819. */
  820. ret = register_framebuffer(info);
  821. if (ret < 0) {
  822. dev_err(dev, "failed to register framebuffer device: %d\n", ret);
  823. goto reset_drvdata;
  824. }
  825. /* add selected videomode to modelist */
  826. fb_var_to_videomode(&fbmode, &info->var);
  827. fb_add_videomode(&fbmode, &info->modelist);
  828. /* Power up the LCDC screen */
  829. if (sinfo->atmel_lcdfb_power_control)
  830. sinfo->atmel_lcdfb_power_control(1);
  831. dev_info(dev, "fb%d: Atmel LCDC at 0x%08lx (mapped at %p), irq %d\n",
  832. info->node, info->fix.mmio_start, sinfo->mmio, sinfo->irq_base);
  833. return 0;
  834. reset_drvdata:
  835. dev_set_drvdata(dev, NULL);
  836. free_cmap:
  837. fb_dealloc_cmap(&info->cmap);
  838. unregister_irqs:
  839. cancel_work_sync(&sinfo->task);
  840. free_irq(sinfo->irq_base, info);
  841. unmap_mmio:
  842. exit_backlight(sinfo);
  843. iounmap(sinfo->mmio);
  844. release_mem:
  845. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  846. free_fb:
  847. if (map)
  848. iounmap(info->screen_base);
  849. else
  850. atmel_lcdfb_free_video_memory(sinfo);
  851. release_intmem:
  852. if (map)
  853. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  854. stop_clk:
  855. atmel_lcdfb_stop_clock(sinfo);
  856. clk_put(sinfo->lcdc_clk);
  857. put_bus_clk:
  858. if (sinfo->bus_clk)
  859. clk_put(sinfo->bus_clk);
  860. free_info:
  861. framebuffer_release(info);
  862. out:
  863. dev_dbg(dev, "%s FAILED\n", __func__);
  864. return ret;
  865. }
  866. static int __exit atmel_lcdfb_remove(struct platform_device *pdev)
  867. {
  868. struct device *dev = &pdev->dev;
  869. struct fb_info *info = dev_get_drvdata(dev);
  870. struct atmel_lcdfb_info *sinfo;
  871. if (!info || !info->par)
  872. return 0;
  873. sinfo = info->par;
  874. cancel_work_sync(&sinfo->task);
  875. exit_backlight(sinfo);
  876. if (sinfo->atmel_lcdfb_power_control)
  877. sinfo->atmel_lcdfb_power_control(0);
  878. unregister_framebuffer(info);
  879. atmel_lcdfb_stop_clock(sinfo);
  880. clk_put(sinfo->lcdc_clk);
  881. if (sinfo->bus_clk)
  882. clk_put(sinfo->bus_clk);
  883. fb_dealloc_cmap(&info->cmap);
  884. free_irq(sinfo->irq_base, info);
  885. iounmap(sinfo->mmio);
  886. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  887. if (platform_get_resource(pdev, IORESOURCE_MEM, 1)) {
  888. iounmap(info->screen_base);
  889. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  890. } else {
  891. atmel_lcdfb_free_video_memory(sinfo);
  892. }
  893. dev_set_drvdata(dev, NULL);
  894. framebuffer_release(info);
  895. return 0;
  896. }
  897. #ifdef CONFIG_PM
  898. static int atmel_lcdfb_suspend(struct platform_device *pdev, pm_message_t mesg)
  899. {
  900. struct fb_info *info = platform_get_drvdata(pdev);
  901. struct atmel_lcdfb_info *sinfo = info->par;
  902. /*
  903. * We don't want to handle interrupts while the clock is
  904. * stopped. It may take forever.
  905. */
  906. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  907. sinfo->saved_lcdcon = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_CTR);
  908. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, 0);
  909. if (sinfo->atmel_lcdfb_power_control)
  910. sinfo->atmel_lcdfb_power_control(0);
  911. atmel_lcdfb_stop(sinfo);
  912. atmel_lcdfb_stop_clock(sinfo);
  913. return 0;
  914. }
  915. static int atmel_lcdfb_resume(struct platform_device *pdev)
  916. {
  917. struct fb_info *info = platform_get_drvdata(pdev);
  918. struct atmel_lcdfb_info *sinfo = info->par;
  919. atmel_lcdfb_start_clock(sinfo);
  920. atmel_lcdfb_start(sinfo);
  921. if (sinfo->atmel_lcdfb_power_control)
  922. sinfo->atmel_lcdfb_power_control(1);
  923. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, sinfo->saved_lcdcon);
  924. /* Enable FIFO & DMA errors */
  925. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI
  926. | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  927. return 0;
  928. }
  929. #else
  930. #define atmel_lcdfb_suspend NULL
  931. #define atmel_lcdfb_resume NULL
  932. #endif
  933. static struct platform_driver atmel_lcdfb_driver = {
  934. .remove = __exit_p(atmel_lcdfb_remove),
  935. .suspend = atmel_lcdfb_suspend,
  936. .resume = atmel_lcdfb_resume,
  937. .driver = {
  938. .name = "atmel_lcdfb",
  939. .owner = THIS_MODULE,
  940. },
  941. };
  942. static int __init atmel_lcdfb_init(void)
  943. {
  944. return platform_driver_probe(&atmel_lcdfb_driver, atmel_lcdfb_probe);
  945. }
  946. static void __exit atmel_lcdfb_exit(void)
  947. {
  948. platform_driver_unregister(&atmel_lcdfb_driver);
  949. }
  950. module_init(atmel_lcdfb_init);
  951. module_exit(atmel_lcdfb_exit);
  952. MODULE_DESCRIPTION("AT91/AT32 LCD Controller framebuffer driver");
  953. MODULE_AUTHOR("Nicolas Ferre <nicolas.ferre@atmel.com>");
  954. MODULE_LICENSE("GPL");