musb_core.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470
  1. /*
  2. * MUSB OTG driver core code
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. /*
  35. * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
  36. *
  37. * This consists of a Host Controller Driver (HCD) and a peripheral
  38. * controller driver implementing the "Gadget" API; OTG support is
  39. * in the works. These are normal Linux-USB controller drivers which
  40. * use IRQs and have no dedicated thread.
  41. *
  42. * This version of the driver has only been used with products from
  43. * Texas Instruments. Those products integrate the Inventra logic
  44. * with other DMA, IRQ, and bus modules, as well as other logic that
  45. * needs to be reflected in this driver.
  46. *
  47. *
  48. * NOTE: the original Mentor code here was pretty much a collection
  49. * of mechanisms that don't seem to have been fully integrated/working
  50. * for *any* Linux kernel version. This version aims at Linux 2.6.now,
  51. * Key open issues include:
  52. *
  53. * - Lack of host-side transaction scheduling, for all transfer types.
  54. * The hardware doesn't do it; instead, software must.
  55. *
  56. * This is not an issue for OTG devices that don't support external
  57. * hubs, but for more "normal" USB hosts it's a user issue that the
  58. * "multipoint" support doesn't scale in the expected ways. That
  59. * includes DaVinci EVM in a common non-OTG mode.
  60. *
  61. * * Control and bulk use dedicated endpoints, and there's as
  62. * yet no mechanism to either (a) reclaim the hardware when
  63. * peripherals are NAKing, which gets complicated with bulk
  64. * endpoints, or (b) use more than a single bulk endpoint in
  65. * each direction.
  66. *
  67. * RESULT: one device may be perceived as blocking another one.
  68. *
  69. * * Interrupt and isochronous will dynamically allocate endpoint
  70. * hardware, but (a) there's no record keeping for bandwidth;
  71. * (b) in the common case that few endpoints are available, there
  72. * is no mechanism to reuse endpoints to talk to multiple devices.
  73. *
  74. * RESULT: At one extreme, bandwidth can be overcommitted in
  75. * some hardware configurations, no faults will be reported.
  76. * At the other extreme, the bandwidth capabilities which do
  77. * exist tend to be severely undercommitted. You can't yet hook
  78. * up both a keyboard and a mouse to an external USB hub.
  79. */
  80. /*
  81. * This gets many kinds of configuration information:
  82. * - Kconfig for everything user-configurable
  83. * - platform_device for addressing, irq, and platform_data
  84. * - platform_data is mostly for board-specific informarion
  85. * (plus recentrly, SOC or family details)
  86. *
  87. * Most of the conditional compilation will (someday) vanish.
  88. */
  89. #include <linux/module.h>
  90. #include <linux/kernel.h>
  91. #include <linux/sched.h>
  92. #include <linux/slab.h>
  93. #include <linux/init.h>
  94. #include <linux/list.h>
  95. #include <linux/kobject.h>
  96. #include <linux/prefetch.h>
  97. #include <linux/platform_device.h>
  98. #include <linux/io.h>
  99. #include "musb_core.h"
  100. #define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
  101. #define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
  102. #define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
  103. #define MUSB_VERSION "6.0"
  104. #define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
  105. #define MUSB_DRIVER_NAME "musb-hdrc"
  106. const char musb_driver_name[] = MUSB_DRIVER_NAME;
  107. MODULE_DESCRIPTION(DRIVER_INFO);
  108. MODULE_AUTHOR(DRIVER_AUTHOR);
  109. MODULE_LICENSE("GPL");
  110. MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
  111. /*-------------------------------------------------------------------------*/
  112. static inline struct musb *dev_to_musb(struct device *dev)
  113. {
  114. return dev_get_drvdata(dev);
  115. }
  116. /*-------------------------------------------------------------------------*/
  117. #ifndef CONFIG_BLACKFIN
  118. static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
  119. {
  120. void __iomem *addr = otg->io_priv;
  121. int i = 0;
  122. u8 r;
  123. u8 power;
  124. /* Make sure the transceiver is not in low power mode */
  125. power = musb_readb(addr, MUSB_POWER);
  126. power &= ~MUSB_POWER_SUSPENDM;
  127. musb_writeb(addr, MUSB_POWER, power);
  128. /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
  129. * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
  130. */
  131. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  132. musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
  133. MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
  134. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  135. & MUSB_ULPI_REG_CMPLT)) {
  136. i++;
  137. if (i == 10000)
  138. return -ETIMEDOUT;
  139. }
  140. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  141. r &= ~MUSB_ULPI_REG_CMPLT;
  142. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  143. return musb_readb(addr, MUSB_ULPI_REG_DATA);
  144. }
  145. static int musb_ulpi_write(struct otg_transceiver *otg,
  146. u32 offset, u32 data)
  147. {
  148. void __iomem *addr = otg->io_priv;
  149. int i = 0;
  150. u8 r = 0;
  151. u8 power;
  152. /* Make sure the transceiver is not in low power mode */
  153. power = musb_readb(addr, MUSB_POWER);
  154. power &= ~MUSB_POWER_SUSPENDM;
  155. musb_writeb(addr, MUSB_POWER, power);
  156. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  157. musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
  158. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
  159. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  160. & MUSB_ULPI_REG_CMPLT)) {
  161. i++;
  162. if (i == 10000)
  163. return -ETIMEDOUT;
  164. }
  165. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  166. r &= ~MUSB_ULPI_REG_CMPLT;
  167. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  168. return 0;
  169. }
  170. #else
  171. #define musb_ulpi_read NULL
  172. #define musb_ulpi_write NULL
  173. #endif
  174. static struct otg_io_access_ops musb_ulpi_access = {
  175. .read = musb_ulpi_read,
  176. .write = musb_ulpi_write,
  177. };
  178. /*-------------------------------------------------------------------------*/
  179. #if !defined(CONFIG_USB_MUSB_TUSB6010) && !defined(CONFIG_USB_MUSB_BLACKFIN)
  180. /*
  181. * Load an endpoint's FIFO
  182. */
  183. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  184. {
  185. struct musb *musb = hw_ep->musb;
  186. void __iomem *fifo = hw_ep->fifo;
  187. prefetch((u8 *)src);
  188. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  189. 'T', hw_ep->epnum, fifo, len, src);
  190. /* we can't assume unaligned reads work */
  191. if (likely((0x01 & (unsigned long) src) == 0)) {
  192. u16 index = 0;
  193. /* best case is 32bit-aligned source address */
  194. if ((0x02 & (unsigned long) src) == 0) {
  195. if (len >= 4) {
  196. writesl(fifo, src + index, len >> 2);
  197. index += len & ~0x03;
  198. }
  199. if (len & 0x02) {
  200. musb_writew(fifo, 0, *(u16 *)&src[index]);
  201. index += 2;
  202. }
  203. } else {
  204. if (len >= 2) {
  205. writesw(fifo, src + index, len >> 1);
  206. index += len & ~0x01;
  207. }
  208. }
  209. if (len & 0x01)
  210. musb_writeb(fifo, 0, src[index]);
  211. } else {
  212. /* byte aligned */
  213. writesb(fifo, src, len);
  214. }
  215. }
  216. #if !defined(CONFIG_USB_MUSB_AM35X)
  217. /*
  218. * Unload an endpoint's FIFO
  219. */
  220. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  221. {
  222. struct musb *musb = hw_ep->musb;
  223. void __iomem *fifo = hw_ep->fifo;
  224. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  225. 'R', hw_ep->epnum, fifo, len, dst);
  226. /* we can't assume unaligned writes work */
  227. if (likely((0x01 & (unsigned long) dst) == 0)) {
  228. u16 index = 0;
  229. /* best case is 32bit-aligned destination address */
  230. if ((0x02 & (unsigned long) dst) == 0) {
  231. if (len >= 4) {
  232. readsl(fifo, dst, len >> 2);
  233. index = len & ~0x03;
  234. }
  235. if (len & 0x02) {
  236. *(u16 *)&dst[index] = musb_readw(fifo, 0);
  237. index += 2;
  238. }
  239. } else {
  240. if (len >= 2) {
  241. readsw(fifo, dst, len >> 1);
  242. index = len & ~0x01;
  243. }
  244. }
  245. if (len & 0x01)
  246. dst[index] = musb_readb(fifo, 0);
  247. } else {
  248. /* byte aligned */
  249. readsb(fifo, dst, len);
  250. }
  251. }
  252. #endif
  253. #endif /* normal PIO */
  254. /*-------------------------------------------------------------------------*/
  255. /* for high speed test mode; see USB 2.0 spec 7.1.20 */
  256. static const u8 musb_test_packet[53] = {
  257. /* implicit SYNC then DATA0 to start */
  258. /* JKJKJKJK x9 */
  259. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  260. /* JJKKJJKK x8 */
  261. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  262. /* JJJJKKKK x8 */
  263. 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
  264. /* JJJJJJJKKKKKKK x8 */
  265. 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  266. /* JJJJJJJK x8 */
  267. 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
  268. /* JKKKKKKK x10, JK */
  269. 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
  270. /* implicit CRC16 then EOP to end */
  271. };
  272. void musb_load_testpacket(struct musb *musb)
  273. {
  274. void __iomem *regs = musb->endpoints[0].regs;
  275. musb_ep_select(musb->mregs, 0);
  276. musb_write_fifo(musb->control_ep,
  277. sizeof(musb_test_packet), musb_test_packet);
  278. musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
  279. }
  280. /*-------------------------------------------------------------------------*/
  281. #ifdef CONFIG_USB_MUSB_OTG
  282. /*
  283. * Handles OTG hnp timeouts, such as b_ase0_brst
  284. */
  285. void musb_otg_timer_func(unsigned long data)
  286. {
  287. struct musb *musb = (struct musb *)data;
  288. unsigned long flags;
  289. spin_lock_irqsave(&musb->lock, flags);
  290. switch (musb->xceiv->state) {
  291. case OTG_STATE_B_WAIT_ACON:
  292. dev_dbg(musb->controller, "HNP: b_wait_acon timeout; back to b_peripheral\n");
  293. musb_g_disconnect(musb);
  294. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  295. musb->is_active = 0;
  296. break;
  297. case OTG_STATE_A_SUSPEND:
  298. case OTG_STATE_A_WAIT_BCON:
  299. dev_dbg(musb->controller, "HNP: %s timeout\n",
  300. otg_state_string(musb->xceiv->state));
  301. musb_platform_set_vbus(musb, 0);
  302. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  303. break;
  304. default:
  305. dev_dbg(musb->controller, "HNP: Unhandled mode %s\n",
  306. otg_state_string(musb->xceiv->state));
  307. }
  308. musb->ignore_disconnect = 0;
  309. spin_unlock_irqrestore(&musb->lock, flags);
  310. }
  311. /*
  312. * Stops the HNP transition. Caller must take care of locking.
  313. */
  314. void musb_hnp_stop(struct musb *musb)
  315. {
  316. struct usb_hcd *hcd = musb_to_hcd(musb);
  317. void __iomem *mbase = musb->mregs;
  318. u8 reg;
  319. dev_dbg(musb->controller, "HNP: stop from %s\n", otg_state_string(musb->xceiv->state));
  320. switch (musb->xceiv->state) {
  321. case OTG_STATE_A_PERIPHERAL:
  322. musb_g_disconnect(musb);
  323. dev_dbg(musb->controller, "HNP: back to %s\n",
  324. otg_state_string(musb->xceiv->state));
  325. break;
  326. case OTG_STATE_B_HOST:
  327. dev_dbg(musb->controller, "HNP: Disabling HR\n");
  328. hcd->self.is_b_host = 0;
  329. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  330. MUSB_DEV_MODE(musb);
  331. reg = musb_readb(mbase, MUSB_POWER);
  332. reg |= MUSB_POWER_SUSPENDM;
  333. musb_writeb(mbase, MUSB_POWER, reg);
  334. /* REVISIT: Start SESSION_REQUEST here? */
  335. break;
  336. default:
  337. dev_dbg(musb->controller, "HNP: Stopping in unknown state %s\n",
  338. otg_state_string(musb->xceiv->state));
  339. }
  340. /*
  341. * When returning to A state after HNP, avoid hub_port_rebounce(),
  342. * which cause occasional OPT A "Did not receive reset after connect"
  343. * errors.
  344. */
  345. musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
  346. }
  347. #endif
  348. /*
  349. * Interrupt Service Routine to record USB "global" interrupts.
  350. * Since these do not happen often and signify things of
  351. * paramount importance, it seems OK to check them individually;
  352. * the order of the tests is specified in the manual
  353. *
  354. * @param musb instance pointer
  355. * @param int_usb register contents
  356. * @param devctl
  357. * @param power
  358. */
  359. static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
  360. u8 devctl, u8 power)
  361. {
  362. irqreturn_t handled = IRQ_NONE;
  363. dev_dbg(musb->controller, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
  364. int_usb);
  365. /* in host mode, the peripheral may issue remote wakeup.
  366. * in peripheral mode, the host may resume the link.
  367. * spurious RESUME irqs happen too, paired with SUSPEND.
  368. */
  369. if (int_usb & MUSB_INTR_RESUME) {
  370. handled = IRQ_HANDLED;
  371. dev_dbg(musb->controller, "RESUME (%s)\n", otg_state_string(musb->xceiv->state));
  372. if (devctl & MUSB_DEVCTL_HM) {
  373. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  374. void __iomem *mbase = musb->mregs;
  375. switch (musb->xceiv->state) {
  376. case OTG_STATE_A_SUSPEND:
  377. /* remote wakeup? later, GetPortStatus
  378. * will stop RESUME signaling
  379. */
  380. if (power & MUSB_POWER_SUSPENDM) {
  381. /* spurious */
  382. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  383. dev_dbg(musb->controller, "Spurious SUSPENDM\n");
  384. break;
  385. }
  386. power &= ~MUSB_POWER_SUSPENDM;
  387. musb_writeb(mbase, MUSB_POWER,
  388. power | MUSB_POWER_RESUME);
  389. musb->port1_status |=
  390. (USB_PORT_STAT_C_SUSPEND << 16)
  391. | MUSB_PORT_STAT_RESUME;
  392. musb->rh_timer = jiffies
  393. + msecs_to_jiffies(20);
  394. musb->xceiv->state = OTG_STATE_A_HOST;
  395. musb->is_active = 1;
  396. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  397. break;
  398. case OTG_STATE_B_WAIT_ACON:
  399. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  400. musb->is_active = 1;
  401. MUSB_DEV_MODE(musb);
  402. break;
  403. default:
  404. WARNING("bogus %s RESUME (%s)\n",
  405. "host",
  406. otg_state_string(musb->xceiv->state));
  407. }
  408. #endif
  409. } else {
  410. switch (musb->xceiv->state) {
  411. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  412. case OTG_STATE_A_SUSPEND:
  413. /* possibly DISCONNECT is upcoming */
  414. musb->xceiv->state = OTG_STATE_A_HOST;
  415. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  416. break;
  417. #endif
  418. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  419. case OTG_STATE_B_WAIT_ACON:
  420. case OTG_STATE_B_PERIPHERAL:
  421. /* disconnect while suspended? we may
  422. * not get a disconnect irq...
  423. */
  424. if ((devctl & MUSB_DEVCTL_VBUS)
  425. != (3 << MUSB_DEVCTL_VBUS_SHIFT)
  426. ) {
  427. musb->int_usb |= MUSB_INTR_DISCONNECT;
  428. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  429. break;
  430. }
  431. musb_g_resume(musb);
  432. break;
  433. case OTG_STATE_B_IDLE:
  434. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  435. break;
  436. #endif
  437. default:
  438. WARNING("bogus %s RESUME (%s)\n",
  439. "peripheral",
  440. otg_state_string(musb->xceiv->state));
  441. }
  442. }
  443. }
  444. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  445. /* see manual for the order of the tests */
  446. if (int_usb & MUSB_INTR_SESSREQ) {
  447. void __iomem *mbase = musb->mregs;
  448. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
  449. && (devctl & MUSB_DEVCTL_BDEVICE)) {
  450. dev_dbg(musb->controller, "SessReq while on B state\n");
  451. return IRQ_HANDLED;
  452. }
  453. dev_dbg(musb->controller, "SESSION_REQUEST (%s)\n",
  454. otg_state_string(musb->xceiv->state));
  455. /* IRQ arrives from ID pin sense or (later, if VBUS power
  456. * is removed) SRP. responses are time critical:
  457. * - turn on VBUS (with silicon-specific mechanism)
  458. * - go through A_WAIT_VRISE
  459. * - ... to A_WAIT_BCON.
  460. * a_wait_vrise_tmout triggers VBUS_ERROR transitions
  461. */
  462. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  463. musb->ep0_stage = MUSB_EP0_START;
  464. musb->xceiv->state = OTG_STATE_A_IDLE;
  465. MUSB_HST_MODE(musb);
  466. musb_platform_set_vbus(musb, 1);
  467. handled = IRQ_HANDLED;
  468. }
  469. if (int_usb & MUSB_INTR_VBUSERROR) {
  470. int ignore = 0;
  471. /* During connection as an A-Device, we may see a short
  472. * current spikes causing voltage drop, because of cable
  473. * and peripheral capacitance combined with vbus draw.
  474. * (So: less common with truly self-powered devices, where
  475. * vbus doesn't act like a power supply.)
  476. *
  477. * Such spikes are short; usually less than ~500 usec, max
  478. * of ~2 msec. That is, they're not sustained overcurrent
  479. * errors, though they're reported using VBUSERROR irqs.
  480. *
  481. * Workarounds: (a) hardware: use self powered devices.
  482. * (b) software: ignore non-repeated VBUS errors.
  483. *
  484. * REVISIT: do delays from lots of DEBUG_KERNEL checks
  485. * make trouble here, keeping VBUS < 4.4V ?
  486. */
  487. switch (musb->xceiv->state) {
  488. case OTG_STATE_A_HOST:
  489. /* recovery is dicey once we've gotten past the
  490. * initial stages of enumeration, but if VBUS
  491. * stayed ok at the other end of the link, and
  492. * another reset is due (at least for high speed,
  493. * to redo the chirp etc), it might work OK...
  494. */
  495. case OTG_STATE_A_WAIT_BCON:
  496. case OTG_STATE_A_WAIT_VRISE:
  497. if (musb->vbuserr_retry) {
  498. void __iomem *mbase = musb->mregs;
  499. musb->vbuserr_retry--;
  500. ignore = 1;
  501. devctl |= MUSB_DEVCTL_SESSION;
  502. musb_writeb(mbase, MUSB_DEVCTL, devctl);
  503. } else {
  504. musb->port1_status |=
  505. USB_PORT_STAT_OVERCURRENT
  506. | (USB_PORT_STAT_C_OVERCURRENT << 16);
  507. }
  508. break;
  509. default:
  510. break;
  511. }
  512. dev_dbg(musb->controller, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
  513. otg_state_string(musb->xceiv->state),
  514. devctl,
  515. ({ char *s;
  516. switch (devctl & MUSB_DEVCTL_VBUS) {
  517. case 0 << MUSB_DEVCTL_VBUS_SHIFT:
  518. s = "<SessEnd"; break;
  519. case 1 << MUSB_DEVCTL_VBUS_SHIFT:
  520. s = "<AValid"; break;
  521. case 2 << MUSB_DEVCTL_VBUS_SHIFT:
  522. s = "<VBusValid"; break;
  523. /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
  524. default:
  525. s = "VALID"; break;
  526. }; s; }),
  527. VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
  528. musb->port1_status);
  529. /* go through A_WAIT_VFALL then start a new session */
  530. if (!ignore)
  531. musb_platform_set_vbus(musb, 0);
  532. handled = IRQ_HANDLED;
  533. }
  534. #endif
  535. if (int_usb & MUSB_INTR_SUSPEND) {
  536. dev_dbg(musb->controller, "SUSPEND (%s) devctl %02x power %02x\n",
  537. otg_state_string(musb->xceiv->state), devctl, power);
  538. handled = IRQ_HANDLED;
  539. switch (musb->xceiv->state) {
  540. #ifdef CONFIG_USB_MUSB_OTG
  541. case OTG_STATE_A_PERIPHERAL:
  542. /* We also come here if the cable is removed, since
  543. * this silicon doesn't report ID-no-longer-grounded.
  544. *
  545. * We depend on T(a_wait_bcon) to shut us down, and
  546. * hope users don't do anything dicey during this
  547. * undesired detour through A_WAIT_BCON.
  548. */
  549. musb_hnp_stop(musb);
  550. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  551. musb_root_disconnect(musb);
  552. musb_platform_try_idle(musb, jiffies
  553. + msecs_to_jiffies(musb->a_wait_bcon
  554. ? : OTG_TIME_A_WAIT_BCON));
  555. break;
  556. #endif
  557. case OTG_STATE_B_IDLE:
  558. if (!musb->is_active)
  559. break;
  560. case OTG_STATE_B_PERIPHERAL:
  561. musb_g_suspend(musb);
  562. musb->is_active = is_otg_enabled(musb)
  563. && musb->xceiv->gadget->b_hnp_enable;
  564. if (musb->is_active) {
  565. #ifdef CONFIG_USB_MUSB_OTG
  566. musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
  567. dev_dbg(musb->controller, "HNP: Setting timer for b_ase0_brst\n");
  568. mod_timer(&musb->otg_timer, jiffies
  569. + msecs_to_jiffies(
  570. OTG_TIME_B_ASE0_BRST));
  571. #endif
  572. }
  573. break;
  574. case OTG_STATE_A_WAIT_BCON:
  575. if (musb->a_wait_bcon != 0)
  576. musb_platform_try_idle(musb, jiffies
  577. + msecs_to_jiffies(musb->a_wait_bcon));
  578. break;
  579. case OTG_STATE_A_HOST:
  580. musb->xceiv->state = OTG_STATE_A_SUSPEND;
  581. musb->is_active = is_otg_enabled(musb)
  582. && musb->xceiv->host->b_hnp_enable;
  583. break;
  584. case OTG_STATE_B_HOST:
  585. /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
  586. dev_dbg(musb->controller, "REVISIT: SUSPEND as B_HOST\n");
  587. break;
  588. default:
  589. /* "should not happen" */
  590. musb->is_active = 0;
  591. break;
  592. }
  593. }
  594. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  595. if (int_usb & MUSB_INTR_CONNECT) {
  596. struct usb_hcd *hcd = musb_to_hcd(musb);
  597. handled = IRQ_HANDLED;
  598. musb->is_active = 1;
  599. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  600. musb->ep0_stage = MUSB_EP0_START;
  601. #ifdef CONFIG_USB_MUSB_OTG
  602. /* flush endpoints when transitioning from Device Mode */
  603. if (is_peripheral_active(musb)) {
  604. /* REVISIT HNP; just force disconnect */
  605. }
  606. musb_writew(musb->mregs, MUSB_INTRTXE, musb->epmask);
  607. musb_writew(musb->mregs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  608. musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
  609. #endif
  610. musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
  611. |USB_PORT_STAT_HIGH_SPEED
  612. |USB_PORT_STAT_ENABLE
  613. );
  614. musb->port1_status |= USB_PORT_STAT_CONNECTION
  615. |(USB_PORT_STAT_C_CONNECTION << 16);
  616. /* high vs full speed is just a guess until after reset */
  617. if (devctl & MUSB_DEVCTL_LSDEV)
  618. musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
  619. /* indicate new connection to OTG machine */
  620. switch (musb->xceiv->state) {
  621. case OTG_STATE_B_PERIPHERAL:
  622. if (int_usb & MUSB_INTR_SUSPEND) {
  623. dev_dbg(musb->controller, "HNP: SUSPEND+CONNECT, now b_host\n");
  624. int_usb &= ~MUSB_INTR_SUSPEND;
  625. goto b_host;
  626. } else
  627. dev_dbg(musb->controller, "CONNECT as b_peripheral???\n");
  628. break;
  629. case OTG_STATE_B_WAIT_ACON:
  630. dev_dbg(musb->controller, "HNP: CONNECT, now b_host\n");
  631. b_host:
  632. musb->xceiv->state = OTG_STATE_B_HOST;
  633. hcd->self.is_b_host = 1;
  634. musb->ignore_disconnect = 0;
  635. del_timer(&musb->otg_timer);
  636. break;
  637. default:
  638. if ((devctl & MUSB_DEVCTL_VBUS)
  639. == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
  640. musb->xceiv->state = OTG_STATE_A_HOST;
  641. hcd->self.is_b_host = 0;
  642. }
  643. break;
  644. }
  645. /* poke the root hub */
  646. MUSB_HST_MODE(musb);
  647. if (hcd->status_urb)
  648. usb_hcd_poll_rh_status(hcd);
  649. else
  650. usb_hcd_resume_root_hub(hcd);
  651. dev_dbg(musb->controller, "CONNECT (%s) devctl %02x\n",
  652. otg_state_string(musb->xceiv->state), devctl);
  653. }
  654. #endif /* CONFIG_USB_MUSB_HDRC_HCD */
  655. if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
  656. dev_dbg(musb->controller, "DISCONNECT (%s) as %s, devctl %02x\n",
  657. otg_state_string(musb->xceiv->state),
  658. MUSB_MODE(musb), devctl);
  659. handled = IRQ_HANDLED;
  660. switch (musb->xceiv->state) {
  661. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  662. case OTG_STATE_A_HOST:
  663. case OTG_STATE_A_SUSPEND:
  664. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  665. musb_root_disconnect(musb);
  666. if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
  667. musb_platform_try_idle(musb, jiffies
  668. + msecs_to_jiffies(musb->a_wait_bcon));
  669. break;
  670. #endif /* HOST */
  671. #ifdef CONFIG_USB_MUSB_OTG
  672. case OTG_STATE_B_HOST:
  673. /* REVISIT this behaves for "real disconnect"
  674. * cases; make sure the other transitions from
  675. * from B_HOST act right too. The B_HOST code
  676. * in hnp_stop() is currently not used...
  677. */
  678. musb_root_disconnect(musb);
  679. musb_to_hcd(musb)->self.is_b_host = 0;
  680. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  681. MUSB_DEV_MODE(musb);
  682. musb_g_disconnect(musb);
  683. break;
  684. case OTG_STATE_A_PERIPHERAL:
  685. musb_hnp_stop(musb);
  686. musb_root_disconnect(musb);
  687. /* FALLTHROUGH */
  688. case OTG_STATE_B_WAIT_ACON:
  689. /* FALLTHROUGH */
  690. #endif /* OTG */
  691. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  692. case OTG_STATE_B_PERIPHERAL:
  693. case OTG_STATE_B_IDLE:
  694. musb_g_disconnect(musb);
  695. break;
  696. #endif /* GADGET */
  697. default:
  698. WARNING("unhandled DISCONNECT transition (%s)\n",
  699. otg_state_string(musb->xceiv->state));
  700. break;
  701. }
  702. }
  703. /* mentor saves a bit: bus reset and babble share the same irq.
  704. * only host sees babble; only peripheral sees bus reset.
  705. */
  706. if (int_usb & MUSB_INTR_RESET) {
  707. handled = IRQ_HANDLED;
  708. if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
  709. /*
  710. * Looks like non-HS BABBLE can be ignored, but
  711. * HS BABBLE is an error condition. For HS the solution
  712. * is to avoid babble in the first place and fix what
  713. * caused BABBLE. When HS BABBLE happens we can only
  714. * stop the session.
  715. */
  716. if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
  717. dev_dbg(musb->controller, "BABBLE devctl: %02x\n", devctl);
  718. else {
  719. ERR("Stopping host session -- babble\n");
  720. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  721. }
  722. } else if (is_peripheral_capable()) {
  723. dev_dbg(musb->controller, "BUS RESET as %s\n",
  724. otg_state_string(musb->xceiv->state));
  725. switch (musb->xceiv->state) {
  726. #ifdef CONFIG_USB_OTG
  727. case OTG_STATE_A_SUSPEND:
  728. /* We need to ignore disconnect on suspend
  729. * otherwise tusb 2.0 won't reconnect after a
  730. * power cycle, which breaks otg compliance.
  731. */
  732. musb->ignore_disconnect = 1;
  733. musb_g_reset(musb);
  734. /* FALLTHROUGH */
  735. case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
  736. /* never use invalid T(a_wait_bcon) */
  737. dev_dbg(musb->controller, "HNP: in %s, %d msec timeout\n",
  738. otg_state_string(musb->xceiv->state),
  739. TA_WAIT_BCON(musb));
  740. mod_timer(&musb->otg_timer, jiffies
  741. + msecs_to_jiffies(TA_WAIT_BCON(musb)));
  742. break;
  743. case OTG_STATE_A_PERIPHERAL:
  744. musb->ignore_disconnect = 0;
  745. del_timer(&musb->otg_timer);
  746. musb_g_reset(musb);
  747. break;
  748. case OTG_STATE_B_WAIT_ACON:
  749. dev_dbg(musb->controller, "HNP: RESET (%s), to b_peripheral\n",
  750. otg_state_string(musb->xceiv->state));
  751. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  752. musb_g_reset(musb);
  753. break;
  754. #endif
  755. case OTG_STATE_B_IDLE:
  756. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  757. /* FALLTHROUGH */
  758. case OTG_STATE_B_PERIPHERAL:
  759. musb_g_reset(musb);
  760. break;
  761. default:
  762. dev_dbg(musb->controller, "Unhandled BUS RESET as %s\n",
  763. otg_state_string(musb->xceiv->state));
  764. }
  765. }
  766. }
  767. #if 0
  768. /* REVISIT ... this would be for multiplexing periodic endpoints, or
  769. * supporting transfer phasing to prevent exceeding ISO bandwidth
  770. * limits of a given frame or microframe.
  771. *
  772. * It's not needed for peripheral side, which dedicates endpoints;
  773. * though it _might_ use SOF irqs for other purposes.
  774. *
  775. * And it's not currently needed for host side, which also dedicates
  776. * endpoints, relies on TX/RX interval registers, and isn't claimed
  777. * to support ISO transfers yet.
  778. */
  779. if (int_usb & MUSB_INTR_SOF) {
  780. void __iomem *mbase = musb->mregs;
  781. struct musb_hw_ep *ep;
  782. u8 epnum;
  783. u16 frame;
  784. dev_dbg(musb->controller, "START_OF_FRAME\n");
  785. handled = IRQ_HANDLED;
  786. /* start any periodic Tx transfers waiting for current frame */
  787. frame = musb_readw(mbase, MUSB_FRAME);
  788. ep = musb->endpoints;
  789. for (epnum = 1; (epnum < musb->nr_endpoints)
  790. && (musb->epmask >= (1 << epnum));
  791. epnum++, ep++) {
  792. /*
  793. * FIXME handle framecounter wraps (12 bits)
  794. * eliminate duplicated StartUrb logic
  795. */
  796. if (ep->dwWaitFrame >= frame) {
  797. ep->dwWaitFrame = 0;
  798. pr_debug("SOF --> periodic TX%s on %d\n",
  799. ep->tx_channel ? " DMA" : "",
  800. epnum);
  801. if (!ep->tx_channel)
  802. musb_h_tx_start(musb, epnum);
  803. else
  804. cppi_hostdma_start(musb, epnum);
  805. }
  806. } /* end of for loop */
  807. }
  808. #endif
  809. schedule_work(&musb->irq_work);
  810. return handled;
  811. }
  812. /*-------------------------------------------------------------------------*/
  813. /*
  814. * Program the HDRC to start (enable interrupts, dma, etc.).
  815. */
  816. void musb_start(struct musb *musb)
  817. {
  818. void __iomem *regs = musb->mregs;
  819. u8 devctl = musb_readb(regs, MUSB_DEVCTL);
  820. dev_dbg(musb->controller, "<== devctl %02x\n", devctl);
  821. /* Set INT enable registers, enable interrupts */
  822. musb_writew(regs, MUSB_INTRTXE, musb->epmask);
  823. musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  824. musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
  825. musb_writeb(regs, MUSB_TESTMODE, 0);
  826. /* put into basic highspeed mode and start session */
  827. musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
  828. | MUSB_POWER_SOFTCONN
  829. | MUSB_POWER_HSENAB
  830. /* ENSUSPEND wedges tusb */
  831. /* | MUSB_POWER_ENSUSPEND */
  832. );
  833. musb->is_active = 0;
  834. devctl = musb_readb(regs, MUSB_DEVCTL);
  835. devctl &= ~MUSB_DEVCTL_SESSION;
  836. if (is_otg_enabled(musb)) {
  837. /* session started after:
  838. * (a) ID-grounded irq, host mode;
  839. * (b) vbus present/connect IRQ, peripheral mode;
  840. * (c) peripheral initiates, using SRP
  841. */
  842. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  843. musb->is_active = 1;
  844. else
  845. devctl |= MUSB_DEVCTL_SESSION;
  846. } else if (is_host_enabled(musb)) {
  847. /* assume ID pin is hard-wired to ground */
  848. devctl |= MUSB_DEVCTL_SESSION;
  849. } else /* peripheral is enabled */ {
  850. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  851. musb->is_active = 1;
  852. }
  853. musb_platform_enable(musb);
  854. musb_writeb(regs, MUSB_DEVCTL, devctl);
  855. }
  856. static void musb_generic_disable(struct musb *musb)
  857. {
  858. void __iomem *mbase = musb->mregs;
  859. u16 temp;
  860. /* disable interrupts */
  861. musb_writeb(mbase, MUSB_INTRUSBE, 0);
  862. musb_writew(mbase, MUSB_INTRTXE, 0);
  863. musb_writew(mbase, MUSB_INTRRXE, 0);
  864. /* off */
  865. musb_writeb(mbase, MUSB_DEVCTL, 0);
  866. /* flush pending interrupts */
  867. temp = musb_readb(mbase, MUSB_INTRUSB);
  868. temp = musb_readw(mbase, MUSB_INTRTX);
  869. temp = musb_readw(mbase, MUSB_INTRRX);
  870. }
  871. /*
  872. * Make the HDRC stop (disable interrupts, etc.);
  873. * reversible by musb_start
  874. * called on gadget driver unregister
  875. * with controller locked, irqs blocked
  876. * acts as a NOP unless some role activated the hardware
  877. */
  878. void musb_stop(struct musb *musb)
  879. {
  880. /* stop IRQs, timers, ... */
  881. musb_platform_disable(musb);
  882. musb_generic_disable(musb);
  883. dev_dbg(musb->controller, "HDRC disabled\n");
  884. /* FIXME
  885. * - mark host and/or peripheral drivers unusable/inactive
  886. * - disable DMA (and enable it in HdrcStart)
  887. * - make sure we can musb_start() after musb_stop(); with
  888. * OTG mode, gadget driver module rmmod/modprobe cycles that
  889. * - ...
  890. */
  891. musb_platform_try_idle(musb, 0);
  892. }
  893. static void musb_shutdown(struct platform_device *pdev)
  894. {
  895. struct musb *musb = dev_to_musb(&pdev->dev);
  896. unsigned long flags;
  897. pm_runtime_get_sync(musb->controller);
  898. spin_lock_irqsave(&musb->lock, flags);
  899. musb_platform_disable(musb);
  900. musb_generic_disable(musb);
  901. spin_unlock_irqrestore(&musb->lock, flags);
  902. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  903. usb_remove_hcd(musb_to_hcd(musb));
  904. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  905. musb_platform_exit(musb);
  906. pm_runtime_put(musb->controller);
  907. /* FIXME power down */
  908. }
  909. /*-------------------------------------------------------------------------*/
  910. /*
  911. * The silicon either has hard-wired endpoint configurations, or else
  912. * "dynamic fifo" sizing. The driver has support for both, though at this
  913. * writing only the dynamic sizing is very well tested. Since we switched
  914. * away from compile-time hardware parameters, we can no longer rely on
  915. * dead code elimination to leave only the relevant one in the object file.
  916. *
  917. * We don't currently use dynamic fifo setup capability to do anything
  918. * more than selecting one of a bunch of predefined configurations.
  919. */
  920. #if defined(CONFIG_USB_MUSB_TUSB6010) || defined(CONFIG_USB_MUSB_OMAP2PLUS) \
  921. || defined(CONFIG_USB_MUSB_AM35X)
  922. static ushort __initdata fifo_mode = 4;
  923. #elif defined(CONFIG_USB_MUSB_UX500)
  924. static ushort __initdata fifo_mode = 5;
  925. #else
  926. static ushort __initdata fifo_mode = 2;
  927. #endif
  928. /* "modprobe ... fifo_mode=1" etc */
  929. module_param(fifo_mode, ushort, 0);
  930. MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
  931. /*
  932. * tables defining fifo_mode values. define more if you like.
  933. * for host side, make sure both halves of ep1 are set up.
  934. */
  935. /* mode 0 - fits in 2KB */
  936. static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
  937. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  938. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  939. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
  940. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  941. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  942. };
  943. /* mode 1 - fits in 4KB */
  944. static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
  945. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  946. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  947. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  948. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  949. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  950. };
  951. /* mode 2 - fits in 4KB */
  952. static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
  953. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  954. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  955. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  956. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  957. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  958. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  959. };
  960. /* mode 3 - fits in 4KB */
  961. static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
  962. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  963. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  964. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  965. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  966. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  967. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  968. };
  969. /* mode 4 - fits in 16KB */
  970. static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
  971. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  972. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  973. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  974. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  975. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  976. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  977. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  978. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  979. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  980. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  981. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  982. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  983. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  984. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  985. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
  986. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
  987. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
  988. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
  989. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
  990. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
  991. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
  992. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
  993. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
  994. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
  995. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
  996. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  997. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  998. };
  999. /* mode 5 - fits in 8KB */
  1000. static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
  1001. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  1002. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  1003. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  1004. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  1005. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  1006. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  1007. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  1008. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  1009. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  1010. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  1011. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
  1012. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
  1013. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
  1014. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
  1015. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
  1016. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
  1017. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
  1018. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
  1019. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
  1020. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
  1021. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
  1022. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
  1023. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
  1024. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
  1025. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
  1026. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1027. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1028. };
  1029. /*
  1030. * configure a fifo; for non-shared endpoints, this may be called
  1031. * once for a tx fifo and once for an rx fifo.
  1032. *
  1033. * returns negative errno or offset for next fifo.
  1034. */
  1035. static int __init
  1036. fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
  1037. const struct musb_fifo_cfg *cfg, u16 offset)
  1038. {
  1039. void __iomem *mbase = musb->mregs;
  1040. int size = 0;
  1041. u16 maxpacket = cfg->maxpacket;
  1042. u16 c_off = offset >> 3;
  1043. u8 c_size;
  1044. /* expect hw_ep has already been zero-initialized */
  1045. size = ffs(max(maxpacket, (u16) 8)) - 1;
  1046. maxpacket = 1 << size;
  1047. c_size = size - 3;
  1048. if (cfg->mode == BUF_DOUBLE) {
  1049. if ((offset + (maxpacket << 1)) >
  1050. (1 << (musb->config->ram_bits + 2)))
  1051. return -EMSGSIZE;
  1052. c_size |= MUSB_FIFOSZ_DPB;
  1053. } else {
  1054. if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
  1055. return -EMSGSIZE;
  1056. }
  1057. /* configure the FIFO */
  1058. musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
  1059. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1060. /* EP0 reserved endpoint for control, bidirectional;
  1061. * EP1 reserved for bulk, two unidirection halves.
  1062. */
  1063. if (hw_ep->epnum == 1)
  1064. musb->bulk_ep = hw_ep;
  1065. /* REVISIT error check: be sure ep0 can both rx and tx ... */
  1066. #endif
  1067. switch (cfg->style) {
  1068. case FIFO_TX:
  1069. musb_write_txfifosz(mbase, c_size);
  1070. musb_write_txfifoadd(mbase, c_off);
  1071. hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1072. hw_ep->max_packet_sz_tx = maxpacket;
  1073. break;
  1074. case FIFO_RX:
  1075. musb_write_rxfifosz(mbase, c_size);
  1076. musb_write_rxfifoadd(mbase, c_off);
  1077. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1078. hw_ep->max_packet_sz_rx = maxpacket;
  1079. break;
  1080. case FIFO_RXTX:
  1081. musb_write_txfifosz(mbase, c_size);
  1082. musb_write_txfifoadd(mbase, c_off);
  1083. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1084. hw_ep->max_packet_sz_rx = maxpacket;
  1085. musb_write_rxfifosz(mbase, c_size);
  1086. musb_write_rxfifoadd(mbase, c_off);
  1087. hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
  1088. hw_ep->max_packet_sz_tx = maxpacket;
  1089. hw_ep->is_shared_fifo = true;
  1090. break;
  1091. }
  1092. /* NOTE rx and tx endpoint irqs aren't managed separately,
  1093. * which happens to be ok
  1094. */
  1095. musb->epmask |= (1 << hw_ep->epnum);
  1096. return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
  1097. }
  1098. static struct musb_fifo_cfg __initdata ep0_cfg = {
  1099. .style = FIFO_RXTX, .maxpacket = 64,
  1100. };
  1101. static int __init ep_config_from_table(struct musb *musb)
  1102. {
  1103. const struct musb_fifo_cfg *cfg;
  1104. unsigned i, n;
  1105. int offset;
  1106. struct musb_hw_ep *hw_ep = musb->endpoints;
  1107. if (musb->config->fifo_cfg) {
  1108. cfg = musb->config->fifo_cfg;
  1109. n = musb->config->fifo_cfg_size;
  1110. goto done;
  1111. }
  1112. switch (fifo_mode) {
  1113. default:
  1114. fifo_mode = 0;
  1115. /* FALLTHROUGH */
  1116. case 0:
  1117. cfg = mode_0_cfg;
  1118. n = ARRAY_SIZE(mode_0_cfg);
  1119. break;
  1120. case 1:
  1121. cfg = mode_1_cfg;
  1122. n = ARRAY_SIZE(mode_1_cfg);
  1123. break;
  1124. case 2:
  1125. cfg = mode_2_cfg;
  1126. n = ARRAY_SIZE(mode_2_cfg);
  1127. break;
  1128. case 3:
  1129. cfg = mode_3_cfg;
  1130. n = ARRAY_SIZE(mode_3_cfg);
  1131. break;
  1132. case 4:
  1133. cfg = mode_4_cfg;
  1134. n = ARRAY_SIZE(mode_4_cfg);
  1135. break;
  1136. case 5:
  1137. cfg = mode_5_cfg;
  1138. n = ARRAY_SIZE(mode_5_cfg);
  1139. break;
  1140. }
  1141. printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
  1142. musb_driver_name, fifo_mode);
  1143. done:
  1144. offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
  1145. /* assert(offset > 0) */
  1146. /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
  1147. * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
  1148. */
  1149. for (i = 0; i < n; i++) {
  1150. u8 epn = cfg->hw_ep_num;
  1151. if (epn >= musb->config->num_eps) {
  1152. pr_debug("%s: invalid ep %d\n",
  1153. musb_driver_name, epn);
  1154. return -EINVAL;
  1155. }
  1156. offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
  1157. if (offset < 0) {
  1158. pr_debug("%s: mem overrun, ep %d\n",
  1159. musb_driver_name, epn);
  1160. return -EINVAL;
  1161. }
  1162. epn++;
  1163. musb->nr_endpoints = max(epn, musb->nr_endpoints);
  1164. }
  1165. printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
  1166. musb_driver_name,
  1167. n + 1, musb->config->num_eps * 2 - 1,
  1168. offset, (1 << (musb->config->ram_bits + 2)));
  1169. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1170. if (!musb->bulk_ep) {
  1171. pr_debug("%s: missing bulk\n", musb_driver_name);
  1172. return -EINVAL;
  1173. }
  1174. #endif
  1175. return 0;
  1176. }
  1177. /*
  1178. * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
  1179. * @param musb the controller
  1180. */
  1181. static int __init ep_config_from_hw(struct musb *musb)
  1182. {
  1183. u8 epnum = 0;
  1184. struct musb_hw_ep *hw_ep;
  1185. void *mbase = musb->mregs;
  1186. int ret = 0;
  1187. dev_dbg(musb->controller, "<== static silicon ep config\n");
  1188. /* FIXME pick up ep0 maxpacket size */
  1189. for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
  1190. musb_ep_select(mbase, epnum);
  1191. hw_ep = musb->endpoints + epnum;
  1192. ret = musb_read_fifosize(musb, hw_ep, epnum);
  1193. if (ret < 0)
  1194. break;
  1195. /* FIXME set up hw_ep->{rx,tx}_double_buffered */
  1196. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1197. /* pick an RX/TX endpoint for bulk */
  1198. if (hw_ep->max_packet_sz_tx < 512
  1199. || hw_ep->max_packet_sz_rx < 512)
  1200. continue;
  1201. /* REVISIT: this algorithm is lazy, we should at least
  1202. * try to pick a double buffered endpoint.
  1203. */
  1204. if (musb->bulk_ep)
  1205. continue;
  1206. musb->bulk_ep = hw_ep;
  1207. #endif
  1208. }
  1209. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1210. if (!musb->bulk_ep) {
  1211. pr_debug("%s: missing bulk\n", musb_driver_name);
  1212. return -EINVAL;
  1213. }
  1214. #endif
  1215. return 0;
  1216. }
  1217. enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
  1218. /* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
  1219. * configure endpoints, or take their config from silicon
  1220. */
  1221. static int __init musb_core_init(u16 musb_type, struct musb *musb)
  1222. {
  1223. u8 reg;
  1224. char *type;
  1225. char aInfo[90], aRevision[32], aDate[12];
  1226. void __iomem *mbase = musb->mregs;
  1227. int status = 0;
  1228. int i;
  1229. /* log core options (read using indexed model) */
  1230. reg = musb_read_configdata(mbase);
  1231. strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
  1232. if (reg & MUSB_CONFIGDATA_DYNFIFO) {
  1233. strcat(aInfo, ", dyn FIFOs");
  1234. musb->dyn_fifo = true;
  1235. }
  1236. if (reg & MUSB_CONFIGDATA_MPRXE) {
  1237. strcat(aInfo, ", bulk combine");
  1238. musb->bulk_combine = true;
  1239. }
  1240. if (reg & MUSB_CONFIGDATA_MPTXE) {
  1241. strcat(aInfo, ", bulk split");
  1242. musb->bulk_split = true;
  1243. }
  1244. if (reg & MUSB_CONFIGDATA_HBRXE) {
  1245. strcat(aInfo, ", HB-ISO Rx");
  1246. musb->hb_iso_rx = true;
  1247. }
  1248. if (reg & MUSB_CONFIGDATA_HBTXE) {
  1249. strcat(aInfo, ", HB-ISO Tx");
  1250. musb->hb_iso_tx = true;
  1251. }
  1252. if (reg & MUSB_CONFIGDATA_SOFTCONE)
  1253. strcat(aInfo, ", SoftConn");
  1254. printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
  1255. musb_driver_name, reg, aInfo);
  1256. aDate[0] = 0;
  1257. if (MUSB_CONTROLLER_MHDRC == musb_type) {
  1258. musb->is_multipoint = 1;
  1259. type = "M";
  1260. } else {
  1261. musb->is_multipoint = 0;
  1262. type = "";
  1263. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1264. #ifndef CONFIG_USB_OTG_BLACKLIST_HUB
  1265. printk(KERN_ERR
  1266. "%s: kernel must blacklist external hubs\n",
  1267. musb_driver_name);
  1268. #endif
  1269. #endif
  1270. }
  1271. /* log release info */
  1272. musb->hwvers = musb_read_hwvers(mbase);
  1273. snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
  1274. MUSB_HWVERS_MINOR(musb->hwvers),
  1275. (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
  1276. printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
  1277. musb_driver_name, type, aRevision, aDate);
  1278. /* configure ep0 */
  1279. musb_configure_ep0(musb);
  1280. /* discover endpoint configuration */
  1281. musb->nr_endpoints = 1;
  1282. musb->epmask = 1;
  1283. if (musb->dyn_fifo)
  1284. status = ep_config_from_table(musb);
  1285. else
  1286. status = ep_config_from_hw(musb);
  1287. if (status < 0)
  1288. return status;
  1289. /* finish init, and print endpoint config */
  1290. for (i = 0; i < musb->nr_endpoints; i++) {
  1291. struct musb_hw_ep *hw_ep = musb->endpoints + i;
  1292. hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
  1293. #ifdef CONFIG_USB_MUSB_TUSB6010
  1294. hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
  1295. hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
  1296. hw_ep->fifo_sync_va =
  1297. musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
  1298. if (i == 0)
  1299. hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
  1300. else
  1301. hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
  1302. #endif
  1303. hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
  1304. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1305. hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
  1306. hw_ep->rx_reinit = 1;
  1307. hw_ep->tx_reinit = 1;
  1308. #endif
  1309. if (hw_ep->max_packet_sz_tx) {
  1310. dev_dbg(musb->controller,
  1311. "%s: hw_ep %d%s, %smax %d\n",
  1312. musb_driver_name, i,
  1313. hw_ep->is_shared_fifo ? "shared" : "tx",
  1314. hw_ep->tx_double_buffered
  1315. ? "doublebuffer, " : "",
  1316. hw_ep->max_packet_sz_tx);
  1317. }
  1318. if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
  1319. dev_dbg(musb->controller,
  1320. "%s: hw_ep %d%s, %smax %d\n",
  1321. musb_driver_name, i,
  1322. "rx",
  1323. hw_ep->rx_double_buffered
  1324. ? "doublebuffer, " : "",
  1325. hw_ep->max_packet_sz_rx);
  1326. }
  1327. if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
  1328. dev_dbg(musb->controller, "hw_ep %d not configured\n", i);
  1329. }
  1330. return 0;
  1331. }
  1332. /*-------------------------------------------------------------------------*/
  1333. #if defined(CONFIG_SOC_OMAP2430) || defined(CONFIG_SOC_OMAP3430) || \
  1334. defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_ARCH_U8500) || \
  1335. defined(CONFIG_ARCH_U5500)
  1336. static irqreturn_t generic_interrupt(int irq, void *__hci)
  1337. {
  1338. unsigned long flags;
  1339. irqreturn_t retval = IRQ_NONE;
  1340. struct musb *musb = __hci;
  1341. spin_lock_irqsave(&musb->lock, flags);
  1342. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  1343. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  1344. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  1345. if (musb->int_usb || musb->int_tx || musb->int_rx)
  1346. retval = musb_interrupt(musb);
  1347. spin_unlock_irqrestore(&musb->lock, flags);
  1348. return retval;
  1349. }
  1350. #else
  1351. #define generic_interrupt NULL
  1352. #endif
  1353. /*
  1354. * handle all the irqs defined by the HDRC core. for now we expect: other
  1355. * irq sources (phy, dma, etc) will be handled first, musb->int_* values
  1356. * will be assigned, and the irq will already have been acked.
  1357. *
  1358. * called in irq context with spinlock held, irqs blocked
  1359. */
  1360. irqreturn_t musb_interrupt(struct musb *musb)
  1361. {
  1362. irqreturn_t retval = IRQ_NONE;
  1363. u8 devctl, power;
  1364. int ep_num;
  1365. u32 reg;
  1366. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1367. power = musb_readb(musb->mregs, MUSB_POWER);
  1368. dev_dbg(musb->controller, "** IRQ %s usb%04x tx%04x rx%04x\n",
  1369. (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
  1370. musb->int_usb, musb->int_tx, musb->int_rx);
  1371. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1372. if (is_otg_enabled(musb) || is_peripheral_enabled(musb))
  1373. if (!musb->gadget_driver) {
  1374. dev_dbg(musb->controller, "No gadget driver loaded\n");
  1375. return IRQ_HANDLED;
  1376. }
  1377. #endif
  1378. /* the core can interrupt us for multiple reasons; docs have
  1379. * a generic interrupt flowchart to follow
  1380. */
  1381. if (musb->int_usb)
  1382. retval |= musb_stage0_irq(musb, musb->int_usb,
  1383. devctl, power);
  1384. /* "stage 1" is handling endpoint irqs */
  1385. /* handle endpoint 0 first */
  1386. if (musb->int_tx & 1) {
  1387. if (devctl & MUSB_DEVCTL_HM)
  1388. retval |= musb_h_ep0_irq(musb);
  1389. else
  1390. retval |= musb_g_ep0_irq(musb);
  1391. }
  1392. /* RX on endpoints 1-15 */
  1393. reg = musb->int_rx >> 1;
  1394. ep_num = 1;
  1395. while (reg) {
  1396. if (reg & 1) {
  1397. /* musb_ep_select(musb->mregs, ep_num); */
  1398. /* REVISIT just retval = ep->rx_irq(...) */
  1399. retval = IRQ_HANDLED;
  1400. if (devctl & MUSB_DEVCTL_HM) {
  1401. if (is_host_capable())
  1402. musb_host_rx(musb, ep_num);
  1403. } else {
  1404. if (is_peripheral_capable())
  1405. musb_g_rx(musb, ep_num);
  1406. }
  1407. }
  1408. reg >>= 1;
  1409. ep_num++;
  1410. }
  1411. /* TX on endpoints 1-15 */
  1412. reg = musb->int_tx >> 1;
  1413. ep_num = 1;
  1414. while (reg) {
  1415. if (reg & 1) {
  1416. /* musb_ep_select(musb->mregs, ep_num); */
  1417. /* REVISIT just retval |= ep->tx_irq(...) */
  1418. retval = IRQ_HANDLED;
  1419. if (devctl & MUSB_DEVCTL_HM) {
  1420. if (is_host_capable())
  1421. musb_host_tx(musb, ep_num);
  1422. } else {
  1423. if (is_peripheral_capable())
  1424. musb_g_tx(musb, ep_num);
  1425. }
  1426. }
  1427. reg >>= 1;
  1428. ep_num++;
  1429. }
  1430. return retval;
  1431. }
  1432. EXPORT_SYMBOL_GPL(musb_interrupt);
  1433. #ifndef CONFIG_MUSB_PIO_ONLY
  1434. static int __initdata use_dma = 1;
  1435. /* "modprobe ... use_dma=0" etc */
  1436. module_param(use_dma, bool, 0);
  1437. MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
  1438. void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
  1439. {
  1440. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1441. /* called with controller lock already held */
  1442. if (!epnum) {
  1443. #ifndef CONFIG_USB_TUSB_OMAP_DMA
  1444. if (!is_cppi_enabled()) {
  1445. /* endpoint 0 */
  1446. if (devctl & MUSB_DEVCTL_HM)
  1447. musb_h_ep0_irq(musb);
  1448. else
  1449. musb_g_ep0_irq(musb);
  1450. }
  1451. #endif
  1452. } else {
  1453. /* endpoints 1..15 */
  1454. if (transmit) {
  1455. if (devctl & MUSB_DEVCTL_HM) {
  1456. if (is_host_capable())
  1457. musb_host_tx(musb, epnum);
  1458. } else {
  1459. if (is_peripheral_capable())
  1460. musb_g_tx(musb, epnum);
  1461. }
  1462. } else {
  1463. /* receive */
  1464. if (devctl & MUSB_DEVCTL_HM) {
  1465. if (is_host_capable())
  1466. musb_host_rx(musb, epnum);
  1467. } else {
  1468. if (is_peripheral_capable())
  1469. musb_g_rx(musb, epnum);
  1470. }
  1471. }
  1472. }
  1473. }
  1474. #else
  1475. #define use_dma 0
  1476. #endif
  1477. /*-------------------------------------------------------------------------*/
  1478. #ifdef CONFIG_SYSFS
  1479. static ssize_t
  1480. musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
  1481. {
  1482. struct musb *musb = dev_to_musb(dev);
  1483. unsigned long flags;
  1484. int ret = -EINVAL;
  1485. spin_lock_irqsave(&musb->lock, flags);
  1486. ret = sprintf(buf, "%s\n", otg_state_string(musb->xceiv->state));
  1487. spin_unlock_irqrestore(&musb->lock, flags);
  1488. return ret;
  1489. }
  1490. static ssize_t
  1491. musb_mode_store(struct device *dev, struct device_attribute *attr,
  1492. const char *buf, size_t n)
  1493. {
  1494. struct musb *musb = dev_to_musb(dev);
  1495. unsigned long flags;
  1496. int status;
  1497. spin_lock_irqsave(&musb->lock, flags);
  1498. if (sysfs_streq(buf, "host"))
  1499. status = musb_platform_set_mode(musb, MUSB_HOST);
  1500. else if (sysfs_streq(buf, "peripheral"))
  1501. status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
  1502. else if (sysfs_streq(buf, "otg"))
  1503. status = musb_platform_set_mode(musb, MUSB_OTG);
  1504. else
  1505. status = -EINVAL;
  1506. spin_unlock_irqrestore(&musb->lock, flags);
  1507. return (status == 0) ? n : status;
  1508. }
  1509. static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
  1510. static ssize_t
  1511. musb_vbus_store(struct device *dev, struct device_attribute *attr,
  1512. const char *buf, size_t n)
  1513. {
  1514. struct musb *musb = dev_to_musb(dev);
  1515. unsigned long flags;
  1516. unsigned long val;
  1517. if (sscanf(buf, "%lu", &val) < 1) {
  1518. dev_err(dev, "Invalid VBUS timeout ms value\n");
  1519. return -EINVAL;
  1520. }
  1521. spin_lock_irqsave(&musb->lock, flags);
  1522. /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
  1523. musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
  1524. if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
  1525. musb->is_active = 0;
  1526. musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
  1527. spin_unlock_irqrestore(&musb->lock, flags);
  1528. return n;
  1529. }
  1530. static ssize_t
  1531. musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
  1532. {
  1533. struct musb *musb = dev_to_musb(dev);
  1534. unsigned long flags;
  1535. unsigned long val;
  1536. int vbus;
  1537. spin_lock_irqsave(&musb->lock, flags);
  1538. val = musb->a_wait_bcon;
  1539. /* FIXME get_vbus_status() is normally #defined as false...
  1540. * and is effectively TUSB-specific.
  1541. */
  1542. vbus = musb_platform_get_vbus_status(musb);
  1543. spin_unlock_irqrestore(&musb->lock, flags);
  1544. return sprintf(buf, "Vbus %s, timeout %lu msec\n",
  1545. vbus ? "on" : "off", val);
  1546. }
  1547. static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
  1548. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1549. /* Gadget drivers can't know that a host is connected so they might want
  1550. * to start SRP, but users can. This allows userspace to trigger SRP.
  1551. */
  1552. static ssize_t
  1553. musb_srp_store(struct device *dev, struct device_attribute *attr,
  1554. const char *buf, size_t n)
  1555. {
  1556. struct musb *musb = dev_to_musb(dev);
  1557. unsigned short srp;
  1558. if (sscanf(buf, "%hu", &srp) != 1
  1559. || (srp != 1)) {
  1560. dev_err(dev, "SRP: Value must be 1\n");
  1561. return -EINVAL;
  1562. }
  1563. if (srp == 1)
  1564. musb_g_wakeup(musb);
  1565. return n;
  1566. }
  1567. static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
  1568. #endif /* CONFIG_USB_GADGET_MUSB_HDRC */
  1569. static struct attribute *musb_attributes[] = {
  1570. &dev_attr_mode.attr,
  1571. &dev_attr_vbus.attr,
  1572. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1573. &dev_attr_srp.attr,
  1574. #endif
  1575. NULL
  1576. };
  1577. static const struct attribute_group musb_attr_group = {
  1578. .attrs = musb_attributes,
  1579. };
  1580. #endif /* sysfs */
  1581. /* Only used to provide driver mode change events */
  1582. static void musb_irq_work(struct work_struct *data)
  1583. {
  1584. struct musb *musb = container_of(data, struct musb, irq_work);
  1585. static int old_state;
  1586. if (musb->xceiv->state != old_state) {
  1587. old_state = musb->xceiv->state;
  1588. sysfs_notify(&musb->controller->kobj, NULL, "mode");
  1589. }
  1590. }
  1591. /* --------------------------------------------------------------------------
  1592. * Init support
  1593. */
  1594. static struct musb *__init
  1595. allocate_instance(struct device *dev,
  1596. struct musb_hdrc_config *config, void __iomem *mbase)
  1597. {
  1598. struct musb *musb;
  1599. struct musb_hw_ep *ep;
  1600. int epnum;
  1601. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1602. struct usb_hcd *hcd;
  1603. hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
  1604. if (!hcd)
  1605. return NULL;
  1606. /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
  1607. musb = hcd_to_musb(hcd);
  1608. INIT_LIST_HEAD(&musb->control);
  1609. INIT_LIST_HEAD(&musb->in_bulk);
  1610. INIT_LIST_HEAD(&musb->out_bulk);
  1611. hcd->uses_new_polling = 1;
  1612. hcd->has_tt = 1;
  1613. musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
  1614. musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
  1615. #else
  1616. musb = kzalloc(sizeof *musb, GFP_KERNEL);
  1617. if (!musb)
  1618. return NULL;
  1619. #endif
  1620. dev_set_drvdata(dev, musb);
  1621. musb->mregs = mbase;
  1622. musb->ctrl_base = mbase;
  1623. musb->nIrq = -ENODEV;
  1624. musb->config = config;
  1625. BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
  1626. for (epnum = 0, ep = musb->endpoints;
  1627. epnum < musb->config->num_eps;
  1628. epnum++, ep++) {
  1629. ep->musb = musb;
  1630. ep->epnum = epnum;
  1631. }
  1632. musb->controller = dev;
  1633. return musb;
  1634. }
  1635. static void musb_free(struct musb *musb)
  1636. {
  1637. /* this has multiple entry modes. it handles fault cleanup after
  1638. * probe(), where things may be partially set up, as well as rmmod
  1639. * cleanup after everything's been de-activated.
  1640. */
  1641. #ifdef CONFIG_SYSFS
  1642. sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
  1643. #endif
  1644. #ifdef CONFIG_USB_GADGET_MUSB_HDRC
  1645. musb_gadget_cleanup(musb);
  1646. #endif
  1647. if (musb->nIrq >= 0) {
  1648. if (musb->irq_wake)
  1649. disable_irq_wake(musb->nIrq);
  1650. free_irq(musb->nIrq, musb);
  1651. }
  1652. if (is_dma_capable() && musb->dma_controller) {
  1653. struct dma_controller *c = musb->dma_controller;
  1654. (void) c->stop(c);
  1655. dma_controller_destroy(c);
  1656. }
  1657. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  1658. usb_put_hcd(musb_to_hcd(musb));
  1659. #else
  1660. kfree(musb);
  1661. #endif
  1662. }
  1663. /*
  1664. * Perform generic per-controller initialization.
  1665. *
  1666. * @pDevice: the controller (already clocked, etc)
  1667. * @nIrq: irq
  1668. * @mregs: virtual address of controller registers,
  1669. * not yet corrected for platform-specific offsets
  1670. */
  1671. static int __init
  1672. musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
  1673. {
  1674. int status;
  1675. struct musb *musb;
  1676. struct musb_hdrc_platform_data *plat = dev->platform_data;
  1677. /* The driver might handle more features than the board; OK.
  1678. * Fail when the board needs a feature that's not enabled.
  1679. */
  1680. if (!plat) {
  1681. dev_dbg(dev, "no platform_data?\n");
  1682. status = -ENODEV;
  1683. goto fail0;
  1684. }
  1685. /* allocate */
  1686. musb = allocate_instance(dev, plat->config, ctrl);
  1687. if (!musb) {
  1688. status = -ENOMEM;
  1689. goto fail0;
  1690. }
  1691. pm_runtime_use_autosuspend(musb->controller);
  1692. pm_runtime_set_autosuspend_delay(musb->controller, 200);
  1693. pm_runtime_enable(musb->controller);
  1694. spin_lock_init(&musb->lock);
  1695. musb->board_mode = plat->mode;
  1696. musb->board_set_power = plat->set_power;
  1697. musb->min_power = plat->min_power;
  1698. musb->ops = plat->platform_ops;
  1699. /* The musb_platform_init() call:
  1700. * - adjusts musb->mregs and musb->isr if needed,
  1701. * - may initialize an integrated tranceiver
  1702. * - initializes musb->xceiv, usually by otg_get_transceiver()
  1703. * - stops powering VBUS
  1704. *
  1705. * There are various transciever configurations. Blackfin,
  1706. * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
  1707. * external/discrete ones in various flavors (twl4030 family,
  1708. * isp1504, non-OTG, etc) mostly hooking up through ULPI.
  1709. */
  1710. musb->isr = generic_interrupt;
  1711. status = musb_platform_init(musb);
  1712. if (status < 0)
  1713. goto fail1;
  1714. if (!musb->isr) {
  1715. status = -ENODEV;
  1716. goto fail3;
  1717. }
  1718. if (!musb->xceiv->io_ops) {
  1719. musb->xceiv->io_priv = musb->mregs;
  1720. musb->xceiv->io_ops = &musb_ulpi_access;
  1721. }
  1722. #ifndef CONFIG_MUSB_PIO_ONLY
  1723. if (use_dma && dev->dma_mask) {
  1724. struct dma_controller *c;
  1725. c = dma_controller_create(musb, musb->mregs);
  1726. musb->dma_controller = c;
  1727. if (c)
  1728. (void) c->start(c);
  1729. }
  1730. #endif
  1731. /* ideally this would be abstracted in platform setup */
  1732. if (!is_dma_capable() || !musb->dma_controller)
  1733. dev->dma_mask = NULL;
  1734. /* be sure interrupts are disabled before connecting ISR */
  1735. musb_platform_disable(musb);
  1736. musb_generic_disable(musb);
  1737. /* setup musb parts of the core (especially endpoints) */
  1738. status = musb_core_init(plat->config->multipoint
  1739. ? MUSB_CONTROLLER_MHDRC
  1740. : MUSB_CONTROLLER_HDRC, musb);
  1741. if (status < 0)
  1742. goto fail3;
  1743. #ifdef CONFIG_USB_MUSB_OTG
  1744. setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
  1745. #endif
  1746. /* Init IRQ workqueue before request_irq */
  1747. INIT_WORK(&musb->irq_work, musb_irq_work);
  1748. /* attach to the IRQ */
  1749. if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
  1750. dev_err(dev, "request_irq %d failed!\n", nIrq);
  1751. status = -ENODEV;
  1752. goto fail3;
  1753. }
  1754. musb->nIrq = nIrq;
  1755. /* FIXME this handles wakeup irqs wrong */
  1756. if (enable_irq_wake(nIrq) == 0) {
  1757. musb->irq_wake = 1;
  1758. device_init_wakeup(dev, 1);
  1759. } else {
  1760. musb->irq_wake = 0;
  1761. }
  1762. /* host side needs more setup */
  1763. if (is_host_enabled(musb)) {
  1764. struct usb_hcd *hcd = musb_to_hcd(musb);
  1765. otg_set_host(musb->xceiv, &hcd->self);
  1766. if (is_otg_enabled(musb))
  1767. hcd->self.otg_port = 1;
  1768. musb->xceiv->host = &hcd->self;
  1769. hcd->power_budget = 2 * (plat->power ? : 250);
  1770. /* program PHY to use external vBus if required */
  1771. if (plat->extvbus) {
  1772. u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1773. busctl |= MUSB_ULPI_USE_EXTVBUS;
  1774. musb_write_ulpi_buscontrol(musb->mregs, busctl);
  1775. }
  1776. }
  1777. /* For the host-only role, we can activate right away.
  1778. * (We expect the ID pin to be forcibly grounded!!)
  1779. * Otherwise, wait till the gadget driver hooks up.
  1780. */
  1781. if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
  1782. struct usb_hcd *hcd = musb_to_hcd(musb);
  1783. MUSB_HST_MODE(musb);
  1784. musb->xceiv->default_a = 1;
  1785. musb->xceiv->state = OTG_STATE_A_IDLE;
  1786. status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1787. hcd->self.uses_pio_for_control = 1;
  1788. dev_dbg(musb->controller, "%s mode, status %d, devctl %02x %c\n",
  1789. "HOST", status,
  1790. musb_readb(musb->mregs, MUSB_DEVCTL),
  1791. (musb_readb(musb->mregs, MUSB_DEVCTL)
  1792. & MUSB_DEVCTL_BDEVICE
  1793. ? 'B' : 'A'));
  1794. } else /* peripheral is enabled */ {
  1795. MUSB_DEV_MODE(musb);
  1796. musb->xceiv->default_a = 0;
  1797. musb->xceiv->state = OTG_STATE_B_IDLE;
  1798. status = musb_gadget_setup(musb);
  1799. dev_dbg(musb->controller, "%s mode, status %d, dev%02x\n",
  1800. is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
  1801. status,
  1802. musb_readb(musb->mregs, MUSB_DEVCTL));
  1803. }
  1804. if (status < 0)
  1805. goto fail3;
  1806. status = musb_init_debugfs(musb);
  1807. if (status < 0)
  1808. goto fail4;
  1809. #ifdef CONFIG_SYSFS
  1810. status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
  1811. if (status)
  1812. goto fail5;
  1813. #endif
  1814. dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
  1815. ({char *s;
  1816. switch (musb->board_mode) {
  1817. case MUSB_HOST: s = "Host"; break;
  1818. case MUSB_PERIPHERAL: s = "Peripheral"; break;
  1819. default: s = "OTG"; break;
  1820. }; s; }),
  1821. ctrl,
  1822. (is_dma_capable() && musb->dma_controller)
  1823. ? "DMA" : "PIO",
  1824. musb->nIrq);
  1825. return 0;
  1826. fail5:
  1827. musb_exit_debugfs(musb);
  1828. fail4:
  1829. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  1830. usb_remove_hcd(musb_to_hcd(musb));
  1831. else
  1832. musb_gadget_cleanup(musb);
  1833. fail3:
  1834. if (musb->irq_wake)
  1835. device_init_wakeup(dev, 0);
  1836. musb_platform_exit(musb);
  1837. fail1:
  1838. dev_err(musb->controller,
  1839. "musb_init_controller failed with status %d\n", status);
  1840. musb_free(musb);
  1841. fail0:
  1842. return status;
  1843. }
  1844. /*-------------------------------------------------------------------------*/
  1845. /* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
  1846. * bridge to a platform device; this driver then suffices.
  1847. */
  1848. #ifndef CONFIG_MUSB_PIO_ONLY
  1849. static u64 *orig_dma_mask;
  1850. #endif
  1851. static int __init musb_probe(struct platform_device *pdev)
  1852. {
  1853. struct device *dev = &pdev->dev;
  1854. int irq = platform_get_irq_byname(pdev, "mc");
  1855. int status;
  1856. struct resource *iomem;
  1857. void __iomem *base;
  1858. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1859. if (!iomem || irq <= 0)
  1860. return -ENODEV;
  1861. base = ioremap(iomem->start, resource_size(iomem));
  1862. if (!base) {
  1863. dev_err(dev, "ioremap failed\n");
  1864. return -ENOMEM;
  1865. }
  1866. #ifndef CONFIG_MUSB_PIO_ONLY
  1867. /* clobbered by use_dma=n */
  1868. orig_dma_mask = dev->dma_mask;
  1869. #endif
  1870. status = musb_init_controller(dev, irq, base);
  1871. if (status < 0)
  1872. iounmap(base);
  1873. return status;
  1874. }
  1875. static int __exit musb_remove(struct platform_device *pdev)
  1876. {
  1877. struct musb *musb = dev_to_musb(&pdev->dev);
  1878. void __iomem *ctrl_base = musb->ctrl_base;
  1879. /* this gets called on rmmod.
  1880. * - Host mode: host may still be active
  1881. * - Peripheral mode: peripheral is deactivated (or never-activated)
  1882. * - OTG mode: both roles are deactivated (or never-activated)
  1883. */
  1884. pm_runtime_get_sync(musb->controller);
  1885. musb_exit_debugfs(musb);
  1886. musb_shutdown(pdev);
  1887. pm_runtime_put(musb->controller);
  1888. musb_free(musb);
  1889. iounmap(ctrl_base);
  1890. device_init_wakeup(&pdev->dev, 0);
  1891. #ifndef CONFIG_MUSB_PIO_ONLY
  1892. pdev->dev.dma_mask = orig_dma_mask;
  1893. #endif
  1894. return 0;
  1895. }
  1896. #ifdef CONFIG_PM
  1897. static void musb_save_context(struct musb *musb)
  1898. {
  1899. int i;
  1900. void __iomem *musb_base = musb->mregs;
  1901. void __iomem *epio;
  1902. if (is_host_enabled(musb)) {
  1903. musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
  1904. musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
  1905. musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1906. }
  1907. musb->context.power = musb_readb(musb_base, MUSB_POWER);
  1908. musb->context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
  1909. musb->context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
  1910. musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
  1911. musb->context.index = musb_readb(musb_base, MUSB_INDEX);
  1912. musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
  1913. for (i = 0; i < musb->config->num_eps; ++i) {
  1914. epio = musb->endpoints[i].regs;
  1915. musb->context.index_regs[i].txmaxp =
  1916. musb_readw(epio, MUSB_TXMAXP);
  1917. musb->context.index_regs[i].txcsr =
  1918. musb_readw(epio, MUSB_TXCSR);
  1919. musb->context.index_regs[i].rxmaxp =
  1920. musb_readw(epio, MUSB_RXMAXP);
  1921. musb->context.index_regs[i].rxcsr =
  1922. musb_readw(epio, MUSB_RXCSR);
  1923. if (musb->dyn_fifo) {
  1924. musb->context.index_regs[i].txfifoadd =
  1925. musb_read_txfifoadd(musb_base);
  1926. musb->context.index_regs[i].rxfifoadd =
  1927. musb_read_rxfifoadd(musb_base);
  1928. musb->context.index_regs[i].txfifosz =
  1929. musb_read_txfifosz(musb_base);
  1930. musb->context.index_regs[i].rxfifosz =
  1931. musb_read_rxfifosz(musb_base);
  1932. }
  1933. if (is_host_enabled(musb)) {
  1934. musb->context.index_regs[i].txtype =
  1935. musb_readb(epio, MUSB_TXTYPE);
  1936. musb->context.index_regs[i].txinterval =
  1937. musb_readb(epio, MUSB_TXINTERVAL);
  1938. musb->context.index_regs[i].rxtype =
  1939. musb_readb(epio, MUSB_RXTYPE);
  1940. musb->context.index_regs[i].rxinterval =
  1941. musb_readb(epio, MUSB_RXINTERVAL);
  1942. musb->context.index_regs[i].txfunaddr =
  1943. musb_read_txfunaddr(musb_base, i);
  1944. musb->context.index_regs[i].txhubaddr =
  1945. musb_read_txhubaddr(musb_base, i);
  1946. musb->context.index_regs[i].txhubport =
  1947. musb_read_txhubport(musb_base, i);
  1948. musb->context.index_regs[i].rxfunaddr =
  1949. musb_read_rxfunaddr(musb_base, i);
  1950. musb->context.index_regs[i].rxhubaddr =
  1951. musb_read_rxhubaddr(musb_base, i);
  1952. musb->context.index_regs[i].rxhubport =
  1953. musb_read_rxhubport(musb_base, i);
  1954. }
  1955. }
  1956. }
  1957. static void musb_restore_context(struct musb *musb)
  1958. {
  1959. int i;
  1960. void __iomem *musb_base = musb->mregs;
  1961. void __iomem *ep_target_regs;
  1962. void __iomem *epio;
  1963. if (is_host_enabled(musb)) {
  1964. musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
  1965. musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
  1966. musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
  1967. }
  1968. musb_writeb(musb_base, MUSB_POWER, musb->context.power);
  1969. musb_writew(musb_base, MUSB_INTRTXE, musb->context.intrtxe);
  1970. musb_writew(musb_base, MUSB_INTRRXE, musb->context.intrrxe);
  1971. musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
  1972. musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
  1973. for (i = 0; i < musb->config->num_eps; ++i) {
  1974. epio = musb->endpoints[i].regs;
  1975. musb_writew(epio, MUSB_TXMAXP,
  1976. musb->context.index_regs[i].txmaxp);
  1977. musb_writew(epio, MUSB_TXCSR,
  1978. musb->context.index_regs[i].txcsr);
  1979. musb_writew(epio, MUSB_RXMAXP,
  1980. musb->context.index_regs[i].rxmaxp);
  1981. musb_writew(epio, MUSB_RXCSR,
  1982. musb->context.index_regs[i].rxcsr);
  1983. if (musb->dyn_fifo) {
  1984. musb_write_txfifosz(musb_base,
  1985. musb->context.index_regs[i].txfifosz);
  1986. musb_write_rxfifosz(musb_base,
  1987. musb->context.index_regs[i].rxfifosz);
  1988. musb_write_txfifoadd(musb_base,
  1989. musb->context.index_regs[i].txfifoadd);
  1990. musb_write_rxfifoadd(musb_base,
  1991. musb->context.index_regs[i].rxfifoadd);
  1992. }
  1993. if (is_host_enabled(musb)) {
  1994. musb_writeb(epio, MUSB_TXTYPE,
  1995. musb->context.index_regs[i].txtype);
  1996. musb_writeb(epio, MUSB_TXINTERVAL,
  1997. musb->context.index_regs[i].txinterval);
  1998. musb_writeb(epio, MUSB_RXTYPE,
  1999. musb->context.index_regs[i].rxtype);
  2000. musb_writeb(epio, MUSB_RXINTERVAL,
  2001. musb->context.index_regs[i].rxinterval);
  2002. musb_write_txfunaddr(musb_base, i,
  2003. musb->context.index_regs[i].txfunaddr);
  2004. musb_write_txhubaddr(musb_base, i,
  2005. musb->context.index_regs[i].txhubaddr);
  2006. musb_write_txhubport(musb_base, i,
  2007. musb->context.index_regs[i].txhubport);
  2008. ep_target_regs =
  2009. musb_read_target_reg_base(i, musb_base);
  2010. musb_write_rxfunaddr(ep_target_regs,
  2011. musb->context.index_regs[i].rxfunaddr);
  2012. musb_write_rxhubaddr(ep_target_regs,
  2013. musb->context.index_regs[i].rxhubaddr);
  2014. musb_write_rxhubport(ep_target_regs,
  2015. musb->context.index_regs[i].rxhubport);
  2016. }
  2017. }
  2018. musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
  2019. }
  2020. static int musb_suspend(struct device *dev)
  2021. {
  2022. struct platform_device *pdev = to_platform_device(dev);
  2023. unsigned long flags;
  2024. struct musb *musb = dev_to_musb(&pdev->dev);
  2025. spin_lock_irqsave(&musb->lock, flags);
  2026. if (is_peripheral_active(musb)) {
  2027. /* FIXME force disconnect unless we know USB will wake
  2028. * the system up quickly enough to respond ...
  2029. */
  2030. } else if (is_host_active(musb)) {
  2031. /* we know all the children are suspended; sometimes
  2032. * they will even be wakeup-enabled.
  2033. */
  2034. }
  2035. musb_save_context(musb);
  2036. spin_unlock_irqrestore(&musb->lock, flags);
  2037. return 0;
  2038. }
  2039. static int musb_resume_noirq(struct device *dev)
  2040. {
  2041. struct platform_device *pdev = to_platform_device(dev);
  2042. struct musb *musb = dev_to_musb(&pdev->dev);
  2043. musb_restore_context(musb);
  2044. /* for static cmos like DaVinci, register values were preserved
  2045. * unless for some reason the whole soc powered down or the USB
  2046. * module got reset through the PSC (vs just being disabled).
  2047. */
  2048. return 0;
  2049. }
  2050. static int musb_runtime_suspend(struct device *dev)
  2051. {
  2052. struct musb *musb = dev_to_musb(dev);
  2053. musb_save_context(musb);
  2054. return 0;
  2055. }
  2056. static int musb_runtime_resume(struct device *dev)
  2057. {
  2058. struct musb *musb = dev_to_musb(dev);
  2059. static int first = 1;
  2060. /*
  2061. * When pm_runtime_get_sync called for the first time in driver
  2062. * init, some of the structure is still not initialized which is
  2063. * used in restore function. But clock needs to be
  2064. * enabled before any register access, so
  2065. * pm_runtime_get_sync has to be called.
  2066. * Also context restore without save does not make
  2067. * any sense
  2068. */
  2069. if (!first)
  2070. musb_restore_context(musb);
  2071. first = 0;
  2072. return 0;
  2073. }
  2074. static const struct dev_pm_ops musb_dev_pm_ops = {
  2075. .suspend = musb_suspend,
  2076. .resume_noirq = musb_resume_noirq,
  2077. .runtime_suspend = musb_runtime_suspend,
  2078. .runtime_resume = musb_runtime_resume,
  2079. };
  2080. #define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
  2081. #else
  2082. #define MUSB_DEV_PM_OPS NULL
  2083. #endif
  2084. static struct platform_driver musb_driver = {
  2085. .driver = {
  2086. .name = (char *)musb_driver_name,
  2087. .bus = &platform_bus_type,
  2088. .owner = THIS_MODULE,
  2089. .pm = MUSB_DEV_PM_OPS,
  2090. },
  2091. .remove = __exit_p(musb_remove),
  2092. .shutdown = musb_shutdown,
  2093. };
  2094. /*-------------------------------------------------------------------------*/
  2095. static int __init musb_init(void)
  2096. {
  2097. #ifdef CONFIG_USB_MUSB_HDRC_HCD
  2098. if (usb_disabled())
  2099. return 0;
  2100. #endif
  2101. pr_info("%s: version " MUSB_VERSION ", "
  2102. #ifdef CONFIG_MUSB_PIO_ONLY
  2103. "pio"
  2104. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  2105. "cppi-dma"
  2106. #elif defined(CONFIG_USB_INVENTRA_DMA)
  2107. "musb-dma"
  2108. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  2109. "tusb-omap-dma"
  2110. #elif defined(CONFIG_USB_UX500_DMA)
  2111. "ux500-dma"
  2112. #else
  2113. "?dma?"
  2114. #endif
  2115. ", "
  2116. #ifdef CONFIG_USB_MUSB_OTG
  2117. "otg (peripheral+host)"
  2118. #elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
  2119. "peripheral"
  2120. #elif defined(CONFIG_USB_MUSB_HDRC_HCD)
  2121. "host"
  2122. #endif
  2123. ,
  2124. musb_driver_name);
  2125. return platform_driver_probe(&musb_driver, musb_probe);
  2126. }
  2127. /* make us init after usbcore and i2c (transceivers, regulators, etc)
  2128. * and before usb gadget and host-side drivers start to register
  2129. */
  2130. fs_initcall(musb_init);
  2131. static void __exit musb_cleanup(void)
  2132. {
  2133. platform_driver_unregister(&musb_driver);
  2134. }
  2135. module_exit(musb_cleanup);