m66592-udc.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * M66592 UDC (USB gadget)
  3. *
  4. * Copyright (C) 2006-2007 Renesas Solutions Corp.
  5. *
  6. * Author : Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. *
  21. */
  22. #ifndef __M66592_UDC_H__
  23. #define __M66592_UDC_H__
  24. #ifdef CONFIG_HAVE_CLK
  25. #include <linux/clk.h>
  26. #endif
  27. #include <linux/usb/m66592.h>
  28. #define M66592_SYSCFG 0x00
  29. #define M66592_XTAL 0xC000 /* b15-14: Crystal selection */
  30. #define M66592_XTAL48 0x8000 /* 48MHz */
  31. #define M66592_XTAL24 0x4000 /* 24MHz */
  32. #define M66592_XTAL12 0x0000 /* 12MHz */
  33. #define M66592_XCKE 0x2000 /* b13: External clock enable */
  34. #define M66592_RCKE 0x1000 /* b12: Register clock enable */
  35. #define M66592_PLLC 0x0800 /* b11: PLL control */
  36. #define M66592_SCKE 0x0400 /* b10: USB clock enable */
  37. #define M66592_ATCKM 0x0100 /* b8: Automatic clock supply */
  38. #define M66592_HSE 0x0080 /* b7: Hi-speed enable */
  39. #define M66592_DCFM 0x0040 /* b6: Controller function select */
  40. #define M66592_DMRPD 0x0020 /* b5: D- pull down control */
  41. #define M66592_DPRPU 0x0010 /* b4: D+ pull up control */
  42. #define M66592_FSRPC 0x0004 /* b2: Full-speed receiver enable */
  43. #define M66592_PCUT 0x0002 /* b1: Low power sleep enable */
  44. #define M66592_USBE 0x0001 /* b0: USB module operation enable */
  45. #define M66592_SYSSTS 0x02
  46. #define M66592_LNST 0x0003 /* b1-0: D+, D- line status */
  47. #define M66592_SE1 0x0003 /* SE1 */
  48. #define M66592_KSTS 0x0002 /* K State */
  49. #define M66592_JSTS 0x0001 /* J State */
  50. #define M66592_SE0 0x0000 /* SE0 */
  51. #define M66592_DVSTCTR 0x04
  52. #define M66592_WKUP 0x0100 /* b8: Remote wakeup */
  53. #define M66592_RWUPE 0x0080 /* b7: Remote wakeup sense */
  54. #define M66592_USBRST 0x0040 /* b6: USB reset enable */
  55. #define M66592_RESUME 0x0020 /* b5: Resume enable */
  56. #define M66592_UACT 0x0010 /* b4: USB bus enable */
  57. #define M66592_RHST 0x0003 /* b1-0: Reset handshake status */
  58. #define M66592_HSMODE 0x0003 /* Hi-Speed mode */
  59. #define M66592_FSMODE 0x0002 /* Full-Speed mode */
  60. #define M66592_HSPROC 0x0001 /* HS handshake is processing */
  61. #define M66592_TESTMODE 0x06
  62. #define M66592_UTST 0x000F /* b4-0: Test select */
  63. #define M66592_H_TST_PACKET 0x000C /* HOST TEST Packet */
  64. #define M66592_H_TST_SE0_NAK 0x000B /* HOST TEST SE0 NAK */
  65. #define M66592_H_TST_K 0x000A /* HOST TEST K */
  66. #define M66592_H_TST_J 0x0009 /* HOST TEST J */
  67. #define M66592_H_TST_NORMAL 0x0000 /* HOST Normal Mode */
  68. #define M66592_P_TST_PACKET 0x0004 /* PERI TEST Packet */
  69. #define M66592_P_TST_SE0_NAK 0x0003 /* PERI TEST SE0 NAK */
  70. #define M66592_P_TST_K 0x0002 /* PERI TEST K */
  71. #define M66592_P_TST_J 0x0001 /* PERI TEST J */
  72. #define M66592_P_TST_NORMAL 0x0000 /* PERI Normal Mode */
  73. /* built-in registers */
  74. #define M66592_CFBCFG 0x0A
  75. #define M66592_D0FBCFG 0x0C
  76. #define M66592_LITTLE 0x0100 /* b8: Little endian mode */
  77. /* external chip case */
  78. #define M66592_PINCFG 0x0A
  79. #define M66592_LDRV 0x8000 /* b15: Drive Current Adjust */
  80. #define M66592_BIGEND 0x0100 /* b8: Big endian mode */
  81. #define M66592_DMA0CFG 0x0C
  82. #define M66592_DMA1CFG 0x0E
  83. #define M66592_DREQA 0x4000 /* b14: Dreq active select */
  84. #define M66592_BURST 0x2000 /* b13: Burst mode */
  85. #define M66592_DACKA 0x0400 /* b10: Dack active select */
  86. #define M66592_DFORM 0x0380 /* b9-7: DMA mode select */
  87. #define M66592_CPU_ADR_RD_WR 0x0000 /* Address + RD/WR mode (CPU bus) */
  88. #define M66592_CPU_DACK_RD_WR 0x0100 /* DACK + RD/WR mode (CPU bus) */
  89. #define M66592_CPU_DACK_ONLY 0x0180 /* DACK only mode (CPU bus) */
  90. #define M66592_SPLIT_DACK_ONLY 0x0200 /* DACK only mode (SPLIT bus) */
  91. #define M66592_SPLIT_DACK_DSTB 0x0300 /* DACK + DSTB0 mode (SPLIT bus) */
  92. #define M66592_DENDA 0x0040 /* b6: Dend active select */
  93. #define M66592_PKTM 0x0020 /* b5: Packet mode */
  94. #define M66592_DENDE 0x0010 /* b4: Dend enable */
  95. #define M66592_OBUS 0x0004 /* b2: OUTbus mode */
  96. /* common case */
  97. #define M66592_CFIFO 0x10
  98. #define M66592_D0FIFO 0x14
  99. #define M66592_D1FIFO 0x18
  100. #define M66592_CFIFOSEL 0x1E
  101. #define M66592_D0FIFOSEL 0x24
  102. #define M66592_D1FIFOSEL 0x2A
  103. #define M66592_RCNT 0x8000 /* b15: Read count mode */
  104. #define M66592_REW 0x4000 /* b14: Buffer rewind */
  105. #define M66592_DCLRM 0x2000 /* b13: DMA buffer clear mode */
  106. #define M66592_DREQE 0x1000 /* b12: DREQ output enable */
  107. #define M66592_MBW_8 0x0000 /* 8bit */
  108. #define M66592_MBW_16 0x0400 /* 16bit */
  109. #define M66592_MBW_32 0x0800 /* 32bit */
  110. #define M66592_TRENB 0x0200 /* b9: Transaction counter enable */
  111. #define M66592_TRCLR 0x0100 /* b8: Transaction counter clear */
  112. #define M66592_DEZPM 0x0080 /* b7: Zero-length packet mode */
  113. #define M66592_ISEL 0x0020 /* b5: DCP FIFO port direction select */
  114. #define M66592_CURPIPE 0x0007 /* b2-0: PIPE select */
  115. #define M66592_CFIFOCTR 0x20
  116. #define M66592_D0FIFOCTR 0x26
  117. #define M66592_D1FIFOCTR 0x2c
  118. #define M66592_BVAL 0x8000 /* b15: Buffer valid flag */
  119. #define M66592_BCLR 0x4000 /* b14: Buffer clear */
  120. #define M66592_FRDY 0x2000 /* b13: FIFO ready */
  121. #define M66592_DTLN 0x0FFF /* b11-0: FIFO received data length */
  122. #define M66592_CFIFOSIE 0x22
  123. #define M66592_TGL 0x8000 /* b15: Buffer toggle */
  124. #define M66592_SCLR 0x4000 /* b14: Buffer clear */
  125. #define M66592_SBUSY 0x2000 /* b13: SIE_FIFO busy */
  126. #define M66592_D0FIFOTRN 0x28
  127. #define M66592_D1FIFOTRN 0x2E
  128. #define M66592_TRNCNT 0xFFFF /* b15-0: Transaction counter */
  129. #define M66592_INTENB0 0x30
  130. #define M66592_VBSE 0x8000 /* b15: VBUS interrupt */
  131. #define M66592_RSME 0x4000 /* b14: Resume interrupt */
  132. #define M66592_SOFE 0x2000 /* b13: Frame update interrupt */
  133. #define M66592_DVSE 0x1000 /* b12: Device state transition interrupt */
  134. #define M66592_CTRE 0x0800 /* b11: Control transfer stage transition irq */
  135. #define M66592_BEMPE 0x0400 /* b10: Buffer empty interrupt */
  136. #define M66592_NRDYE 0x0200 /* b9: Buffer not ready interrupt */
  137. #define M66592_BRDYE 0x0100 /* b8: Buffer ready interrupt */
  138. #define M66592_URST 0x0080 /* b7: USB reset detected interrupt */
  139. #define M66592_SADR 0x0040 /* b6: Set address executed interrupt */
  140. #define M66592_SCFG 0x0020 /* b5: Set configuration executed interrupt */
  141. #define M66592_SUSP 0x0010 /* b4: Suspend detected interrupt */
  142. #define M66592_WDST 0x0008 /* b3: Control write data stage completed irq */
  143. #define M66592_RDST 0x0004 /* b2: Control read data stage completed irq */
  144. #define M66592_CMPL 0x0002 /* b1: Control transfer complete interrupt */
  145. #define M66592_SERR 0x0001 /* b0: Sequence error interrupt */
  146. #define M66592_INTENB1 0x32
  147. #define M66592_BCHGE 0x4000 /* b14: USB us chenge interrupt */
  148. #define M66592_DTCHE 0x1000 /* b12: Detach sense interrupt */
  149. #define M66592_SIGNE 0x0020 /* b5: SETUP IGNORE interrupt */
  150. #define M66592_SACKE 0x0010 /* b4: SETUP ACK interrupt */
  151. #define M66592_BRDYM 0x0004 /* b2: BRDY clear timing */
  152. #define M66592_INTL 0x0002 /* b1: Interrupt sense select */
  153. #define M66592_PCSE 0x0001 /* b0: PCUT enable by CS assert */
  154. #define M66592_BRDYENB 0x36
  155. #define M66592_BRDYSTS 0x46
  156. #define M66592_BRDY7 0x0080 /* b7: PIPE7 */
  157. #define M66592_BRDY6 0x0040 /* b6: PIPE6 */
  158. #define M66592_BRDY5 0x0020 /* b5: PIPE5 */
  159. #define M66592_BRDY4 0x0010 /* b4: PIPE4 */
  160. #define M66592_BRDY3 0x0008 /* b3: PIPE3 */
  161. #define M66592_BRDY2 0x0004 /* b2: PIPE2 */
  162. #define M66592_BRDY1 0x0002 /* b1: PIPE1 */
  163. #define M66592_BRDY0 0x0001 /* b1: PIPE0 */
  164. #define M66592_NRDYENB 0x38
  165. #define M66592_NRDYSTS 0x48
  166. #define M66592_NRDY7 0x0080 /* b7: PIPE7 */
  167. #define M66592_NRDY6 0x0040 /* b6: PIPE6 */
  168. #define M66592_NRDY5 0x0020 /* b5: PIPE5 */
  169. #define M66592_NRDY4 0x0010 /* b4: PIPE4 */
  170. #define M66592_NRDY3 0x0008 /* b3: PIPE3 */
  171. #define M66592_NRDY2 0x0004 /* b2: PIPE2 */
  172. #define M66592_NRDY1 0x0002 /* b1: PIPE1 */
  173. #define M66592_NRDY0 0x0001 /* b1: PIPE0 */
  174. #define M66592_BEMPENB 0x3A
  175. #define M66592_BEMPSTS 0x4A
  176. #define M66592_BEMP7 0x0080 /* b7: PIPE7 */
  177. #define M66592_BEMP6 0x0040 /* b6: PIPE6 */
  178. #define M66592_BEMP5 0x0020 /* b5: PIPE5 */
  179. #define M66592_BEMP4 0x0010 /* b4: PIPE4 */
  180. #define M66592_BEMP3 0x0008 /* b3: PIPE3 */
  181. #define M66592_BEMP2 0x0004 /* b2: PIPE2 */
  182. #define M66592_BEMP1 0x0002 /* b1: PIPE1 */
  183. #define M66592_BEMP0 0x0001 /* b0: PIPE0 */
  184. #define M66592_SOFCFG 0x3C
  185. #define M66592_SOFM 0x000C /* b3-2: SOF palse mode */
  186. #define M66592_SOF_125US 0x0008 /* SOF OUT 125us uFrame Signal */
  187. #define M66592_SOF_1MS 0x0004 /* SOF OUT 1ms Frame Signal */
  188. #define M66592_SOF_DISABLE 0x0000 /* SOF OUT Disable */
  189. #define M66592_INTSTS0 0x40
  190. #define M66592_VBINT 0x8000 /* b15: VBUS interrupt */
  191. #define M66592_RESM 0x4000 /* b14: Resume interrupt */
  192. #define M66592_SOFR 0x2000 /* b13: SOF frame update interrupt */
  193. #define M66592_DVST 0x1000 /* b12: Device state transition */
  194. #define M66592_CTRT 0x0800 /* b11: Control stage transition */
  195. #define M66592_BEMP 0x0400 /* b10: Buffer empty interrupt */
  196. #define M66592_NRDY 0x0200 /* b9: Buffer not ready interrupt */
  197. #define M66592_BRDY 0x0100 /* b8: Buffer ready interrupt */
  198. #define M66592_VBSTS 0x0080 /* b7: VBUS input port */
  199. #define M66592_DVSQ 0x0070 /* b6-4: Device state */
  200. #define M66592_DS_SPD_CNFG 0x0070 /* Suspend Configured */
  201. #define M66592_DS_SPD_ADDR 0x0060 /* Suspend Address */
  202. #define M66592_DS_SPD_DFLT 0x0050 /* Suspend Default */
  203. #define M66592_DS_SPD_POWR 0x0040 /* Suspend Powered */
  204. #define M66592_DS_SUSP 0x0040 /* Suspend */
  205. #define M66592_DS_CNFG 0x0030 /* Configured */
  206. #define M66592_DS_ADDS 0x0020 /* Address */
  207. #define M66592_DS_DFLT 0x0010 /* Default */
  208. #define M66592_DS_POWR 0x0000 /* Powered */
  209. #define M66592_DVSQS 0x0030 /* b5-4: Device state */
  210. #define M66592_VALID 0x0008 /* b3: Setup packet detected flag */
  211. #define M66592_CTSQ 0x0007 /* b2-0: Control transfer stage */
  212. #define M66592_CS_SQER 0x0006 /* Sequence error */
  213. #define M66592_CS_WRND 0x0005 /* Control write nodata status */
  214. #define M66592_CS_WRSS 0x0004 /* Control write status stage */
  215. #define M66592_CS_WRDS 0x0003 /* Control write data stage */
  216. #define M66592_CS_RDSS 0x0002 /* Control read status stage */
  217. #define M66592_CS_RDDS 0x0001 /* Control read data stage */
  218. #define M66592_CS_IDST 0x0000 /* Idle or setup stage */
  219. #define M66592_INTSTS1 0x42
  220. #define M66592_BCHG 0x4000 /* b14: USB bus chenge interrupt */
  221. #define M66592_DTCH 0x1000 /* b12: Detach sense interrupt */
  222. #define M66592_SIGN 0x0020 /* b5: SETUP IGNORE interrupt */
  223. #define M66592_SACK 0x0010 /* b4: SETUP ACK interrupt */
  224. #define M66592_FRMNUM 0x4C
  225. #define M66592_OVRN 0x8000 /* b15: Overrun error */
  226. #define M66592_CRCE 0x4000 /* b14: Received data error */
  227. #define M66592_SOFRM 0x0800 /* b11: SOF output mode */
  228. #define M66592_FRNM 0x07FF /* b10-0: Frame number */
  229. #define M66592_UFRMNUM 0x4E
  230. #define M66592_UFRNM 0x0007 /* b2-0: Micro frame number */
  231. #define M66592_RECOVER 0x50
  232. #define M66592_STSRECOV 0x0700 /* Status recovery */
  233. #define M66592_STSR_HI 0x0400 /* FULL(0) or HI(1) Speed */
  234. #define M66592_STSR_DEFAULT 0x0100 /* Default state */
  235. #define M66592_STSR_ADDRESS 0x0200 /* Address state */
  236. #define M66592_STSR_CONFIG 0x0300 /* Configured state */
  237. #define M66592_USBADDR 0x007F /* b6-0: USB address */
  238. #define M66592_USBREQ 0x54
  239. #define M66592_bRequest 0xFF00 /* b15-8: bRequest */
  240. #define M66592_GET_STATUS 0x0000
  241. #define M66592_CLEAR_FEATURE 0x0100
  242. #define M66592_ReqRESERVED 0x0200
  243. #define M66592_SET_FEATURE 0x0300
  244. #define M66592_ReqRESERVED1 0x0400
  245. #define M66592_SET_ADDRESS 0x0500
  246. #define M66592_GET_DESCRIPTOR 0x0600
  247. #define M66592_SET_DESCRIPTOR 0x0700
  248. #define M66592_GET_CONFIGURATION 0x0800
  249. #define M66592_SET_CONFIGURATION 0x0900
  250. #define M66592_GET_INTERFACE 0x0A00
  251. #define M66592_SET_INTERFACE 0x0B00
  252. #define M66592_SYNCH_FRAME 0x0C00
  253. #define M66592_bmRequestType 0x00FF /* b7-0: bmRequestType */
  254. #define M66592_bmRequestTypeDir 0x0080 /* b7 : Data direction */
  255. #define M66592_HOST_TO_DEVICE 0x0000
  256. #define M66592_DEVICE_TO_HOST 0x0080
  257. #define M66592_bmRequestTypeType 0x0060 /* b6-5: Type */
  258. #define M66592_STANDARD 0x0000
  259. #define M66592_CLASS 0x0020
  260. #define M66592_VENDOR 0x0040
  261. #define M66592_bmRequestTypeRecip 0x001F /* b4-0: Recipient */
  262. #define M66592_DEVICE 0x0000
  263. #define M66592_INTERFACE 0x0001
  264. #define M66592_ENDPOINT 0x0002
  265. #define M66592_USBVAL 0x56
  266. #define M66592_wValue 0xFFFF /* b15-0: wValue */
  267. /* Standard Feature Selector */
  268. #define M66592_ENDPOINT_HALT 0x0000
  269. #define M66592_DEVICE_REMOTE_WAKEUP 0x0001
  270. #define M66592_TEST_MODE 0x0002
  271. /* Descriptor Types */
  272. #define M66592_DT_TYPE 0xFF00
  273. #define M66592_GET_DT_TYPE(v) (((v) & DT_TYPE) >> 8)
  274. #define M66592_DT_DEVICE 0x01
  275. #define M66592_DT_CONFIGURATION 0x02
  276. #define M66592_DT_STRING 0x03
  277. #define M66592_DT_INTERFACE 0x04
  278. #define M66592_DT_ENDPOINT 0x05
  279. #define M66592_DT_DEVICE_QUALIFIER 0x06
  280. #define M66592_DT_OTHER_SPEED_CONFIGURATION 0x07
  281. #define M66592_DT_INTERFACE_POWER 0x08
  282. #define M66592_DT_INDEX 0x00FF
  283. #define M66592_CONF_NUM 0x00FF
  284. #define M66592_ALT_SET 0x00FF
  285. #define M66592_USBINDEX 0x58
  286. #define M66592_wIndex 0xFFFF /* b15-0: wIndex */
  287. #define M66592_TEST_SELECT 0xFF00 /* b15-b8: Test Mode */
  288. #define M66592_TEST_J 0x0100 /* Test_J */
  289. #define M66592_TEST_K 0x0200 /* Test_K */
  290. #define M66592_TEST_SE0_NAK 0x0300 /* Test_SE0_NAK */
  291. #define M66592_TEST_PACKET 0x0400 /* Test_Packet */
  292. #define M66592_TEST_FORCE_ENABLE 0x0500 /* Test_Force_Enable */
  293. #define M66592_TEST_STSelectors 0x0600 /* Standard test selectors */
  294. #define M66592_TEST_Reserved 0x4000 /* Reserved */
  295. #define M66592_TEST_VSTModes 0xC000 /* Vendor-specific tests */
  296. #define M66592_EP_DIR 0x0080 /* b7: Endpoint Direction */
  297. #define M66592_EP_DIR_IN 0x0080
  298. #define M66592_EP_DIR_OUT 0x0000
  299. #define M66592_USBLENG 0x5A
  300. #define M66592_wLength 0xFFFF /* b15-0: wLength */
  301. #define M66592_DCPCFG 0x5C
  302. #define M66592_CNTMD 0x0100 /* b8: Continuous transfer mode */
  303. #define M66592_DIR 0x0010 /* b4: Control transfer DIR select */
  304. #define M66592_DCPMAXP 0x5E
  305. #define M66592_DEVSEL 0xC000 /* b15-14: Device address select */
  306. #define M66592_DEVICE_0 0x0000 /* Device address 0 */
  307. #define M66592_DEVICE_1 0x4000 /* Device address 1 */
  308. #define M66592_DEVICE_2 0x8000 /* Device address 2 */
  309. #define M66592_DEVICE_3 0xC000 /* Device address 3 */
  310. #define M66592_MAXP 0x007F /* b6-0: Maxpacket size of ep0 */
  311. #define M66592_DCPCTR 0x60
  312. #define M66592_BSTS 0x8000 /* b15: Buffer status */
  313. #define M66592_SUREQ 0x4000 /* b14: Send USB request */
  314. #define M66592_SQCLR 0x0100 /* b8: Sequence toggle bit clear */
  315. #define M66592_SQSET 0x0080 /* b7: Sequence toggle bit set */
  316. #define M66592_SQMON 0x0040 /* b6: Sequence toggle bit monitor */
  317. #define M66592_CCPL 0x0004 /* b2: control transfer complete */
  318. #define M66592_PID 0x0003 /* b1-0: Response PID */
  319. #define M66592_PID_STALL 0x0002 /* STALL */
  320. #define M66592_PID_BUF 0x0001 /* BUF */
  321. #define M66592_PID_NAK 0x0000 /* NAK */
  322. #define M66592_PIPESEL 0x64
  323. #define M66592_PIPENM 0x0007 /* b2-0: Pipe select */
  324. #define M66592_PIPE0 0x0000 /* PIPE 0 */
  325. #define M66592_PIPE1 0x0001 /* PIPE 1 */
  326. #define M66592_PIPE2 0x0002 /* PIPE 2 */
  327. #define M66592_PIPE3 0x0003 /* PIPE 3 */
  328. #define M66592_PIPE4 0x0004 /* PIPE 4 */
  329. #define M66592_PIPE5 0x0005 /* PIPE 5 */
  330. #define M66592_PIPE6 0x0006 /* PIPE 6 */
  331. #define M66592_PIPE7 0x0007 /* PIPE 7 */
  332. #define M66592_PIPECFG 0x66
  333. #define M66592_TYP 0xC000 /* b15-14: Transfer type */
  334. #define M66592_ISO 0xC000 /* Isochronous */
  335. #define M66592_INT 0x8000 /* Interrupt */
  336. #define M66592_BULK 0x4000 /* Bulk */
  337. #define M66592_BFRE 0x0400 /* b10: Buffer ready interrupt mode */
  338. #define M66592_DBLB 0x0200 /* b9: Double buffer mode select */
  339. #define M66592_CNTMD 0x0100 /* b8: Continuous transfer mode */
  340. #define M66592_SHTNAK 0x0080 /* b7: Transfer end NAK */
  341. #define M66592_DIR 0x0010 /* b4: Transfer direction select */
  342. #define M66592_DIR_H_OUT 0x0010 /* HOST OUT */
  343. #define M66592_DIR_P_IN 0x0010 /* PERI IN */
  344. #define M66592_DIR_H_IN 0x0000 /* HOST IN */
  345. #define M66592_DIR_P_OUT 0x0000 /* PERI OUT */
  346. #define M66592_EPNUM 0x000F /* b3-0: Eendpoint number select */
  347. #define M66592_EP1 0x0001
  348. #define M66592_EP2 0x0002
  349. #define M66592_EP3 0x0003
  350. #define M66592_EP4 0x0004
  351. #define M66592_EP5 0x0005
  352. #define M66592_EP6 0x0006
  353. #define M66592_EP7 0x0007
  354. #define M66592_EP8 0x0008
  355. #define M66592_EP9 0x0009
  356. #define M66592_EP10 0x000A
  357. #define M66592_EP11 0x000B
  358. #define M66592_EP12 0x000C
  359. #define M66592_EP13 0x000D
  360. #define M66592_EP14 0x000E
  361. #define M66592_EP15 0x000F
  362. #define M66592_PIPEBUF 0x68
  363. #define M66592_BUFSIZE 0x7C00 /* b14-10: Pipe buffer size */
  364. #define M66592_BUF_SIZE(x) ((((x) / 64) - 1) << 10)
  365. #define M66592_BUFNMB 0x00FF /* b7-0: Pipe buffer number */
  366. #define M66592_PIPEMAXP 0x6A
  367. #define M66592_MXPS 0x07FF /* b10-0: Maxpacket size */
  368. #define M66592_PIPEPERI 0x6C
  369. #define M66592_IFIS 0x1000 /* b12: ISO in-buffer flush mode */
  370. #define M66592_IITV 0x0007 /* b2-0: ISO interval */
  371. #define M66592_PIPE1CTR 0x70
  372. #define M66592_PIPE2CTR 0x72
  373. #define M66592_PIPE3CTR 0x74
  374. #define M66592_PIPE4CTR 0x76
  375. #define M66592_PIPE5CTR 0x78
  376. #define M66592_PIPE6CTR 0x7A
  377. #define M66592_PIPE7CTR 0x7C
  378. #define M66592_BSTS 0x8000 /* b15: Buffer status */
  379. #define M66592_INBUFM 0x4000 /* b14: IN buffer monitor (PIPE 1-5) */
  380. #define M66592_ACLRM 0x0200 /* b9: Out buffer auto clear mode */
  381. #define M66592_SQCLR 0x0100 /* b8: Sequence toggle bit clear */
  382. #define M66592_SQSET 0x0080 /* b7: Sequence toggle bit set */
  383. #define M66592_SQMON 0x0040 /* b6: Sequence toggle bit monitor */
  384. #define M66592_PID 0x0003 /* b1-0: Response PID */
  385. #define M66592_INVALID_REG 0x7E
  386. #define get_pipectr_addr(pipenum) (M66592_PIPE1CTR + (pipenum - 1) * 2)
  387. #define M66592_MAX_SAMPLING 10
  388. #define M66592_MAX_NUM_PIPE 8
  389. #define M66592_MAX_NUM_BULK 3
  390. #define M66592_MAX_NUM_ISOC 2
  391. #define M66592_MAX_NUM_INT 2
  392. #define M66592_BASE_PIPENUM_BULK 3
  393. #define M66592_BASE_PIPENUM_ISOC 1
  394. #define M66592_BASE_PIPENUM_INT 6
  395. #define M66592_BASE_BUFNUM 6
  396. #define M66592_MAX_BUFNUM 0x4F
  397. struct m66592_pipe_info {
  398. u16 pipe;
  399. u16 epnum;
  400. u16 maxpacket;
  401. u16 type;
  402. u16 interval;
  403. u16 dir_in;
  404. };
  405. struct m66592_request {
  406. struct usb_request req;
  407. struct list_head queue;
  408. };
  409. struct m66592_ep {
  410. struct usb_ep ep;
  411. struct m66592 *m66592;
  412. struct list_head queue;
  413. unsigned busy:1;
  414. unsigned internal_ccpl:1; /* use only control */
  415. /* this member can able to after m66592_enable */
  416. unsigned use_dma:1;
  417. u16 pipenum;
  418. u16 type;
  419. const struct usb_endpoint_descriptor *desc;
  420. /* register address */
  421. unsigned long fifoaddr;
  422. unsigned long fifosel;
  423. unsigned long fifoctr;
  424. unsigned long fifotrn;
  425. unsigned long pipectr;
  426. };
  427. struct m66592 {
  428. spinlock_t lock;
  429. void __iomem *reg;
  430. #ifdef CONFIG_HAVE_CLK
  431. struct clk *clk;
  432. #endif
  433. struct m66592_platdata *pdata;
  434. unsigned long irq_trigger;
  435. struct usb_gadget gadget;
  436. struct usb_gadget_driver *driver;
  437. struct m66592_ep ep[M66592_MAX_NUM_PIPE];
  438. struct m66592_ep *pipenum2ep[M66592_MAX_NUM_PIPE];
  439. struct m66592_ep *epaddr2ep[16];
  440. struct usb_request *ep0_req; /* for internal request */
  441. __le16 ep0_data; /* for internal request */
  442. u16 old_vbus;
  443. struct timer_list timer;
  444. int scount;
  445. int old_dvsq;
  446. /* pipe config */
  447. int bulk;
  448. int interrupt;
  449. int isochronous;
  450. int num_dma;
  451. };
  452. #define gadget_to_m66592(_gadget) container_of(_gadget, struct m66592, gadget)
  453. #define m66592_to_gadget(m66592) (&m66592->gadget)
  454. #define is_bulk_pipe(pipenum) \
  455. ((pipenum >= M66592_BASE_PIPENUM_BULK) && \
  456. (pipenum < (M66592_BASE_PIPENUM_BULK + M66592_MAX_NUM_BULK)))
  457. #define is_interrupt_pipe(pipenum) \
  458. ((pipenum >= M66592_BASE_PIPENUM_INT) && \
  459. (pipenum < (M66592_BASE_PIPENUM_INT + M66592_MAX_NUM_INT)))
  460. #define is_isoc_pipe(pipenum) \
  461. ((pipenum >= M66592_BASE_PIPENUM_ISOC) && \
  462. (pipenum < (M66592_BASE_PIPENUM_ISOC + M66592_MAX_NUM_ISOC)))
  463. #define enable_irq_ready(m66592, pipenum) \
  464. enable_pipe_irq(m66592, pipenum, M66592_BRDYENB)
  465. #define disable_irq_ready(m66592, pipenum) \
  466. disable_pipe_irq(m66592, pipenum, M66592_BRDYENB)
  467. #define enable_irq_empty(m66592, pipenum) \
  468. enable_pipe_irq(m66592, pipenum, M66592_BEMPENB)
  469. #define disable_irq_empty(m66592, pipenum) \
  470. disable_pipe_irq(m66592, pipenum, M66592_BEMPENB)
  471. #define enable_irq_nrdy(m66592, pipenum) \
  472. enable_pipe_irq(m66592, pipenum, M66592_NRDYENB)
  473. #define disable_irq_nrdy(m66592, pipenum) \
  474. disable_pipe_irq(m66592, pipenum, M66592_NRDYENB)
  475. /*-------------------------------------------------------------------------*/
  476. static inline u16 m66592_read(struct m66592 *m66592, unsigned long offset)
  477. {
  478. return ioread16(m66592->reg + offset);
  479. }
  480. static inline void m66592_read_fifo(struct m66592 *m66592,
  481. unsigned long offset,
  482. void *buf, unsigned long len)
  483. {
  484. void __iomem *fifoaddr = m66592->reg + offset;
  485. if (m66592->pdata->on_chip) {
  486. len = (len + 3) / 4;
  487. ioread32_rep(fifoaddr, buf, len);
  488. } else {
  489. len = (len + 1) / 2;
  490. ioread16_rep(fifoaddr, buf, len);
  491. }
  492. }
  493. static inline void m66592_write(struct m66592 *m66592, u16 val,
  494. unsigned long offset)
  495. {
  496. iowrite16(val, m66592->reg + offset);
  497. }
  498. static inline void m66592_write_fifo(struct m66592 *m66592,
  499. unsigned long offset,
  500. void *buf, unsigned long len)
  501. {
  502. void __iomem *fifoaddr = m66592->reg + offset;
  503. if (m66592->pdata->on_chip) {
  504. unsigned long count;
  505. unsigned char *pb;
  506. int i;
  507. count = len / 4;
  508. iowrite32_rep(fifoaddr, buf, count);
  509. if (len & 0x00000003) {
  510. pb = buf + count * 4;
  511. for (i = 0; i < (len & 0x00000003); i++) {
  512. if (m66592_read(m66592, M66592_CFBCFG)) /* le */
  513. iowrite8(pb[i], fifoaddr + (3 - i));
  514. else
  515. iowrite8(pb[i], fifoaddr + i);
  516. }
  517. }
  518. } else {
  519. unsigned long odd = len & 0x0001;
  520. len = len / 2;
  521. iowrite16_rep(fifoaddr, buf, len);
  522. if (odd) {
  523. unsigned char *p = buf + len*2;
  524. iowrite8(*p, fifoaddr);
  525. }
  526. }
  527. }
  528. static inline void m66592_mdfy(struct m66592 *m66592, u16 val, u16 pat,
  529. unsigned long offset)
  530. {
  531. u16 tmp;
  532. tmp = m66592_read(m66592, offset);
  533. tmp = tmp & (~pat);
  534. tmp = tmp | val;
  535. m66592_write(m66592, tmp, offset);
  536. }
  537. #define m66592_bclr(m66592, val, offset) \
  538. m66592_mdfy(m66592, 0, val, offset)
  539. #define m66592_bset(m66592, val, offset) \
  540. m66592_mdfy(m66592, val, 0, offset)
  541. #endif /* ifndef __M66592_UDC_H__ */