bfin_sport_uart.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * Blackfin On-Chip Sport Emulated UART Driver
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. /*
  11. * This driver and the hardware supported are in term of EE-191 of ADI.
  12. * http://www.analog.com/static/imported-files/application_notes/EE191.pdf
  13. * This application note describe how to implement a UART on a Sharc DSP,
  14. * but this driver is implemented on Blackfin Processor.
  15. * Transmit Frame Sync is not used by this driver to transfer data out.
  16. */
  17. #ifndef _BFIN_SPORT_UART_H
  18. #define _BFIN_SPORT_UART_H
  19. #define OFFSET_TCR1 0x00 /* Transmit Configuration 1 Register */
  20. #define OFFSET_TCR2 0x04 /* Transmit Configuration 2 Register */
  21. #define OFFSET_TCLKDIV 0x08 /* Transmit Serial Clock Divider Register */
  22. #define OFFSET_TFSDIV 0x0C /* Transmit Frame Sync Divider Register */
  23. #define OFFSET_TX 0x10 /* Transmit Data Register */
  24. #define OFFSET_RX 0x18 /* Receive Data Register */
  25. #define OFFSET_RCR1 0x20 /* Receive Configuration 1 Register */
  26. #define OFFSET_RCR2 0x24 /* Receive Configuration 2 Register */
  27. #define OFFSET_RCLKDIV 0x28 /* Receive Serial Clock Divider Register */
  28. #define OFFSET_RFSDIV 0x2c /* Receive Frame Sync Divider Register */
  29. #define OFFSET_STAT 0x30 /* Status Register */
  30. #define SPORT_GET_TCR1(sport) bfin_read16(((sport)->port.membase + OFFSET_TCR1))
  31. #define SPORT_GET_TCR2(sport) bfin_read16(((sport)->port.membase + OFFSET_TCR2))
  32. #define SPORT_GET_TCLKDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_TCLKDIV))
  33. #define SPORT_GET_TFSDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_TFSDIV))
  34. #define SPORT_GET_TX(sport) bfin_read16(((sport)->port.membase + OFFSET_TX))
  35. #define SPORT_GET_RX(sport) bfin_read16(((sport)->port.membase + OFFSET_RX))
  36. /*
  37. * If another interrupt fires while doing a 32-bit read from RX FIFO,
  38. * a fake RX underflow error will be generated. So disable interrupts
  39. * to prevent interruption while reading the FIFO.
  40. */
  41. #define SPORT_GET_RX32(sport) \
  42. ({ \
  43. unsigned int __ret; \
  44. if (ANOMALY_05000473) \
  45. local_irq_disable(); \
  46. __ret = bfin_read32((sport)->port.membase + OFFSET_RX); \
  47. if (ANOMALY_05000473) \
  48. local_irq_enable(); \
  49. __ret; \
  50. })
  51. #define SPORT_GET_RCR1(sport) bfin_read16(((sport)->port.membase + OFFSET_RCR1))
  52. #define SPORT_GET_RCR2(sport) bfin_read16(((sport)->port.membase + OFFSET_RCR2))
  53. #define SPORT_GET_RCLKDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_RCLKDIV))
  54. #define SPORT_GET_RFSDIV(sport) bfin_read16(((sport)->port.membase + OFFSET_RFSDIV))
  55. #define SPORT_GET_STAT(sport) bfin_read16(((sport)->port.membase + OFFSET_STAT))
  56. #define SPORT_PUT_TCR1(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TCR1), v)
  57. #define SPORT_PUT_TCR2(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TCR2), v)
  58. #define SPORT_PUT_TCLKDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TCLKDIV), v)
  59. #define SPORT_PUT_TFSDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TFSDIV), v)
  60. #define SPORT_PUT_TX(sport, v) bfin_write16(((sport)->port.membase + OFFSET_TX), v)
  61. #define SPORT_PUT_RX(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RX), v)
  62. #define SPORT_PUT_RCR1(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RCR1), v)
  63. #define SPORT_PUT_RCR2(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RCR2), v)
  64. #define SPORT_PUT_RCLKDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RCLKDIV), v)
  65. #define SPORT_PUT_RFSDIV(sport, v) bfin_write16(((sport)->port.membase + OFFSET_RFSDIV), v)
  66. #define SPORT_PUT_STAT(sport, v) bfin_write16(((sport)->port.membase + OFFSET_STAT), v)
  67. #define SPORT_TX_FIFO_SIZE 8
  68. #define SPORT_UART_GET_CTS(x) gpio_get_value(x->cts_pin)
  69. #define SPORT_UART_DISABLE_RTS(x) gpio_set_value(x->rts_pin, 1)
  70. #define SPORT_UART_ENABLE_RTS(x) gpio_set_value(x->rts_pin, 0)
  71. #if defined(CONFIG_SERIAL_BFIN_SPORT0_UART_CTSRTS) \
  72. || defined(CONFIG_SERIAL_BFIN_SPORT1_UART_CTSRTS) \
  73. || defined(CONFIG_SERIAL_BFIN_SPORT2_UART_CTSRTS) \
  74. || defined(CONFIG_SERIAL_BFIN_SPORT3_UART_CTSRTS)
  75. # define CONFIG_SERIAL_BFIN_SPORT_CTSRTS
  76. #endif
  77. #endif /* _BFIN_SPORT_UART_H */