cvmx-pcsxx-defs.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /***********************license start***************
  2. * Author: Cavium Networks
  3. *
  4. * Contact: support@caviumnetworks.com
  5. * This file is part of the OCTEON SDK
  6. *
  7. * Copyright (c) 2003-2008 Cavium Networks
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more
  17. * details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this file; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. * or visit http://www.gnu.org/licenses/.
  23. *
  24. * This file may also be available under a different license from Cavium.
  25. * Contact Cavium Networks for more information
  26. ***********************license end**************************************/
  27. #ifndef __CVMX_PCSXX_DEFS_H__
  28. #define __CVMX_PCSXX_DEFS_H__
  29. #define CVMX_PCSXX_10GBX_STATUS_REG(block_id) \
  30. CVMX_ADD_IO_SEG(0x00011800B0000828ull + (((block_id) & 1) * 0x8000000ull))
  31. #define CVMX_PCSXX_BIST_STATUS_REG(block_id) \
  32. CVMX_ADD_IO_SEG(0x00011800B0000870ull + (((block_id) & 1) * 0x8000000ull))
  33. #define CVMX_PCSXX_BIT_LOCK_STATUS_REG(block_id) \
  34. CVMX_ADD_IO_SEG(0x00011800B0000850ull + (((block_id) & 1) * 0x8000000ull))
  35. #define CVMX_PCSXX_CONTROL1_REG(block_id) \
  36. CVMX_ADD_IO_SEG(0x00011800B0000800ull + (((block_id) & 1) * 0x8000000ull))
  37. #define CVMX_PCSXX_CONTROL2_REG(block_id) \
  38. CVMX_ADD_IO_SEG(0x00011800B0000818ull + (((block_id) & 1) * 0x8000000ull))
  39. #define CVMX_PCSXX_INT_EN_REG(block_id) \
  40. CVMX_ADD_IO_SEG(0x00011800B0000860ull + (((block_id) & 1) * 0x8000000ull))
  41. #define CVMX_PCSXX_INT_REG(block_id) \
  42. CVMX_ADD_IO_SEG(0x00011800B0000858ull + (((block_id) & 1) * 0x8000000ull))
  43. #define CVMX_PCSXX_LOG_ANL_REG(block_id) \
  44. CVMX_ADD_IO_SEG(0x00011800B0000868ull + (((block_id) & 1) * 0x8000000ull))
  45. #define CVMX_PCSXX_MISC_CTL_REG(block_id) \
  46. CVMX_ADD_IO_SEG(0x00011800B0000848ull + (((block_id) & 1) * 0x8000000ull))
  47. #define CVMX_PCSXX_RX_SYNC_STATES_REG(block_id) \
  48. CVMX_ADD_IO_SEG(0x00011800B0000838ull + (((block_id) & 1) * 0x8000000ull))
  49. #define CVMX_PCSXX_SPD_ABIL_REG(block_id) \
  50. CVMX_ADD_IO_SEG(0x00011800B0000810ull + (((block_id) & 1) * 0x8000000ull))
  51. #define CVMX_PCSXX_STATUS1_REG(block_id) \
  52. CVMX_ADD_IO_SEG(0x00011800B0000808ull + (((block_id) & 1) * 0x8000000ull))
  53. #define CVMX_PCSXX_STATUS2_REG(block_id) \
  54. CVMX_ADD_IO_SEG(0x00011800B0000820ull + (((block_id) & 1) * 0x8000000ull))
  55. #define CVMX_PCSXX_TX_RX_POLARITY_REG(block_id) \
  56. CVMX_ADD_IO_SEG(0x00011800B0000840ull + (((block_id) & 1) * 0x8000000ull))
  57. #define CVMX_PCSXX_TX_RX_STATES_REG(block_id) \
  58. CVMX_ADD_IO_SEG(0x00011800B0000830ull + (((block_id) & 1) * 0x8000000ull))
  59. union cvmx_pcsxx_10gbx_status_reg {
  60. uint64_t u64;
  61. struct cvmx_pcsxx_10gbx_status_reg_s {
  62. uint64_t reserved_13_63:51;
  63. uint64_t alignd:1;
  64. uint64_t pattst:1;
  65. uint64_t reserved_4_10:7;
  66. uint64_t l3sync:1;
  67. uint64_t l2sync:1;
  68. uint64_t l1sync:1;
  69. uint64_t l0sync:1;
  70. } s;
  71. struct cvmx_pcsxx_10gbx_status_reg_s cn52xx;
  72. struct cvmx_pcsxx_10gbx_status_reg_s cn52xxp1;
  73. struct cvmx_pcsxx_10gbx_status_reg_s cn56xx;
  74. struct cvmx_pcsxx_10gbx_status_reg_s cn56xxp1;
  75. };
  76. union cvmx_pcsxx_bist_status_reg {
  77. uint64_t u64;
  78. struct cvmx_pcsxx_bist_status_reg_s {
  79. uint64_t reserved_1_63:63;
  80. uint64_t bist_status:1;
  81. } s;
  82. struct cvmx_pcsxx_bist_status_reg_s cn52xx;
  83. struct cvmx_pcsxx_bist_status_reg_s cn52xxp1;
  84. struct cvmx_pcsxx_bist_status_reg_s cn56xx;
  85. struct cvmx_pcsxx_bist_status_reg_s cn56xxp1;
  86. };
  87. union cvmx_pcsxx_bit_lock_status_reg {
  88. uint64_t u64;
  89. struct cvmx_pcsxx_bit_lock_status_reg_s {
  90. uint64_t reserved_4_63:60;
  91. uint64_t bitlck3:1;
  92. uint64_t bitlck2:1;
  93. uint64_t bitlck1:1;
  94. uint64_t bitlck0:1;
  95. } s;
  96. struct cvmx_pcsxx_bit_lock_status_reg_s cn52xx;
  97. struct cvmx_pcsxx_bit_lock_status_reg_s cn52xxp1;
  98. struct cvmx_pcsxx_bit_lock_status_reg_s cn56xx;
  99. struct cvmx_pcsxx_bit_lock_status_reg_s cn56xxp1;
  100. };
  101. union cvmx_pcsxx_control1_reg {
  102. uint64_t u64;
  103. struct cvmx_pcsxx_control1_reg_s {
  104. uint64_t reserved_16_63:48;
  105. uint64_t reset:1;
  106. uint64_t loopbck1:1;
  107. uint64_t spdsel1:1;
  108. uint64_t reserved_12_12:1;
  109. uint64_t lo_pwr:1;
  110. uint64_t reserved_7_10:4;
  111. uint64_t spdsel0:1;
  112. uint64_t spd:4;
  113. uint64_t reserved_0_1:2;
  114. } s;
  115. struct cvmx_pcsxx_control1_reg_s cn52xx;
  116. struct cvmx_pcsxx_control1_reg_s cn52xxp1;
  117. struct cvmx_pcsxx_control1_reg_s cn56xx;
  118. struct cvmx_pcsxx_control1_reg_s cn56xxp1;
  119. };
  120. union cvmx_pcsxx_control2_reg {
  121. uint64_t u64;
  122. struct cvmx_pcsxx_control2_reg_s {
  123. uint64_t reserved_2_63:62;
  124. uint64_t type:2;
  125. } s;
  126. struct cvmx_pcsxx_control2_reg_s cn52xx;
  127. struct cvmx_pcsxx_control2_reg_s cn52xxp1;
  128. struct cvmx_pcsxx_control2_reg_s cn56xx;
  129. struct cvmx_pcsxx_control2_reg_s cn56xxp1;
  130. };
  131. union cvmx_pcsxx_int_en_reg {
  132. uint64_t u64;
  133. struct cvmx_pcsxx_int_en_reg_s {
  134. uint64_t reserved_6_63:58;
  135. uint64_t algnlos_en:1;
  136. uint64_t synlos_en:1;
  137. uint64_t bitlckls_en:1;
  138. uint64_t rxsynbad_en:1;
  139. uint64_t rxbad_en:1;
  140. uint64_t txflt_en:1;
  141. } s;
  142. struct cvmx_pcsxx_int_en_reg_s cn52xx;
  143. struct cvmx_pcsxx_int_en_reg_s cn52xxp1;
  144. struct cvmx_pcsxx_int_en_reg_s cn56xx;
  145. struct cvmx_pcsxx_int_en_reg_s cn56xxp1;
  146. };
  147. union cvmx_pcsxx_int_reg {
  148. uint64_t u64;
  149. struct cvmx_pcsxx_int_reg_s {
  150. uint64_t reserved_6_63:58;
  151. uint64_t algnlos:1;
  152. uint64_t synlos:1;
  153. uint64_t bitlckls:1;
  154. uint64_t rxsynbad:1;
  155. uint64_t rxbad:1;
  156. uint64_t txflt:1;
  157. } s;
  158. struct cvmx_pcsxx_int_reg_s cn52xx;
  159. struct cvmx_pcsxx_int_reg_s cn52xxp1;
  160. struct cvmx_pcsxx_int_reg_s cn56xx;
  161. struct cvmx_pcsxx_int_reg_s cn56xxp1;
  162. };
  163. union cvmx_pcsxx_log_anl_reg {
  164. uint64_t u64;
  165. struct cvmx_pcsxx_log_anl_reg_s {
  166. uint64_t reserved_7_63:57;
  167. uint64_t enc_mode:1;
  168. uint64_t drop_ln:2;
  169. uint64_t lafifovfl:1;
  170. uint64_t la_en:1;
  171. uint64_t pkt_sz:2;
  172. } s;
  173. struct cvmx_pcsxx_log_anl_reg_s cn52xx;
  174. struct cvmx_pcsxx_log_anl_reg_s cn52xxp1;
  175. struct cvmx_pcsxx_log_anl_reg_s cn56xx;
  176. struct cvmx_pcsxx_log_anl_reg_s cn56xxp1;
  177. };
  178. union cvmx_pcsxx_misc_ctl_reg {
  179. uint64_t u64;
  180. struct cvmx_pcsxx_misc_ctl_reg_s {
  181. uint64_t reserved_4_63:60;
  182. uint64_t tx_swap:1;
  183. uint64_t rx_swap:1;
  184. uint64_t xaui:1;
  185. uint64_t gmxeno:1;
  186. } s;
  187. struct cvmx_pcsxx_misc_ctl_reg_s cn52xx;
  188. struct cvmx_pcsxx_misc_ctl_reg_s cn52xxp1;
  189. struct cvmx_pcsxx_misc_ctl_reg_s cn56xx;
  190. struct cvmx_pcsxx_misc_ctl_reg_s cn56xxp1;
  191. };
  192. union cvmx_pcsxx_rx_sync_states_reg {
  193. uint64_t u64;
  194. struct cvmx_pcsxx_rx_sync_states_reg_s {
  195. uint64_t reserved_16_63:48;
  196. uint64_t sync3st:4;
  197. uint64_t sync2st:4;
  198. uint64_t sync1st:4;
  199. uint64_t sync0st:4;
  200. } s;
  201. struct cvmx_pcsxx_rx_sync_states_reg_s cn52xx;
  202. struct cvmx_pcsxx_rx_sync_states_reg_s cn52xxp1;
  203. struct cvmx_pcsxx_rx_sync_states_reg_s cn56xx;
  204. struct cvmx_pcsxx_rx_sync_states_reg_s cn56xxp1;
  205. };
  206. union cvmx_pcsxx_spd_abil_reg {
  207. uint64_t u64;
  208. struct cvmx_pcsxx_spd_abil_reg_s {
  209. uint64_t reserved_2_63:62;
  210. uint64_t tenpasst:1;
  211. uint64_t tengb:1;
  212. } s;
  213. struct cvmx_pcsxx_spd_abil_reg_s cn52xx;
  214. struct cvmx_pcsxx_spd_abil_reg_s cn52xxp1;
  215. struct cvmx_pcsxx_spd_abil_reg_s cn56xx;
  216. struct cvmx_pcsxx_spd_abil_reg_s cn56xxp1;
  217. };
  218. union cvmx_pcsxx_status1_reg {
  219. uint64_t u64;
  220. struct cvmx_pcsxx_status1_reg_s {
  221. uint64_t reserved_8_63:56;
  222. uint64_t flt:1;
  223. uint64_t reserved_3_6:4;
  224. uint64_t rcv_lnk:1;
  225. uint64_t lpable:1;
  226. uint64_t reserved_0_0:1;
  227. } s;
  228. struct cvmx_pcsxx_status1_reg_s cn52xx;
  229. struct cvmx_pcsxx_status1_reg_s cn52xxp1;
  230. struct cvmx_pcsxx_status1_reg_s cn56xx;
  231. struct cvmx_pcsxx_status1_reg_s cn56xxp1;
  232. };
  233. union cvmx_pcsxx_status2_reg {
  234. uint64_t u64;
  235. struct cvmx_pcsxx_status2_reg_s {
  236. uint64_t reserved_16_63:48;
  237. uint64_t dev:2;
  238. uint64_t reserved_12_13:2;
  239. uint64_t xmtflt:1;
  240. uint64_t rcvflt:1;
  241. uint64_t reserved_3_9:7;
  242. uint64_t tengb_w:1;
  243. uint64_t tengb_x:1;
  244. uint64_t tengb_r:1;
  245. } s;
  246. struct cvmx_pcsxx_status2_reg_s cn52xx;
  247. struct cvmx_pcsxx_status2_reg_s cn52xxp1;
  248. struct cvmx_pcsxx_status2_reg_s cn56xx;
  249. struct cvmx_pcsxx_status2_reg_s cn56xxp1;
  250. };
  251. union cvmx_pcsxx_tx_rx_polarity_reg {
  252. uint64_t u64;
  253. struct cvmx_pcsxx_tx_rx_polarity_reg_s {
  254. uint64_t reserved_10_63:54;
  255. uint64_t xor_rxplrt:4;
  256. uint64_t xor_txplrt:4;
  257. uint64_t rxplrt:1;
  258. uint64_t txplrt:1;
  259. } s;
  260. struct cvmx_pcsxx_tx_rx_polarity_reg_s cn52xx;
  261. struct cvmx_pcsxx_tx_rx_polarity_reg_cn52xxp1 {
  262. uint64_t reserved_2_63:62;
  263. uint64_t rxplrt:1;
  264. uint64_t txplrt:1;
  265. } cn52xxp1;
  266. struct cvmx_pcsxx_tx_rx_polarity_reg_s cn56xx;
  267. struct cvmx_pcsxx_tx_rx_polarity_reg_cn52xxp1 cn56xxp1;
  268. };
  269. union cvmx_pcsxx_tx_rx_states_reg {
  270. uint64_t u64;
  271. struct cvmx_pcsxx_tx_rx_states_reg_s {
  272. uint64_t reserved_14_63:50;
  273. uint64_t term_err:1;
  274. uint64_t syn3bad:1;
  275. uint64_t syn2bad:1;
  276. uint64_t syn1bad:1;
  277. uint64_t syn0bad:1;
  278. uint64_t rxbad:1;
  279. uint64_t algn_st:3;
  280. uint64_t rx_st:2;
  281. uint64_t tx_st:3;
  282. } s;
  283. struct cvmx_pcsxx_tx_rx_states_reg_s cn52xx;
  284. struct cvmx_pcsxx_tx_rx_states_reg_cn52xxp1 {
  285. uint64_t reserved_13_63:51;
  286. uint64_t syn3bad:1;
  287. uint64_t syn2bad:1;
  288. uint64_t syn1bad:1;
  289. uint64_t syn0bad:1;
  290. uint64_t rxbad:1;
  291. uint64_t algn_st:3;
  292. uint64_t rx_st:2;
  293. uint64_t tx_st:3;
  294. } cn52xxp1;
  295. struct cvmx_pcsxx_tx_rx_states_reg_s cn56xx;
  296. struct cvmx_pcsxx_tx_rx_states_reg_cn52xxp1 cn56xxp1;
  297. };
  298. #endif