omap_uwire.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594
  1. /*
  2. * omap_uwire.c -- MicroWire interface driver for OMAP
  3. *
  4. * Copyright 2003 MontaVista Software Inc. <source@mvista.com>
  5. *
  6. * Ported to 2.6 OMAP uwire interface.
  7. * Copyright (C) 2004 Texas Instruments.
  8. *
  9. * Generalization patches by Juha Yrjola <juha.yrjola@nokia.com>
  10. *
  11. * Copyright (C) 2005 David Brownell (ported to 2.6 SPI interface)
  12. * Copyright (C) 2006 Nokia
  13. *
  14. * Many updates by Imre Deak <imre.deak@nokia.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify it
  17. * under the terms of the GNU General Public License as published by the
  18. * Free Software Foundation; either version 2 of the License, or (at your
  19. * option) any later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  22. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  23. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  24. * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  25. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  26. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  27. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  28. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  30. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. *
  32. * You should have received a copy of the GNU General Public License along
  33. * with this program; if not, write to the Free Software Foundation, Inc.,
  34. * 675 Mass Ave, Cambridge, MA 02139, USA.
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/delay.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/err.h>
  43. #include <linux/clk.h>
  44. #include <linux/slab.h>
  45. #include <linux/spi/spi.h>
  46. #include <linux/spi/spi_bitbang.h>
  47. #include <asm/system.h>
  48. #include <asm/irq.h>
  49. #include <mach/hardware.h>
  50. #include <asm/io.h>
  51. #include <asm/mach-types.h>
  52. #include <plat/mux.h>
  53. #include <plat/omap7xx.h> /* OMAP7XX_IO_CONF registers */
  54. /* FIXME address is now a platform device resource,
  55. * and irqs should show there too...
  56. */
  57. #define UWIRE_BASE_PHYS 0xFFFB3000
  58. /* uWire Registers: */
  59. #define UWIRE_IO_SIZE 0x20
  60. #define UWIRE_TDR 0x00
  61. #define UWIRE_RDR 0x00
  62. #define UWIRE_CSR 0x01
  63. #define UWIRE_SR1 0x02
  64. #define UWIRE_SR2 0x03
  65. #define UWIRE_SR3 0x04
  66. #define UWIRE_SR4 0x05
  67. #define UWIRE_SR5 0x06
  68. /* CSR bits */
  69. #define RDRB (1 << 15)
  70. #define CSRB (1 << 14)
  71. #define START (1 << 13)
  72. #define CS_CMD (1 << 12)
  73. /* SR1 or SR2 bits */
  74. #define UWIRE_READ_FALLING_EDGE 0x0001
  75. #define UWIRE_READ_RISING_EDGE 0x0000
  76. #define UWIRE_WRITE_FALLING_EDGE 0x0000
  77. #define UWIRE_WRITE_RISING_EDGE 0x0002
  78. #define UWIRE_CS_ACTIVE_LOW 0x0000
  79. #define UWIRE_CS_ACTIVE_HIGH 0x0004
  80. #define UWIRE_FREQ_DIV_2 0x0000
  81. #define UWIRE_FREQ_DIV_4 0x0008
  82. #define UWIRE_FREQ_DIV_8 0x0010
  83. #define UWIRE_CHK_READY 0x0020
  84. #define UWIRE_CLK_INVERTED 0x0040
  85. struct uwire_spi {
  86. struct spi_bitbang bitbang;
  87. struct clk *ck;
  88. };
  89. struct uwire_state {
  90. unsigned bits_per_word;
  91. unsigned div1_idx;
  92. };
  93. /* REVISIT compile time constant for idx_shift? */
  94. /*
  95. * Or, put it in a structure which is used throughout the driver;
  96. * that avoids having to issue two loads for each bit of static data.
  97. */
  98. static unsigned int uwire_idx_shift;
  99. static void __iomem *uwire_base;
  100. static inline void uwire_write_reg(int idx, u16 val)
  101. {
  102. __raw_writew(val, uwire_base + (idx << uwire_idx_shift));
  103. }
  104. static inline u16 uwire_read_reg(int idx)
  105. {
  106. return __raw_readw(uwire_base + (idx << uwire_idx_shift));
  107. }
  108. static inline void omap_uwire_configure_mode(u8 cs, unsigned long flags)
  109. {
  110. u16 w, val = 0;
  111. int shift, reg;
  112. if (flags & UWIRE_CLK_INVERTED)
  113. val ^= 0x03;
  114. val = flags & 0x3f;
  115. if (cs & 1)
  116. shift = 6;
  117. else
  118. shift = 0;
  119. if (cs <= 1)
  120. reg = UWIRE_SR1;
  121. else
  122. reg = UWIRE_SR2;
  123. w = uwire_read_reg(reg);
  124. w &= ~(0x3f << shift);
  125. w |= val << shift;
  126. uwire_write_reg(reg, w);
  127. }
  128. static int wait_uwire_csr_flag(u16 mask, u16 val, int might_not_catch)
  129. {
  130. u16 w;
  131. int c = 0;
  132. unsigned long max_jiffies = jiffies + HZ;
  133. for (;;) {
  134. w = uwire_read_reg(UWIRE_CSR);
  135. if ((w & mask) == val)
  136. break;
  137. if (time_after(jiffies, max_jiffies)) {
  138. printk(KERN_ERR "%s: timeout. reg=%#06x "
  139. "mask=%#06x val=%#06x\n",
  140. __func__, w, mask, val);
  141. return -1;
  142. }
  143. c++;
  144. if (might_not_catch && c > 64)
  145. break;
  146. }
  147. return 0;
  148. }
  149. static void uwire_set_clk1_div(int div1_idx)
  150. {
  151. u16 w;
  152. w = uwire_read_reg(UWIRE_SR3);
  153. w &= ~(0x03 << 1);
  154. w |= div1_idx << 1;
  155. uwire_write_reg(UWIRE_SR3, w);
  156. }
  157. static void uwire_chipselect(struct spi_device *spi, int value)
  158. {
  159. struct uwire_state *ust = spi->controller_state;
  160. u16 w;
  161. int old_cs;
  162. BUG_ON(wait_uwire_csr_flag(CSRB, 0, 0));
  163. w = uwire_read_reg(UWIRE_CSR);
  164. old_cs = (w >> 10) & 0x03;
  165. if (value == BITBANG_CS_INACTIVE || old_cs != spi->chip_select) {
  166. /* Deselect this CS, or the previous CS */
  167. w &= ~CS_CMD;
  168. uwire_write_reg(UWIRE_CSR, w);
  169. }
  170. /* activate specfied chipselect */
  171. if (value == BITBANG_CS_ACTIVE) {
  172. uwire_set_clk1_div(ust->div1_idx);
  173. /* invert clock? */
  174. if (spi->mode & SPI_CPOL)
  175. uwire_write_reg(UWIRE_SR4, 1);
  176. else
  177. uwire_write_reg(UWIRE_SR4, 0);
  178. w = spi->chip_select << 10;
  179. w |= CS_CMD;
  180. uwire_write_reg(UWIRE_CSR, w);
  181. }
  182. }
  183. static int uwire_txrx(struct spi_device *spi, struct spi_transfer *t)
  184. {
  185. struct uwire_state *ust = spi->controller_state;
  186. unsigned len = t->len;
  187. unsigned bits = ust->bits_per_word;
  188. unsigned bytes;
  189. u16 val, w;
  190. int status = 0;
  191. if (!t->tx_buf && !t->rx_buf)
  192. return 0;
  193. /* Microwire doesn't read and write concurrently */
  194. if (t->tx_buf && t->rx_buf)
  195. return -EPERM;
  196. w = spi->chip_select << 10;
  197. w |= CS_CMD;
  198. if (t->tx_buf) {
  199. const u8 *buf = t->tx_buf;
  200. /* NOTE: DMA could be used for TX transfers */
  201. /* write one or two bytes at a time */
  202. while (len >= 1) {
  203. /* tx bit 15 is first sent; we byteswap multibyte words
  204. * (msb-first) on the way out from memory.
  205. */
  206. val = *buf++;
  207. if (bits > 8) {
  208. bytes = 2;
  209. val |= *buf++ << 8;
  210. } else
  211. bytes = 1;
  212. val <<= 16 - bits;
  213. #ifdef VERBOSE
  214. pr_debug("%s: write-%d =%04x\n",
  215. dev_name(&spi->dev), bits, val);
  216. #endif
  217. if (wait_uwire_csr_flag(CSRB, 0, 0))
  218. goto eio;
  219. uwire_write_reg(UWIRE_TDR, val);
  220. /* start write */
  221. val = START | w | (bits << 5);
  222. uwire_write_reg(UWIRE_CSR, val);
  223. len -= bytes;
  224. /* Wait till write actually starts.
  225. * This is needed with MPU clock 60+ MHz.
  226. * REVISIT: we may not have time to catch it...
  227. */
  228. if (wait_uwire_csr_flag(CSRB, CSRB, 1))
  229. goto eio;
  230. status += bytes;
  231. }
  232. /* REVISIT: save this for later to get more i/o overlap */
  233. if (wait_uwire_csr_flag(CSRB, 0, 0))
  234. goto eio;
  235. } else if (t->rx_buf) {
  236. u8 *buf = t->rx_buf;
  237. /* read one or two bytes at a time */
  238. while (len) {
  239. if (bits > 8) {
  240. bytes = 2;
  241. } else
  242. bytes = 1;
  243. /* start read */
  244. val = START | w | (bits << 0);
  245. uwire_write_reg(UWIRE_CSR, val);
  246. len -= bytes;
  247. /* Wait till read actually starts */
  248. (void) wait_uwire_csr_flag(CSRB, CSRB, 1);
  249. if (wait_uwire_csr_flag(RDRB | CSRB,
  250. RDRB, 0))
  251. goto eio;
  252. /* rx bit 0 is last received; multibyte words will
  253. * be properly byteswapped on the way to memory.
  254. */
  255. val = uwire_read_reg(UWIRE_RDR);
  256. val &= (1 << bits) - 1;
  257. *buf++ = (u8) val;
  258. if (bytes == 2)
  259. *buf++ = val >> 8;
  260. status += bytes;
  261. #ifdef VERBOSE
  262. pr_debug("%s: read-%d =%04x\n",
  263. dev_name(&spi->dev), bits, val);
  264. #endif
  265. }
  266. }
  267. return status;
  268. eio:
  269. return -EIO;
  270. }
  271. static int uwire_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  272. {
  273. struct uwire_state *ust = spi->controller_state;
  274. struct uwire_spi *uwire;
  275. unsigned flags = 0;
  276. unsigned bits;
  277. unsigned hz;
  278. unsigned long rate;
  279. int div1_idx;
  280. int div1;
  281. int div2;
  282. int status;
  283. uwire = spi_master_get_devdata(spi->master);
  284. if (spi->chip_select > 3) {
  285. pr_debug("%s: cs%d?\n", dev_name(&spi->dev), spi->chip_select);
  286. status = -ENODEV;
  287. goto done;
  288. }
  289. bits = spi->bits_per_word;
  290. if (t != NULL && t->bits_per_word)
  291. bits = t->bits_per_word;
  292. if (bits > 16) {
  293. pr_debug("%s: wordsize %d?\n", dev_name(&spi->dev), bits);
  294. status = -ENODEV;
  295. goto done;
  296. }
  297. ust->bits_per_word = bits;
  298. /* mode 0..3, clock inverted separately;
  299. * standard nCS signaling;
  300. * don't treat DI=high as "not ready"
  301. */
  302. if (spi->mode & SPI_CS_HIGH)
  303. flags |= UWIRE_CS_ACTIVE_HIGH;
  304. if (spi->mode & SPI_CPOL)
  305. flags |= UWIRE_CLK_INVERTED;
  306. switch (spi->mode & (SPI_CPOL | SPI_CPHA)) {
  307. case SPI_MODE_0:
  308. case SPI_MODE_3:
  309. flags |= UWIRE_WRITE_FALLING_EDGE | UWIRE_READ_RISING_EDGE;
  310. break;
  311. case SPI_MODE_1:
  312. case SPI_MODE_2:
  313. flags |= UWIRE_WRITE_RISING_EDGE | UWIRE_READ_FALLING_EDGE;
  314. break;
  315. }
  316. /* assume it's already enabled */
  317. rate = clk_get_rate(uwire->ck);
  318. hz = spi->max_speed_hz;
  319. if (t != NULL && t->speed_hz)
  320. hz = t->speed_hz;
  321. if (!hz) {
  322. pr_debug("%s: zero speed?\n", dev_name(&spi->dev));
  323. status = -EINVAL;
  324. goto done;
  325. }
  326. /* F_INT = mpu_xor_clk / DIV1 */
  327. for (div1_idx = 0; div1_idx < 4; div1_idx++) {
  328. switch (div1_idx) {
  329. case 0:
  330. div1 = 2;
  331. break;
  332. case 1:
  333. div1 = 4;
  334. break;
  335. case 2:
  336. div1 = 7;
  337. break;
  338. default:
  339. case 3:
  340. div1 = 10;
  341. break;
  342. }
  343. div2 = (rate / div1 + hz - 1) / hz;
  344. if (div2 <= 8)
  345. break;
  346. }
  347. if (div1_idx == 4) {
  348. pr_debug("%s: lowest clock %ld, need %d\n",
  349. dev_name(&spi->dev), rate / 10 / 8, hz);
  350. status = -EDOM;
  351. goto done;
  352. }
  353. /* we have to cache this and reset in uwire_chipselect as this is a
  354. * global parameter and another uwire device can change it under
  355. * us */
  356. ust->div1_idx = div1_idx;
  357. uwire_set_clk1_div(div1_idx);
  358. rate /= div1;
  359. switch (div2) {
  360. case 0:
  361. case 1:
  362. case 2:
  363. flags |= UWIRE_FREQ_DIV_2;
  364. rate /= 2;
  365. break;
  366. case 3:
  367. case 4:
  368. flags |= UWIRE_FREQ_DIV_4;
  369. rate /= 4;
  370. break;
  371. case 5:
  372. case 6:
  373. case 7:
  374. case 8:
  375. flags |= UWIRE_FREQ_DIV_8;
  376. rate /= 8;
  377. break;
  378. }
  379. omap_uwire_configure_mode(spi->chip_select, flags);
  380. pr_debug("%s: uwire flags %02x, armxor %lu KHz, SCK %lu KHz\n",
  381. __func__, flags,
  382. clk_get_rate(uwire->ck) / 1000,
  383. rate / 1000);
  384. status = 0;
  385. done:
  386. return status;
  387. }
  388. static int uwire_setup(struct spi_device *spi)
  389. {
  390. struct uwire_state *ust = spi->controller_state;
  391. if (ust == NULL) {
  392. ust = kzalloc(sizeof(*ust), GFP_KERNEL);
  393. if (ust == NULL)
  394. return -ENOMEM;
  395. spi->controller_state = ust;
  396. }
  397. return uwire_setup_transfer(spi, NULL);
  398. }
  399. static void uwire_cleanup(struct spi_device *spi)
  400. {
  401. kfree(spi->controller_state);
  402. }
  403. static void uwire_off(struct uwire_spi *uwire)
  404. {
  405. uwire_write_reg(UWIRE_SR3, 0);
  406. clk_disable(uwire->ck);
  407. clk_put(uwire->ck);
  408. spi_master_put(uwire->bitbang.master);
  409. }
  410. static int __init uwire_probe(struct platform_device *pdev)
  411. {
  412. struct spi_master *master;
  413. struct uwire_spi *uwire;
  414. int status;
  415. master = spi_alloc_master(&pdev->dev, sizeof *uwire);
  416. if (!master)
  417. return -ENODEV;
  418. uwire = spi_master_get_devdata(master);
  419. uwire_base = ioremap(UWIRE_BASE_PHYS, UWIRE_IO_SIZE);
  420. if (!uwire_base) {
  421. dev_dbg(&pdev->dev, "can't ioremap UWIRE\n");
  422. spi_master_put(master);
  423. return -ENOMEM;
  424. }
  425. dev_set_drvdata(&pdev->dev, uwire);
  426. uwire->ck = clk_get(&pdev->dev, "fck");
  427. if (IS_ERR(uwire->ck)) {
  428. status = PTR_ERR(uwire->ck);
  429. dev_dbg(&pdev->dev, "no functional clock?\n");
  430. spi_master_put(master);
  431. return status;
  432. }
  433. clk_enable(uwire->ck);
  434. if (cpu_is_omap7xx())
  435. uwire_idx_shift = 1;
  436. else
  437. uwire_idx_shift = 2;
  438. uwire_write_reg(UWIRE_SR3, 1);
  439. /* the spi->mode bits understood by this driver: */
  440. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  441. master->flags = SPI_MASTER_HALF_DUPLEX;
  442. master->bus_num = 2; /* "official" */
  443. master->num_chipselect = 4;
  444. master->setup = uwire_setup;
  445. master->cleanup = uwire_cleanup;
  446. uwire->bitbang.master = master;
  447. uwire->bitbang.chipselect = uwire_chipselect;
  448. uwire->bitbang.setup_transfer = uwire_setup_transfer;
  449. uwire->bitbang.txrx_bufs = uwire_txrx;
  450. status = spi_bitbang_start(&uwire->bitbang);
  451. if (status < 0) {
  452. uwire_off(uwire);
  453. iounmap(uwire_base);
  454. }
  455. return status;
  456. }
  457. static int __exit uwire_remove(struct platform_device *pdev)
  458. {
  459. struct uwire_spi *uwire = dev_get_drvdata(&pdev->dev);
  460. int status;
  461. // FIXME remove all child devices, somewhere ...
  462. status = spi_bitbang_stop(&uwire->bitbang);
  463. uwire_off(uwire);
  464. iounmap(uwire_base);
  465. return status;
  466. }
  467. /* work with hotplug and coldplug */
  468. MODULE_ALIAS("platform:omap_uwire");
  469. static struct platform_driver uwire_driver = {
  470. .driver = {
  471. .name = "omap_uwire",
  472. .owner = THIS_MODULE,
  473. },
  474. .remove = __exit_p(uwire_remove),
  475. // suspend ... unuse ck
  476. // resume ... use ck
  477. };
  478. static int __init omap_uwire_init(void)
  479. {
  480. /* FIXME move these into the relevant board init code. also, include
  481. * H3 support; it uses tsc2101 like H2 (on a different chipselect).
  482. */
  483. if (machine_is_omap_h2()) {
  484. /* defaults: W21 SDO, U18 SDI, V19 SCL */
  485. omap_cfg_reg(N14_1610_UWIRE_CS0);
  486. omap_cfg_reg(N15_1610_UWIRE_CS1);
  487. }
  488. if (machine_is_omap_perseus2()) {
  489. /* configure pins: MPU_UW_nSCS1, MPU_UW_SDO, MPU_UW_SCLK */
  490. int val = omap_readl(OMAP7XX_IO_CONF_9) & ~0x00EEE000;
  491. omap_writel(val | 0x00AAA000, OMAP7XX_IO_CONF_9);
  492. }
  493. return platform_driver_probe(&uwire_driver, uwire_probe);
  494. }
  495. static void __exit omap_uwire_exit(void)
  496. {
  497. platform_driver_unregister(&uwire_driver);
  498. }
  499. subsys_initcall(omap_uwire_init);
  500. module_exit(omap_uwire_exit);
  501. MODULE_LICENSE("GPL");