esp_scsi.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /* esp_scsi.h: Defines and structures for the ESP drier.
  2. *
  3. * Copyright (C) 2007 David S. Miller (davem@davemloft.net)
  4. */
  5. #ifndef _ESP_SCSI_H
  6. #define _ESP_SCSI_H
  7. /* Access Description Offset */
  8. #define ESP_TCLOW 0x00UL /* rw Low bits transfer count 0x00 */
  9. #define ESP_TCMED 0x01UL /* rw Mid bits transfer count 0x04 */
  10. #define ESP_FDATA 0x02UL /* rw FIFO data bits 0x08 */
  11. #define ESP_CMD 0x03UL /* rw SCSI command bits 0x0c */
  12. #define ESP_STATUS 0x04UL /* ro ESP status register 0x10 */
  13. #define ESP_BUSID ESP_STATUS /* wo BusID for sel/resel 0x10 */
  14. #define ESP_INTRPT 0x05UL /* ro Kind of interrupt 0x14 */
  15. #define ESP_TIMEO ESP_INTRPT /* wo Timeout for sel/resel 0x14 */
  16. #define ESP_SSTEP 0x06UL /* ro Sequence step register 0x18 */
  17. #define ESP_STP ESP_SSTEP /* wo Transfer period/sync 0x18 */
  18. #define ESP_FFLAGS 0x07UL /* ro Bits current FIFO info 0x1c */
  19. #define ESP_SOFF ESP_FFLAGS /* wo Sync offset 0x1c */
  20. #define ESP_CFG1 0x08UL /* rw First cfg register 0x20 */
  21. #define ESP_CFACT 0x09UL /* wo Clock conv factor 0x24 */
  22. #define ESP_STATUS2 ESP_CFACT /* ro HME status2 register 0x24 */
  23. #define ESP_CTEST 0x0aUL /* wo Chip test register 0x28 */
  24. #define ESP_CFG2 0x0bUL /* rw Second cfg register 0x2c */
  25. #define ESP_CFG3 0x0cUL /* rw Third cfg register 0x30 */
  26. #define ESP_TCHI 0x0eUL /* rw High bits transf count 0x38 */
  27. #define ESP_UID ESP_TCHI /* ro Unique ID code 0x38 */
  28. #define FAS_RLO ESP_TCHI /* rw HME extended counter 0x38 */
  29. #define ESP_FGRND 0x0fUL /* rw Data base for fifo 0x3c */
  30. #define FAS_RHI ESP_FGRND /* rw HME extended counter 0x3c */
  31. #define SBUS_ESP_REG_SIZE 0x40UL
  32. /* Bitfield meanings for the above registers. */
  33. /* ESP config reg 1, read-write, found on all ESP chips */
  34. #define ESP_CONFIG1_ID 0x07 /* My BUS ID bits */
  35. #define ESP_CONFIG1_CHTEST 0x08 /* Enable ESP chip tests */
  36. #define ESP_CONFIG1_PENABLE 0x10 /* Enable parity checks */
  37. #define ESP_CONFIG1_PARTEST 0x20 /* Parity test mode enabled? */
  38. #define ESP_CONFIG1_SRRDISAB 0x40 /* Disable SCSI reset reports */
  39. #define ESP_CONFIG1_SLCABLE 0x80 /* Enable slow cable mode */
  40. /* ESP config reg 2, read-write, found only on esp100a+esp200+esp236 chips */
  41. #define ESP_CONFIG2_DMAPARITY 0x01 /* enable DMA Parity (200,236) */
  42. #define ESP_CONFIG2_REGPARITY 0x02 /* enable reg Parity (200,236) */
  43. #define ESP_CONFIG2_BADPARITY 0x04 /* Bad parity target abort */
  44. #define ESP_CONFIG2_SCSI2ENAB 0x08 /* Enable SCSI-2 features (tgtmode) */
  45. #define ESP_CONFIG2_HI 0x10 /* High Impedance DREQ ??? */
  46. #define ESP_CONFIG2_HMEFENAB 0x10 /* HME features enable */
  47. #define ESP_CONFIG2_BCM 0x20 /* Enable byte-ctrl (236) */
  48. #define ESP_CONFIG2_DISPINT 0x20 /* Disable pause irq (hme) */
  49. #define ESP_CONFIG2_FENAB 0x40 /* Enable features (fas100,216) */
  50. #define ESP_CONFIG2_SPL 0x40 /* Enable status-phase latch (236) */
  51. #define ESP_CONFIG2_MKDONE 0x40 /* HME magic feature */
  52. #define ESP_CONFIG2_HME32 0x80 /* HME 32 extended */
  53. #define ESP_CONFIG2_MAGIC 0xe0 /* Invalid bits... */
  54. /* ESP config register 3 read-write, found only esp236+fas236+fas100a+hme chips */
  55. #define ESP_CONFIG3_FCLOCK 0x01 /* FAST SCSI clock rate (esp100a/hme) */
  56. #define ESP_CONFIG3_TEM 0x01 /* Enable thresh-8 mode (esp/fas236) */
  57. #define ESP_CONFIG3_FAST 0x02 /* Enable FAST SCSI (esp100a/hme) */
  58. #define ESP_CONFIG3_ADMA 0x02 /* Enable alternate-dma (esp/fas236) */
  59. #define ESP_CONFIG3_TENB 0x04 /* group2 SCSI2 support (esp100a/hme) */
  60. #define ESP_CONFIG3_SRB 0x04 /* Save residual byte (esp/fas236) */
  61. #define ESP_CONFIG3_TMS 0x08 /* Three-byte msg's ok (esp100a/hme) */
  62. #define ESP_CONFIG3_FCLK 0x08 /* Fast SCSI clock rate (esp/fas236) */
  63. #define ESP_CONFIG3_IDMSG 0x10 /* ID message checking (esp100a/hme) */
  64. #define ESP_CONFIG3_FSCSI 0x10 /* Enable FAST SCSI (esp/fas236) */
  65. #define ESP_CONFIG3_GTM 0x20 /* group2 SCSI2 support (esp/fas236) */
  66. #define ESP_CONFIG3_IDBIT3 0x20 /* Bit 3 of HME SCSI-ID (hme) */
  67. #define ESP_CONFIG3_TBMS 0x40 /* Three-byte msg's ok (esp/fas236) */
  68. #define ESP_CONFIG3_EWIDE 0x40 /* Enable Wide-SCSI (hme) */
  69. #define ESP_CONFIG3_IMS 0x80 /* ID msg chk'ng (esp/fas236) */
  70. #define ESP_CONFIG3_OBPUSH 0x80 /* Push odd-byte to dma (hme) */
  71. /* ESP command register read-write */
  72. /* Group 1 commands: These may be sent at any point in time to the ESP
  73. * chip. None of them can generate interrupts 'cept
  74. * the "SCSI bus reset" command if you have not disabled
  75. * SCSI reset interrupts in the config1 ESP register.
  76. */
  77. #define ESP_CMD_NULL 0x00 /* Null command, ie. a nop */
  78. #define ESP_CMD_FLUSH 0x01 /* FIFO Flush */
  79. #define ESP_CMD_RC 0x02 /* Chip reset */
  80. #define ESP_CMD_RS 0x03 /* SCSI bus reset */
  81. /* Group 2 commands: ESP must be an initiator and connected to a target
  82. * for these commands to work.
  83. */
  84. #define ESP_CMD_TI 0x10 /* Transfer Information */
  85. #define ESP_CMD_ICCSEQ 0x11 /* Initiator cmd complete sequence */
  86. #define ESP_CMD_MOK 0x12 /* Message okie-dokie */
  87. #define ESP_CMD_TPAD 0x18 /* Transfer Pad */
  88. #define ESP_CMD_SATN 0x1a /* Set ATN */
  89. #define ESP_CMD_RATN 0x1b /* De-assert ATN */
  90. /* Group 3 commands: ESP must be in the MSGOUT or MSGIN state and be connected
  91. * to a target as the initiator for these commands to work.
  92. */
  93. #define ESP_CMD_SMSG 0x20 /* Send message */
  94. #define ESP_CMD_SSTAT 0x21 /* Send status */
  95. #define ESP_CMD_SDATA 0x22 /* Send data */
  96. #define ESP_CMD_DSEQ 0x23 /* Discontinue Sequence */
  97. #define ESP_CMD_TSEQ 0x24 /* Terminate Sequence */
  98. #define ESP_CMD_TCCSEQ 0x25 /* Target cmd cmplt sequence */
  99. #define ESP_CMD_DCNCT 0x27 /* Disconnect */
  100. #define ESP_CMD_RMSG 0x28 /* Receive Message */
  101. #define ESP_CMD_RCMD 0x29 /* Receive Command */
  102. #define ESP_CMD_RDATA 0x2a /* Receive Data */
  103. #define ESP_CMD_RCSEQ 0x2b /* Receive cmd sequence */
  104. /* Group 4 commands: The ESP must be in the disconnected state and must
  105. * not be connected to any targets as initiator for
  106. * these commands to work.
  107. */
  108. #define ESP_CMD_RSEL 0x40 /* Reselect */
  109. #define ESP_CMD_SEL 0x41 /* Select w/o ATN */
  110. #define ESP_CMD_SELA 0x42 /* Select w/ATN */
  111. #define ESP_CMD_SELAS 0x43 /* Select w/ATN & STOP */
  112. #define ESP_CMD_ESEL 0x44 /* Enable selection */
  113. #define ESP_CMD_DSEL 0x45 /* Disable selections */
  114. #define ESP_CMD_SA3 0x46 /* Select w/ATN3 */
  115. #define ESP_CMD_RSEL3 0x47 /* Reselect3 */
  116. /* This bit enables the ESP's DMA on the SBus */
  117. #define ESP_CMD_DMA 0x80 /* Do DMA? */
  118. /* ESP status register read-only */
  119. #define ESP_STAT_PIO 0x01 /* IO phase bit */
  120. #define ESP_STAT_PCD 0x02 /* CD phase bit */
  121. #define ESP_STAT_PMSG 0x04 /* MSG phase bit */
  122. #define ESP_STAT_PMASK 0x07 /* Mask of phase bits */
  123. #define ESP_STAT_TDONE 0x08 /* Transfer Completed */
  124. #define ESP_STAT_TCNT 0x10 /* Transfer Counter Is Zero */
  125. #define ESP_STAT_PERR 0x20 /* Parity error */
  126. #define ESP_STAT_SPAM 0x40 /* Real bad error */
  127. /* This indicates the 'interrupt pending' condition on esp236, it is a reserved
  128. * bit on other revs of the ESP.
  129. */
  130. #define ESP_STAT_INTR 0x80 /* Interrupt */
  131. /* The status register can be masked with ESP_STAT_PMASK and compared
  132. * with the following values to determine the current phase the ESP
  133. * (at least thinks it) is in. For our purposes we also add our own
  134. * software 'done' bit for our phase management engine.
  135. */
  136. #define ESP_DOP (0) /* Data Out */
  137. #define ESP_DIP (ESP_STAT_PIO) /* Data In */
  138. #define ESP_CMDP (ESP_STAT_PCD) /* Command */
  139. #define ESP_STATP (ESP_STAT_PCD|ESP_STAT_PIO) /* Status */
  140. #define ESP_MOP (ESP_STAT_PMSG|ESP_STAT_PCD) /* Message Out */
  141. #define ESP_MIP (ESP_STAT_PMSG|ESP_STAT_PCD|ESP_STAT_PIO) /* Message In */
  142. /* HME only: status 2 register */
  143. #define ESP_STAT2_SCHBIT 0x01 /* Upper bits 3-7 of sstep enabled */
  144. #define ESP_STAT2_FFLAGS 0x02 /* The fifo flags are now latched */
  145. #define ESP_STAT2_XCNT 0x04 /* The transfer counter is latched */
  146. #define ESP_STAT2_CREGA 0x08 /* The command reg is active now */
  147. #define ESP_STAT2_WIDE 0x10 /* Interface on this adapter is wide */
  148. #define ESP_STAT2_F1BYTE 0x20 /* There is one byte at top of fifo */
  149. #define ESP_STAT2_FMSB 0x40 /* Next byte in fifo is most significant */
  150. #define ESP_STAT2_FEMPTY 0x80 /* FIFO is empty */
  151. /* ESP interrupt register read-only */
  152. #define ESP_INTR_S 0x01 /* Select w/o ATN */
  153. #define ESP_INTR_SATN 0x02 /* Select w/ATN */
  154. #define ESP_INTR_RSEL 0x04 /* Reselected */
  155. #define ESP_INTR_FDONE 0x08 /* Function done */
  156. #define ESP_INTR_BSERV 0x10 /* Bus service */
  157. #define ESP_INTR_DC 0x20 /* Disconnect */
  158. #define ESP_INTR_IC 0x40 /* Illegal command given */
  159. #define ESP_INTR_SR 0x80 /* SCSI bus reset detected */
  160. /* ESP sequence step register read-only */
  161. #define ESP_STEP_VBITS 0x07 /* Valid bits */
  162. #define ESP_STEP_ASEL 0x00 /* Selection&Arbitrate cmplt */
  163. #define ESP_STEP_SID 0x01 /* One msg byte sent */
  164. #define ESP_STEP_NCMD 0x02 /* Was not in command phase */
  165. #define ESP_STEP_PPC 0x03 /* Early phase chg caused cmnd
  166. * bytes to be lost
  167. */
  168. #define ESP_STEP_FINI4 0x04 /* Command was sent ok */
  169. /* Ho hum, some ESP's set the step register to this as well... */
  170. #define ESP_STEP_FINI5 0x05
  171. #define ESP_STEP_FINI6 0x06
  172. #define ESP_STEP_FINI7 0x07
  173. /* ESP chip-test register read-write */
  174. #define ESP_TEST_TARG 0x01 /* Target test mode */
  175. #define ESP_TEST_INI 0x02 /* Initiator test mode */
  176. #define ESP_TEST_TS 0x04 /* Tristate test mode */
  177. /* ESP unique ID register read-only, found on fas236+fas100a only */
  178. #define ESP_UID_F100A 0x00 /* ESP FAS100A */
  179. #define ESP_UID_F236 0x02 /* ESP FAS236 */
  180. #define ESP_UID_REV 0x07 /* ESP revision */
  181. #define ESP_UID_FAM 0xf8 /* ESP family */
  182. /* ESP fifo flags register read-only */
  183. /* Note that the following implies a 16 byte FIFO on the ESP. */
  184. #define ESP_FF_FBYTES 0x1f /* Num bytes in FIFO */
  185. #define ESP_FF_ONOTZERO 0x20 /* offset ctr not zero (esp100) */
  186. #define ESP_FF_SSTEP 0xe0 /* Sequence step */
  187. /* ESP clock conversion factor register write-only */
  188. #define ESP_CCF_F0 0x00 /* 35.01MHz - 40MHz */
  189. #define ESP_CCF_NEVER 0x01 /* Set it to this and die */
  190. #define ESP_CCF_F2 0x02 /* 10MHz */
  191. #define ESP_CCF_F3 0x03 /* 10.01MHz - 15MHz */
  192. #define ESP_CCF_F4 0x04 /* 15.01MHz - 20MHz */
  193. #define ESP_CCF_F5 0x05 /* 20.01MHz - 25MHz */
  194. #define ESP_CCF_F6 0x06 /* 25.01MHz - 30MHz */
  195. #define ESP_CCF_F7 0x07 /* 30.01MHz - 35MHz */
  196. /* HME only... */
  197. #define ESP_BUSID_RESELID 0x10
  198. #define ESP_BUSID_CTR32BIT 0x40
  199. #define ESP_BUS_TIMEOUT 250 /* In milli-seconds */
  200. #define ESP_TIMEO_CONST 8192
  201. #define ESP_NEG_DEFP(mhz, cfact) \
  202. ((ESP_BUS_TIMEOUT * ((mhz) / 1000)) / (8192 * (cfact)))
  203. #define ESP_HZ_TO_CYCLE(hertz) ((1000000000) / ((hertz) / 1000))
  204. #define ESP_TICK(ccf, cycle) ((7682 * (ccf) * (cycle) / 1000))
  205. /* For slow to medium speed input clock rates we shoot for 5mb/s, but for high
  206. * input clock rates we try to do 10mb/s although I don't think a transfer can
  207. * even run that fast with an ESP even with DMA2 scatter gather pipelining.
  208. */
  209. #define SYNC_DEFP_SLOW 0x32 /* 5mb/s */
  210. #define SYNC_DEFP_FAST 0x19 /* 10mb/s */
  211. struct esp_cmd_priv {
  212. union {
  213. dma_addr_t dma_addr;
  214. int num_sg;
  215. } u;
  216. int cur_residue;
  217. struct scatterlist *cur_sg;
  218. int tot_residue;
  219. };
  220. #define ESP_CMD_PRIV(CMD) ((struct esp_cmd_priv *)(&(CMD)->SCp))
  221. enum esp_rev {
  222. ESP100 = 0x00, /* NCR53C90 - very broken */
  223. ESP100A = 0x01, /* NCR53C90A */
  224. ESP236 = 0x02,
  225. FAS236 = 0x03,
  226. FAS100A = 0x04,
  227. FAST = 0x05,
  228. FASHME = 0x06,
  229. };
  230. struct esp_cmd_entry {
  231. struct list_head list;
  232. struct scsi_cmnd *cmd;
  233. unsigned int saved_cur_residue;
  234. struct scatterlist *saved_cur_sg;
  235. unsigned int saved_tot_residue;
  236. u8 flags;
  237. #define ESP_CMD_FLAG_WRITE 0x01 /* DMA is a write */
  238. #define ESP_CMD_FLAG_ABORT 0x02 /* being aborted */
  239. #define ESP_CMD_FLAG_AUTOSENSE 0x04 /* Doing automatic REQUEST_SENSE */
  240. u8 tag[2];
  241. u8 status;
  242. u8 message;
  243. unsigned char *sense_ptr;
  244. unsigned char *saved_sense_ptr;
  245. dma_addr_t sense_dma;
  246. struct completion *eh_done;
  247. };
  248. /* XXX make this configurable somehow XXX */
  249. #define ESP_DEFAULT_TAGS 16
  250. #define ESP_MAX_TARGET 16
  251. #define ESP_MAX_LUN 8
  252. #define ESP_MAX_TAG 256
  253. struct esp_lun_data {
  254. struct esp_cmd_entry *non_tagged_cmd;
  255. int num_tagged;
  256. int hold;
  257. struct esp_cmd_entry *tagged_cmds[ESP_MAX_TAG];
  258. };
  259. struct esp_target_data {
  260. /* These are the ESP_STP, ESP_SOFF, and ESP_CFG3 register values which
  261. * match the currently negotiated settings for this target. The SCSI
  262. * protocol values are maintained in spi_{offset,period,wide}(starget).
  263. */
  264. u8 esp_period;
  265. u8 esp_offset;
  266. u8 esp_config3;
  267. u8 flags;
  268. #define ESP_TGT_WIDE 0x01
  269. #define ESP_TGT_DISCONNECT 0x02
  270. #define ESP_TGT_NEGO_WIDE 0x04
  271. #define ESP_TGT_NEGO_SYNC 0x08
  272. #define ESP_TGT_CHECK_NEGO 0x40
  273. #define ESP_TGT_BROKEN 0x80
  274. /* When ESP_TGT_CHECK_NEGO is set, on the next scsi command to this
  275. * device we will try to negotiate the following parameters.
  276. */
  277. u8 nego_goal_period;
  278. u8 nego_goal_offset;
  279. u8 nego_goal_width;
  280. u8 nego_goal_tags;
  281. struct scsi_target *starget;
  282. };
  283. struct esp_event_ent {
  284. u8 type;
  285. #define ESP_EVENT_TYPE_EVENT 0x01
  286. #define ESP_EVENT_TYPE_CMD 0x02
  287. u8 val;
  288. u8 sreg;
  289. u8 seqreg;
  290. u8 sreg2;
  291. u8 ireg;
  292. u8 select_state;
  293. u8 event;
  294. u8 __pad;
  295. };
  296. struct esp;
  297. struct esp_driver_ops {
  298. /* Read and write the ESP 8-bit registers. On some
  299. * applications of the ESP chip the registers are at 4-byte
  300. * instead of 1-byte intervals.
  301. */
  302. void (*esp_write8)(struct esp *esp, u8 val, unsigned long reg);
  303. u8 (*esp_read8)(struct esp *esp, unsigned long reg);
  304. /* Map and unmap DMA memory. Eventually the driver will be
  305. * converted to the generic DMA API as soon as SBUS is able to
  306. * cope with that. At such time we can remove this.
  307. */
  308. dma_addr_t (*map_single)(struct esp *esp, void *buf,
  309. size_t sz, int dir);
  310. int (*map_sg)(struct esp *esp, struct scatterlist *sg,
  311. int num_sg, int dir);
  312. void (*unmap_single)(struct esp *esp, dma_addr_t addr,
  313. size_t sz, int dir);
  314. void (*unmap_sg)(struct esp *esp, struct scatterlist *sg,
  315. int num_sg, int dir);
  316. /* Return non-zero if there is an IRQ pending. Usually this
  317. * status bit lives in the DMA controller sitting in front of
  318. * the ESP. This has to be accurate or else the ESP interrupt
  319. * handler will not run.
  320. */
  321. int (*irq_pending)(struct esp *esp);
  322. /* Return the maximum allowable size of a DMA transfer for a
  323. * given buffer.
  324. */
  325. u32 (*dma_length_limit)(struct esp *esp, u32 dma_addr,
  326. u32 dma_len);
  327. /* Reset the DMA engine entirely. On return, ESP interrupts
  328. * should be enabled. Often the interrupt enabling is
  329. * controlled in the DMA engine.
  330. */
  331. void (*reset_dma)(struct esp *esp);
  332. /* Drain any pending DMA in the DMA engine after a transfer.
  333. * This is for writes to memory.
  334. */
  335. void (*dma_drain)(struct esp *esp);
  336. /* Invalidate the DMA engine after a DMA transfer. */
  337. void (*dma_invalidate)(struct esp *esp);
  338. /* Setup an ESP command that will use a DMA transfer.
  339. * The 'esp_count' specifies what transfer length should be
  340. * programmed into the ESP transfer counter registers, whereas
  341. * the 'dma_count' is the length that should be programmed into
  342. * the DMA controller. Usually they are the same. If 'write'
  343. * is non-zero, this transfer is a write into memory. 'cmd'
  344. * holds the ESP command that should be issued by calling
  345. * scsi_esp_cmd() at the appropriate time while programming
  346. * the DMA hardware.
  347. */
  348. void (*send_dma_cmd)(struct esp *esp, u32 dma_addr, u32 esp_count,
  349. u32 dma_count, int write, u8 cmd);
  350. /* Return non-zero if the DMA engine is reporting an error
  351. * currently.
  352. */
  353. int (*dma_error)(struct esp *esp);
  354. };
  355. #define ESP_MAX_MSG_SZ 8
  356. #define ESP_EVENT_LOG_SZ 32
  357. #define ESP_QUICKIRQ_LIMIT 100
  358. #define ESP_RESELECT_TAG_LIMIT 2500
  359. struct esp {
  360. void __iomem *regs;
  361. void __iomem *dma_regs;
  362. const struct esp_driver_ops *ops;
  363. struct Scsi_Host *host;
  364. void *dev;
  365. struct esp_cmd_entry *active_cmd;
  366. struct list_head queued_cmds;
  367. struct list_head active_cmds;
  368. u8 *command_block;
  369. dma_addr_t command_block_dma;
  370. unsigned int data_dma_len;
  371. /* The following are used to determine the cause of an IRQ. Upon every
  372. * IRQ entry we synchronize these with the hardware registers.
  373. */
  374. u8 sreg;
  375. u8 seqreg;
  376. u8 sreg2;
  377. u8 ireg;
  378. u32 prev_hme_dmacsr;
  379. u8 prev_soff;
  380. u8 prev_stp;
  381. u8 prev_cfg3;
  382. u8 __pad;
  383. struct list_head esp_cmd_pool;
  384. struct esp_target_data target[ESP_MAX_TARGET];
  385. int fifo_cnt;
  386. u8 fifo[16];
  387. struct esp_event_ent esp_event_log[ESP_EVENT_LOG_SZ];
  388. int esp_event_cur;
  389. u8 msg_out[ESP_MAX_MSG_SZ];
  390. int msg_out_len;
  391. u8 msg_in[ESP_MAX_MSG_SZ];
  392. int msg_in_len;
  393. u8 bursts;
  394. u8 config1;
  395. u8 config2;
  396. u8 scsi_id;
  397. u32 scsi_id_mask;
  398. enum esp_rev rev;
  399. u32 flags;
  400. #define ESP_FLAG_DIFFERENTIAL 0x00000001
  401. #define ESP_FLAG_RESETTING 0x00000002
  402. #define ESP_FLAG_DOING_SLOWCMD 0x00000004
  403. #define ESP_FLAG_WIDE_CAPABLE 0x00000008
  404. #define ESP_FLAG_QUICKIRQ_CHECK 0x00000010
  405. #define ESP_FLAG_DISABLE_SYNC 0x00000020
  406. u8 select_state;
  407. #define ESP_SELECT_NONE 0x00 /* Not selecting */
  408. #define ESP_SELECT_BASIC 0x01 /* Select w/o MSGOUT phase */
  409. #define ESP_SELECT_MSGOUT 0x02 /* Select with MSGOUT */
  410. /* When we are not selecting, we are expecting an event. */
  411. u8 event;
  412. #define ESP_EVENT_NONE 0x00
  413. #define ESP_EVENT_CMD_START 0x01
  414. #define ESP_EVENT_CMD_DONE 0x02
  415. #define ESP_EVENT_DATA_IN 0x03
  416. #define ESP_EVENT_DATA_OUT 0x04
  417. #define ESP_EVENT_DATA_DONE 0x05
  418. #define ESP_EVENT_MSGIN 0x06
  419. #define ESP_EVENT_MSGIN_MORE 0x07
  420. #define ESP_EVENT_MSGIN_DONE 0x08
  421. #define ESP_EVENT_MSGOUT 0x09
  422. #define ESP_EVENT_MSGOUT_DONE 0x0a
  423. #define ESP_EVENT_STATUS 0x0b
  424. #define ESP_EVENT_FREE_BUS 0x0c
  425. #define ESP_EVENT_CHECK_PHASE 0x0d
  426. #define ESP_EVENT_RESET 0x10
  427. /* Probed in esp_get_clock_params() */
  428. u32 cfact;
  429. u32 cfreq;
  430. u32 ccycle;
  431. u32 ctick;
  432. u32 neg_defp;
  433. u32 sync_defp;
  434. /* Computed in esp_reset_esp() */
  435. u32 max_period;
  436. u32 min_period;
  437. u32 radelay;
  438. /* Slow command state. */
  439. u8 *cmd_bytes_ptr;
  440. int cmd_bytes_left;
  441. struct completion *eh_reset;
  442. void *dma;
  443. int dmarev;
  444. };
  445. /* A front-end driver for the ESP chip should do the following in
  446. * it's device probe routine:
  447. * 1) Allocate the host and private area using scsi_host_alloc()
  448. * with size 'sizeof(struct esp)'. The first argument to
  449. * scsi_host_alloc() should be &scsi_esp_template.
  450. * 2) Set host->max_id as appropriate.
  451. * 3) Set esp->host to the scsi_host itself, and esp->dev
  452. * to the device object pointer.
  453. * 4) Hook up esp->ops to the front-end implementation.
  454. * 5) If the ESP chip supports wide transfers, set ESP_FLAG_WIDE_CAPABLE
  455. * in esp->flags.
  456. * 6) Map the DMA and ESP chip registers.
  457. * 7) DMA map the ESP command block, store the DMA address
  458. * in esp->command_block_dma.
  459. * 8) Register the scsi_esp_intr() interrupt handler.
  460. * 9) Probe for and provide the following chip properties:
  461. * esp->scsi_id (assign to esp->host->this_id too)
  462. * esp->scsi_id_mask
  463. * If ESP bus is differential, set ESP_FLAG_DIFFERENTIAL
  464. * esp->cfreq
  465. * DMA burst bit mask in esp->bursts, if necessary
  466. * 10) Perform any actions necessary before the ESP device can
  467. * be programmed for the first time. On some configs, for
  468. * example, the DMA engine has to be reset before ESP can
  469. * be programmed.
  470. * 11) If necessary, call dev_set_drvdata() as needed.
  471. * 12) Call scsi_esp_register() with prepared 'esp' structure
  472. * and a device pointer if possible.
  473. * 13) Check scsi_esp_register() return value, release all resources
  474. * if an error was returned.
  475. */
  476. extern struct scsi_host_template scsi_esp_template;
  477. extern int scsi_esp_register(struct esp *, struct device *);
  478. extern void scsi_esp_unregister(struct esp *);
  479. extern irqreturn_t scsi_esp_intr(int, void *);
  480. extern void scsi_esp_cmd(struct esp *, u8);
  481. #endif /* !(_ESP_SCSI_H) */