rtc-x1205.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644
  1. /*
  2. * An i2c driver for the Xicor/Intersil X1205 RTC
  3. * Copyright 2004 Karen Spearel
  4. * Copyright 2005 Alessandro Zummo
  5. *
  6. * please send all reports to:
  7. * Karen Spearel <kas111 at gmail dot com>
  8. * Alessandro Zummo <a.zummo@towertech.it>
  9. *
  10. * based on a lot of other RTC drivers.
  11. *
  12. * Information and datasheet:
  13. * http://www.intersil.com/cda/deviceinfo/0,1477,X1205,00.html
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/i2c.h>
  20. #include <linux/bcd.h>
  21. #include <linux/rtc.h>
  22. #include <linux/delay.h>
  23. #define DRV_VERSION "1.0.8"
  24. /* offsets into CCR area */
  25. #define CCR_SEC 0
  26. #define CCR_MIN 1
  27. #define CCR_HOUR 2
  28. #define CCR_MDAY 3
  29. #define CCR_MONTH 4
  30. #define CCR_YEAR 5
  31. #define CCR_WDAY 6
  32. #define CCR_Y2K 7
  33. #define X1205_REG_SR 0x3F /* status register */
  34. #define X1205_REG_Y2K 0x37
  35. #define X1205_REG_DW 0x36
  36. #define X1205_REG_YR 0x35
  37. #define X1205_REG_MO 0x34
  38. #define X1205_REG_DT 0x33
  39. #define X1205_REG_HR 0x32
  40. #define X1205_REG_MN 0x31
  41. #define X1205_REG_SC 0x30
  42. #define X1205_REG_DTR 0x13
  43. #define X1205_REG_ATR 0x12
  44. #define X1205_REG_INT 0x11
  45. #define X1205_REG_0 0x10
  46. #define X1205_REG_Y2K1 0x0F
  47. #define X1205_REG_DWA1 0x0E
  48. #define X1205_REG_YRA1 0x0D
  49. #define X1205_REG_MOA1 0x0C
  50. #define X1205_REG_DTA1 0x0B
  51. #define X1205_REG_HRA1 0x0A
  52. #define X1205_REG_MNA1 0x09
  53. #define X1205_REG_SCA1 0x08
  54. #define X1205_REG_Y2K0 0x07
  55. #define X1205_REG_DWA0 0x06
  56. #define X1205_REG_YRA0 0x05
  57. #define X1205_REG_MOA0 0x04
  58. #define X1205_REG_DTA0 0x03
  59. #define X1205_REG_HRA0 0x02
  60. #define X1205_REG_MNA0 0x01
  61. #define X1205_REG_SCA0 0x00
  62. #define X1205_CCR_BASE 0x30 /* Base address of CCR */
  63. #define X1205_ALM0_BASE 0x00 /* Base address of ALARM0 */
  64. #define X1205_SR_RTCF 0x01 /* Clock failure */
  65. #define X1205_SR_WEL 0x02 /* Write Enable Latch */
  66. #define X1205_SR_RWEL 0x04 /* Register Write Enable */
  67. #define X1205_SR_AL0 0x20 /* Alarm 0 match */
  68. #define X1205_DTR_DTR0 0x01
  69. #define X1205_DTR_DTR1 0x02
  70. #define X1205_DTR_DTR2 0x04
  71. #define X1205_HR_MIL 0x80 /* Set in ccr.hour for 24 hr mode */
  72. #define X1205_INT_AL0E 0x20 /* Alarm 0 enable */
  73. static struct i2c_driver x1205_driver;
  74. /*
  75. * In the routines that deal directly with the x1205 hardware, we use
  76. * rtc_time -- month 0-11, hour 0-23, yr = calendar year-epoch
  77. * Epoch is initialized as 2000. Time is set to UTC.
  78. */
  79. static int x1205_get_datetime(struct i2c_client *client, struct rtc_time *tm,
  80. unsigned char reg_base)
  81. {
  82. unsigned char dt_addr[2] = { 0, reg_base };
  83. unsigned char buf[8];
  84. int i;
  85. struct i2c_msg msgs[] = {
  86. { client->addr, 0, 2, dt_addr }, /* setup read ptr */
  87. { client->addr, I2C_M_RD, 8, buf }, /* read date */
  88. };
  89. /* read date registers */
  90. if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
  91. dev_err(&client->dev, "%s: read error\n", __func__);
  92. return -EIO;
  93. }
  94. dev_dbg(&client->dev,
  95. "%s: raw read data - sec=%02x, min=%02x, hr=%02x, "
  96. "mday=%02x, mon=%02x, year=%02x, wday=%02x, y2k=%02x\n",
  97. __func__,
  98. buf[0], buf[1], buf[2], buf[3],
  99. buf[4], buf[5], buf[6], buf[7]);
  100. /* Mask out the enable bits if these are alarm registers */
  101. if (reg_base < X1205_CCR_BASE)
  102. for (i = 0; i <= 4; i++)
  103. buf[i] &= 0x7F;
  104. tm->tm_sec = bcd2bin(buf[CCR_SEC]);
  105. tm->tm_min = bcd2bin(buf[CCR_MIN]);
  106. tm->tm_hour = bcd2bin(buf[CCR_HOUR] & 0x3F); /* hr is 0-23 */
  107. tm->tm_mday = bcd2bin(buf[CCR_MDAY]);
  108. tm->tm_mon = bcd2bin(buf[CCR_MONTH]) - 1; /* mon is 0-11 */
  109. tm->tm_year = bcd2bin(buf[CCR_YEAR])
  110. + (bcd2bin(buf[CCR_Y2K]) * 100) - 1900;
  111. tm->tm_wday = buf[CCR_WDAY];
  112. dev_dbg(&client->dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
  113. "mday=%d, mon=%d, year=%d, wday=%d\n",
  114. __func__,
  115. tm->tm_sec, tm->tm_min, tm->tm_hour,
  116. tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
  117. return 0;
  118. }
  119. static int x1205_get_status(struct i2c_client *client, unsigned char *sr)
  120. {
  121. static unsigned char sr_addr[2] = { 0, X1205_REG_SR };
  122. struct i2c_msg msgs[] = {
  123. { client->addr, 0, 2, sr_addr }, /* setup read ptr */
  124. { client->addr, I2C_M_RD, 1, sr }, /* read status */
  125. };
  126. /* read status register */
  127. if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
  128. dev_err(&client->dev, "%s: read error\n", __func__);
  129. return -EIO;
  130. }
  131. return 0;
  132. }
  133. static int x1205_set_datetime(struct i2c_client *client, struct rtc_time *tm,
  134. u8 reg_base, unsigned char alm_enable)
  135. {
  136. int i, xfer;
  137. unsigned char rdata[10] = { 0, reg_base };
  138. unsigned char *buf = rdata + 2;
  139. static const unsigned char wel[3] = { 0, X1205_REG_SR,
  140. X1205_SR_WEL };
  141. static const unsigned char rwel[3] = { 0, X1205_REG_SR,
  142. X1205_SR_WEL | X1205_SR_RWEL };
  143. static const unsigned char diswe[3] = { 0, X1205_REG_SR, 0 };
  144. dev_dbg(&client->dev,
  145. "%s: sec=%d min=%d hour=%d mday=%d mon=%d year=%d wday=%d\n",
  146. __func__, tm->tm_sec, tm->tm_min, tm->tm_hour, tm->tm_mday,
  147. tm->tm_mon, tm->tm_year, tm->tm_wday);
  148. buf[CCR_SEC] = bin2bcd(tm->tm_sec);
  149. buf[CCR_MIN] = bin2bcd(tm->tm_min);
  150. /* set hour and 24hr bit */
  151. buf[CCR_HOUR] = bin2bcd(tm->tm_hour) | X1205_HR_MIL;
  152. buf[CCR_MDAY] = bin2bcd(tm->tm_mday);
  153. /* month, 1 - 12 */
  154. buf[CCR_MONTH] = bin2bcd(tm->tm_mon + 1);
  155. /* year, since the rtc epoch*/
  156. buf[CCR_YEAR] = bin2bcd(tm->tm_year % 100);
  157. buf[CCR_WDAY] = tm->tm_wday & 0x07;
  158. buf[CCR_Y2K] = bin2bcd((tm->tm_year + 1900) / 100);
  159. /* If writing alarm registers, set compare bits on registers 0-4 */
  160. if (reg_base < X1205_CCR_BASE)
  161. for (i = 0; i <= 4; i++)
  162. buf[i] |= 0x80;
  163. /* this sequence is required to unlock the chip */
  164. if ((xfer = i2c_master_send(client, wel, 3)) != 3) {
  165. dev_err(&client->dev, "%s: wel - %d\n", __func__, xfer);
  166. return -EIO;
  167. }
  168. if ((xfer = i2c_master_send(client, rwel, 3)) != 3) {
  169. dev_err(&client->dev, "%s: rwel - %d\n", __func__, xfer);
  170. return -EIO;
  171. }
  172. xfer = i2c_master_send(client, rdata, sizeof(rdata));
  173. if (xfer != sizeof(rdata)) {
  174. dev_err(&client->dev,
  175. "%s: result=%d addr=%02x, data=%02x\n",
  176. __func__,
  177. xfer, rdata[1], rdata[2]);
  178. return -EIO;
  179. }
  180. /* If we wrote to the nonvolatile region, wait 10msec for write cycle*/
  181. if (reg_base < X1205_CCR_BASE) {
  182. unsigned char al0e[3] = { 0, X1205_REG_INT, 0 };
  183. msleep(10);
  184. /* ...and set or clear the AL0E bit in the INT register */
  185. /* Need to set RWEL again as the write has cleared it */
  186. xfer = i2c_master_send(client, rwel, 3);
  187. if (xfer != 3) {
  188. dev_err(&client->dev,
  189. "%s: aloe rwel - %d\n",
  190. __func__,
  191. xfer);
  192. return -EIO;
  193. }
  194. if (alm_enable)
  195. al0e[2] = X1205_INT_AL0E;
  196. xfer = i2c_master_send(client, al0e, 3);
  197. if (xfer != 3) {
  198. dev_err(&client->dev,
  199. "%s: al0e - %d\n",
  200. __func__,
  201. xfer);
  202. return -EIO;
  203. }
  204. /* and wait 10msec again for this write to complete */
  205. msleep(10);
  206. }
  207. /* disable further writes */
  208. if ((xfer = i2c_master_send(client, diswe, 3)) != 3) {
  209. dev_err(&client->dev, "%s: diswe - %d\n", __func__, xfer);
  210. return -EIO;
  211. }
  212. return 0;
  213. }
  214. static int x1205_fix_osc(struct i2c_client *client)
  215. {
  216. int err;
  217. struct rtc_time tm;
  218. memset(&tm, 0, sizeof(tm));
  219. err = x1205_set_datetime(client, &tm, X1205_CCR_BASE, 0);
  220. if (err < 0)
  221. dev_err(&client->dev, "unable to restart the oscillator\n");
  222. return err;
  223. }
  224. static int x1205_get_dtrim(struct i2c_client *client, int *trim)
  225. {
  226. unsigned char dtr;
  227. static unsigned char dtr_addr[2] = { 0, X1205_REG_DTR };
  228. struct i2c_msg msgs[] = {
  229. { client->addr, 0, 2, dtr_addr }, /* setup read ptr */
  230. { client->addr, I2C_M_RD, 1, &dtr }, /* read dtr */
  231. };
  232. /* read dtr register */
  233. if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
  234. dev_err(&client->dev, "%s: read error\n", __func__);
  235. return -EIO;
  236. }
  237. dev_dbg(&client->dev, "%s: raw dtr=%x\n", __func__, dtr);
  238. *trim = 0;
  239. if (dtr & X1205_DTR_DTR0)
  240. *trim += 20;
  241. if (dtr & X1205_DTR_DTR1)
  242. *trim += 10;
  243. if (dtr & X1205_DTR_DTR2)
  244. *trim = -*trim;
  245. return 0;
  246. }
  247. static int x1205_get_atrim(struct i2c_client *client, int *trim)
  248. {
  249. s8 atr;
  250. static unsigned char atr_addr[2] = { 0, X1205_REG_ATR };
  251. struct i2c_msg msgs[] = {
  252. { client->addr, 0, 2, atr_addr }, /* setup read ptr */
  253. { client->addr, I2C_M_RD, 1, &atr }, /* read atr */
  254. };
  255. /* read atr register */
  256. if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
  257. dev_err(&client->dev, "%s: read error\n", __func__);
  258. return -EIO;
  259. }
  260. dev_dbg(&client->dev, "%s: raw atr=%x\n", __func__, atr);
  261. /* atr is a two's complement value on 6 bits,
  262. * perform sign extension. The formula is
  263. * Catr = (atr * 0.25pF) + 11.00pF.
  264. */
  265. if (atr & 0x20)
  266. atr |= 0xC0;
  267. dev_dbg(&client->dev, "%s: raw atr=%x (%d)\n", __func__, atr, atr);
  268. *trim = (atr * 250) + 11000;
  269. dev_dbg(&client->dev, "%s: real=%d\n", __func__, *trim);
  270. return 0;
  271. }
  272. struct x1205_limit
  273. {
  274. unsigned char reg, mask, min, max;
  275. };
  276. static int x1205_validate_client(struct i2c_client *client)
  277. {
  278. int i, xfer;
  279. /* Probe array. We will read the register at the specified
  280. * address and check if the given bits are zero.
  281. */
  282. static const unsigned char probe_zero_pattern[] = {
  283. /* register, mask */
  284. X1205_REG_SR, 0x18,
  285. X1205_REG_DTR, 0xF8,
  286. X1205_REG_ATR, 0xC0,
  287. X1205_REG_INT, 0x18,
  288. X1205_REG_0, 0xFF,
  289. };
  290. static const struct x1205_limit probe_limits_pattern[] = {
  291. /* register, mask, min, max */
  292. { X1205_REG_Y2K, 0xFF, 19, 20 },
  293. { X1205_REG_DW, 0xFF, 0, 6 },
  294. { X1205_REG_YR, 0xFF, 0, 99 },
  295. { X1205_REG_MO, 0xFF, 0, 12 },
  296. { X1205_REG_DT, 0xFF, 0, 31 },
  297. { X1205_REG_HR, 0x7F, 0, 23 },
  298. { X1205_REG_MN, 0xFF, 0, 59 },
  299. { X1205_REG_SC, 0xFF, 0, 59 },
  300. { X1205_REG_Y2K1, 0xFF, 19, 20 },
  301. { X1205_REG_Y2K0, 0xFF, 19, 20 },
  302. };
  303. /* check that registers have bits a 0 where expected */
  304. for (i = 0; i < ARRAY_SIZE(probe_zero_pattern); i += 2) {
  305. unsigned char buf;
  306. unsigned char addr[2] = { 0, probe_zero_pattern[i] };
  307. struct i2c_msg msgs[2] = {
  308. { client->addr, 0, 2, addr },
  309. { client->addr, I2C_M_RD, 1, &buf },
  310. };
  311. if ((xfer = i2c_transfer(client->adapter, msgs, 2)) != 2) {
  312. dev_err(&client->dev,
  313. "%s: could not read register %x\n",
  314. __func__, probe_zero_pattern[i]);
  315. return -EIO;
  316. }
  317. if ((buf & probe_zero_pattern[i+1]) != 0) {
  318. dev_err(&client->dev,
  319. "%s: register=%02x, zero pattern=%d, value=%x\n",
  320. __func__, probe_zero_pattern[i], i, buf);
  321. return -ENODEV;
  322. }
  323. }
  324. /* check limits (only registers with bcd values) */
  325. for (i = 0; i < ARRAY_SIZE(probe_limits_pattern); i++) {
  326. unsigned char reg, value;
  327. unsigned char addr[2] = { 0, probe_limits_pattern[i].reg };
  328. struct i2c_msg msgs[2] = {
  329. { client->addr, 0, 2, addr },
  330. { client->addr, I2C_M_RD, 1, &reg },
  331. };
  332. if ((xfer = i2c_transfer(client->adapter, msgs, 2)) != 2) {
  333. dev_err(&client->dev,
  334. "%s: could not read register %x\n",
  335. __func__, probe_limits_pattern[i].reg);
  336. return -EIO;
  337. }
  338. value = bcd2bin(reg & probe_limits_pattern[i].mask);
  339. if (value > probe_limits_pattern[i].max ||
  340. value < probe_limits_pattern[i].min) {
  341. dev_dbg(&client->dev,
  342. "%s: register=%x, lim pattern=%d, value=%d\n",
  343. __func__, probe_limits_pattern[i].reg,
  344. i, value);
  345. return -ENODEV;
  346. }
  347. }
  348. return 0;
  349. }
  350. static int x1205_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  351. {
  352. int err;
  353. unsigned char intreg, status;
  354. static unsigned char int_addr[2] = { 0, X1205_REG_INT };
  355. struct i2c_client *client = to_i2c_client(dev);
  356. struct i2c_msg msgs[] = {
  357. { client->addr, 0, 2, int_addr }, /* setup read ptr */
  358. { client->addr, I2C_M_RD, 1, &intreg }, /* read INT register */
  359. };
  360. /* read interrupt register and status register */
  361. if (i2c_transfer(client->adapter, &msgs[0], 2) != 2) {
  362. dev_err(&client->dev, "%s: read error\n", __func__);
  363. return -EIO;
  364. }
  365. err = x1205_get_status(client, &status);
  366. if (err == 0) {
  367. alrm->pending = (status & X1205_SR_AL0) ? 1 : 0;
  368. alrm->enabled = (intreg & X1205_INT_AL0E) ? 1 : 0;
  369. err = x1205_get_datetime(client, &alrm->time, X1205_ALM0_BASE);
  370. }
  371. return err;
  372. }
  373. static int x1205_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
  374. {
  375. return x1205_set_datetime(to_i2c_client(dev),
  376. &alrm->time, X1205_ALM0_BASE, alrm->enabled);
  377. }
  378. static int x1205_rtc_read_time(struct device *dev, struct rtc_time *tm)
  379. {
  380. return x1205_get_datetime(to_i2c_client(dev),
  381. tm, X1205_CCR_BASE);
  382. }
  383. static int x1205_rtc_set_time(struct device *dev, struct rtc_time *tm)
  384. {
  385. return x1205_set_datetime(to_i2c_client(dev),
  386. tm, X1205_CCR_BASE, 0);
  387. }
  388. static int x1205_rtc_proc(struct device *dev, struct seq_file *seq)
  389. {
  390. int err, dtrim, atrim;
  391. if ((err = x1205_get_dtrim(to_i2c_client(dev), &dtrim)) == 0)
  392. seq_printf(seq, "digital_trim\t: %d ppm\n", dtrim);
  393. if ((err = x1205_get_atrim(to_i2c_client(dev), &atrim)) == 0)
  394. seq_printf(seq, "analog_trim\t: %d.%02d pF\n",
  395. atrim / 1000, atrim % 1000);
  396. return 0;
  397. }
  398. static const struct rtc_class_ops x1205_rtc_ops = {
  399. .proc = x1205_rtc_proc,
  400. .read_time = x1205_rtc_read_time,
  401. .set_time = x1205_rtc_set_time,
  402. .read_alarm = x1205_rtc_read_alarm,
  403. .set_alarm = x1205_rtc_set_alarm,
  404. };
  405. static ssize_t x1205_sysfs_show_atrim(struct device *dev,
  406. struct device_attribute *attr, char *buf)
  407. {
  408. int err, atrim;
  409. err = x1205_get_atrim(to_i2c_client(dev), &atrim);
  410. if (err)
  411. return err;
  412. return sprintf(buf, "%d.%02d pF\n", atrim / 1000, atrim % 1000);
  413. }
  414. static DEVICE_ATTR(atrim, S_IRUGO, x1205_sysfs_show_atrim, NULL);
  415. static ssize_t x1205_sysfs_show_dtrim(struct device *dev,
  416. struct device_attribute *attr, char *buf)
  417. {
  418. int err, dtrim;
  419. err = x1205_get_dtrim(to_i2c_client(dev), &dtrim);
  420. if (err)
  421. return err;
  422. return sprintf(buf, "%d ppm\n", dtrim);
  423. }
  424. static DEVICE_ATTR(dtrim, S_IRUGO, x1205_sysfs_show_dtrim, NULL);
  425. static int x1205_sysfs_register(struct device *dev)
  426. {
  427. int err;
  428. err = device_create_file(dev, &dev_attr_atrim);
  429. if (err)
  430. return err;
  431. err = device_create_file(dev, &dev_attr_dtrim);
  432. if (err)
  433. device_remove_file(dev, &dev_attr_atrim);
  434. return err;
  435. }
  436. static void x1205_sysfs_unregister(struct device *dev)
  437. {
  438. device_remove_file(dev, &dev_attr_atrim);
  439. device_remove_file(dev, &dev_attr_dtrim);
  440. }
  441. static int x1205_probe(struct i2c_client *client,
  442. const struct i2c_device_id *id)
  443. {
  444. int err = 0;
  445. unsigned char sr;
  446. struct rtc_device *rtc;
  447. dev_dbg(&client->dev, "%s\n", __func__);
  448. if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
  449. return -ENODEV;
  450. if (x1205_validate_client(client) < 0)
  451. return -ENODEV;
  452. dev_info(&client->dev, "chip found, driver version " DRV_VERSION "\n");
  453. rtc = rtc_device_register(x1205_driver.driver.name, &client->dev,
  454. &x1205_rtc_ops, THIS_MODULE);
  455. if (IS_ERR(rtc))
  456. return PTR_ERR(rtc);
  457. i2c_set_clientdata(client, rtc);
  458. /* Check for power failures and eventually enable the osc */
  459. if ((err = x1205_get_status(client, &sr)) == 0) {
  460. if (sr & X1205_SR_RTCF) {
  461. dev_err(&client->dev,
  462. "power failure detected, "
  463. "please set the clock\n");
  464. udelay(50);
  465. x1205_fix_osc(client);
  466. }
  467. }
  468. else
  469. dev_err(&client->dev, "couldn't read status\n");
  470. err = x1205_sysfs_register(&client->dev);
  471. if (err)
  472. goto exit_devreg;
  473. return 0;
  474. exit_devreg:
  475. rtc_device_unregister(rtc);
  476. return err;
  477. }
  478. static int x1205_remove(struct i2c_client *client)
  479. {
  480. struct rtc_device *rtc = i2c_get_clientdata(client);
  481. rtc_device_unregister(rtc);
  482. x1205_sysfs_unregister(&client->dev);
  483. return 0;
  484. }
  485. static const struct i2c_device_id x1205_id[] = {
  486. { "x1205", 0 },
  487. { }
  488. };
  489. MODULE_DEVICE_TABLE(i2c, x1205_id);
  490. static struct i2c_driver x1205_driver = {
  491. .driver = {
  492. .name = "rtc-x1205",
  493. },
  494. .probe = x1205_probe,
  495. .remove = x1205_remove,
  496. .id_table = x1205_id,
  497. };
  498. static int __init x1205_init(void)
  499. {
  500. return i2c_add_driver(&x1205_driver);
  501. }
  502. static void __exit x1205_exit(void)
  503. {
  504. i2c_del_driver(&x1205_driver);
  505. }
  506. MODULE_AUTHOR(
  507. "Karen Spearel <kas111 at gmail dot com>, "
  508. "Alessandro Zummo <a.zummo@towertech.it>");
  509. MODULE_DESCRIPTION("Xicor/Intersil X1205 RTC driver");
  510. MODULE_LICENSE("GPL");
  511. MODULE_VERSION(DRV_VERSION);
  512. module_init(x1205_init);
  513. module_exit(x1205_exit);