i82092.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713
  1. /*
  2. * Driver for Intel I82092AA PCI-PCMCIA bridge.
  3. *
  4. * (C) 2001 Red Hat, Inc.
  5. *
  6. * Author: Arjan Van De Ven <arjanv@redhat.com>
  7. * Loosly based on i82365.c from the pcmcia-cs package
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/workqueue.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/device.h>
  16. #include <pcmcia/ss.h>
  17. #include <asm/system.h>
  18. #include <asm/io.h>
  19. #include "i82092aa.h"
  20. #include "i82365.h"
  21. MODULE_LICENSE("GPL");
  22. /* PCI core routines */
  23. static struct pci_device_id i82092aa_pci_ids[] = {
  24. {
  25. .vendor = PCI_VENDOR_ID_INTEL,
  26. .device = PCI_DEVICE_ID_INTEL_82092AA_0,
  27. .subvendor = PCI_ANY_ID,
  28. .subdevice = PCI_ANY_ID,
  29. },
  30. {}
  31. };
  32. MODULE_DEVICE_TABLE(pci, i82092aa_pci_ids);
  33. static struct pci_driver i82092aa_pci_driver = {
  34. .name = "i82092aa",
  35. .id_table = i82092aa_pci_ids,
  36. .probe = i82092aa_pci_probe,
  37. .remove = __devexit_p(i82092aa_pci_remove),
  38. };
  39. /* the pccard structure and its functions */
  40. static struct pccard_operations i82092aa_operations = {
  41. .init = i82092aa_init,
  42. .get_status = i82092aa_get_status,
  43. .set_socket = i82092aa_set_socket,
  44. .set_io_map = i82092aa_set_io_map,
  45. .set_mem_map = i82092aa_set_mem_map,
  46. };
  47. /* The card can do up to 4 sockets, allocate a structure for each of them */
  48. struct socket_info {
  49. int number;
  50. int card_state; /* 0 = no socket,
  51. 1 = empty socket,
  52. 2 = card but not initialized,
  53. 3 = operational card */
  54. unsigned int io_base; /* base io address of the socket */
  55. struct pcmcia_socket socket;
  56. struct pci_dev *dev; /* The PCI device for the socket */
  57. };
  58. #define MAX_SOCKETS 4
  59. static struct socket_info sockets[MAX_SOCKETS];
  60. static int socket_count; /* shortcut */
  61. static int __devinit i82092aa_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  62. {
  63. unsigned char configbyte;
  64. int i, ret;
  65. enter("i82092aa_pci_probe");
  66. if ((ret = pci_enable_device(dev)))
  67. return ret;
  68. pci_read_config_byte(dev, 0x40, &configbyte); /* PCI Configuration Control */
  69. switch(configbyte&6) {
  70. case 0:
  71. socket_count = 2;
  72. break;
  73. case 2:
  74. socket_count = 1;
  75. break;
  76. case 4:
  77. case 6:
  78. socket_count = 4;
  79. break;
  80. default:
  81. printk(KERN_ERR "i82092aa: Oops, you did something we didn't think of.\n");
  82. ret = -EIO;
  83. goto err_out_disable;
  84. }
  85. printk(KERN_INFO "i82092aa: configured as a %d socket device.\n", socket_count);
  86. if (!request_region(pci_resource_start(dev, 0), 2, "i82092aa")) {
  87. ret = -EBUSY;
  88. goto err_out_disable;
  89. }
  90. for (i = 0;i<socket_count;i++) {
  91. sockets[i].card_state = 1; /* 1 = present but empty */
  92. sockets[i].io_base = pci_resource_start(dev, 0);
  93. sockets[i].socket.features |= SS_CAP_PCCARD;
  94. sockets[i].socket.map_size = 0x1000;
  95. sockets[i].socket.irq_mask = 0;
  96. sockets[i].socket.pci_irq = dev->irq;
  97. sockets[i].socket.cb_dev = dev;
  98. sockets[i].socket.owner = THIS_MODULE;
  99. sockets[i].number = i;
  100. if (card_present(i)) {
  101. sockets[i].card_state = 3;
  102. dprintk(KERN_DEBUG "i82092aa: slot %i is occupied\n",i);
  103. } else {
  104. dprintk(KERN_DEBUG "i82092aa: slot %i is vacant\n",i);
  105. }
  106. }
  107. /* Now, specifiy that all interrupts are to be done as PCI interrupts */
  108. configbyte = 0xFF; /* bitmask, one bit per event, 1 = PCI interrupt, 0 = ISA interrupt */
  109. pci_write_config_byte(dev, 0x50, configbyte); /* PCI Interrupt Routing Register */
  110. /* Register the interrupt handler */
  111. dprintk(KERN_DEBUG "Requesting interrupt %i \n",dev->irq);
  112. if ((ret = request_irq(dev->irq, i82092aa_interrupt, IRQF_SHARED, "i82092aa", i82092aa_interrupt))) {
  113. printk(KERN_ERR "i82092aa: Failed to register IRQ %d, aborting\n", dev->irq);
  114. goto err_out_free_res;
  115. }
  116. pci_set_drvdata(dev, &sockets[i].socket);
  117. for (i = 0; i<socket_count; i++) {
  118. sockets[i].socket.dev.parent = &dev->dev;
  119. sockets[i].socket.ops = &i82092aa_operations;
  120. sockets[i].socket.resource_ops = &pccard_nonstatic_ops;
  121. ret = pcmcia_register_socket(&sockets[i].socket);
  122. if (ret) {
  123. goto err_out_free_sockets;
  124. }
  125. }
  126. leave("i82092aa_pci_probe");
  127. return 0;
  128. err_out_free_sockets:
  129. if (i) {
  130. for (i--;i>=0;i--) {
  131. pcmcia_unregister_socket(&sockets[i].socket);
  132. }
  133. }
  134. free_irq(dev->irq, i82092aa_interrupt);
  135. err_out_free_res:
  136. release_region(pci_resource_start(dev, 0), 2);
  137. err_out_disable:
  138. pci_disable_device(dev);
  139. return ret;
  140. }
  141. static void __devexit i82092aa_pci_remove(struct pci_dev *dev)
  142. {
  143. struct pcmcia_socket *socket = pci_get_drvdata(dev);
  144. enter("i82092aa_pci_remove");
  145. free_irq(dev->irq, i82092aa_interrupt);
  146. if (socket)
  147. pcmcia_unregister_socket(socket);
  148. leave("i82092aa_pci_remove");
  149. }
  150. static DEFINE_SPINLOCK(port_lock);
  151. /* basic value read/write functions */
  152. static unsigned char indirect_read(int socket, unsigned short reg)
  153. {
  154. unsigned short int port;
  155. unsigned char val;
  156. unsigned long flags;
  157. spin_lock_irqsave(&port_lock,flags);
  158. reg += socket * 0x40;
  159. port = sockets[socket].io_base;
  160. outb(reg,port);
  161. val = inb(port+1);
  162. spin_unlock_irqrestore(&port_lock,flags);
  163. return val;
  164. }
  165. #if 0
  166. static unsigned short indirect_read16(int socket, unsigned short reg)
  167. {
  168. unsigned short int port;
  169. unsigned short tmp;
  170. unsigned long flags;
  171. spin_lock_irqsave(&port_lock,flags);
  172. reg = reg + socket * 0x40;
  173. port = sockets[socket].io_base;
  174. outb(reg,port);
  175. tmp = inb(port+1);
  176. reg++;
  177. outb(reg,port);
  178. tmp = tmp | (inb(port+1)<<8);
  179. spin_unlock_irqrestore(&port_lock,flags);
  180. return tmp;
  181. }
  182. #endif
  183. static void indirect_write(int socket, unsigned short reg, unsigned char value)
  184. {
  185. unsigned short int port;
  186. unsigned long flags;
  187. spin_lock_irqsave(&port_lock,flags);
  188. reg = reg + socket * 0x40;
  189. port = sockets[socket].io_base;
  190. outb(reg,port);
  191. outb(value,port+1);
  192. spin_unlock_irqrestore(&port_lock,flags);
  193. }
  194. static void indirect_setbit(int socket, unsigned short reg, unsigned char mask)
  195. {
  196. unsigned short int port;
  197. unsigned char val;
  198. unsigned long flags;
  199. spin_lock_irqsave(&port_lock,flags);
  200. reg = reg + socket * 0x40;
  201. port = sockets[socket].io_base;
  202. outb(reg,port);
  203. val = inb(port+1);
  204. val |= mask;
  205. outb(reg,port);
  206. outb(val,port+1);
  207. spin_unlock_irqrestore(&port_lock,flags);
  208. }
  209. static void indirect_resetbit(int socket, unsigned short reg, unsigned char mask)
  210. {
  211. unsigned short int port;
  212. unsigned char val;
  213. unsigned long flags;
  214. spin_lock_irqsave(&port_lock,flags);
  215. reg = reg + socket * 0x40;
  216. port = sockets[socket].io_base;
  217. outb(reg,port);
  218. val = inb(port+1);
  219. val &= ~mask;
  220. outb(reg,port);
  221. outb(val,port+1);
  222. spin_unlock_irqrestore(&port_lock,flags);
  223. }
  224. static void indirect_write16(int socket, unsigned short reg, unsigned short value)
  225. {
  226. unsigned short int port;
  227. unsigned char val;
  228. unsigned long flags;
  229. spin_lock_irqsave(&port_lock,flags);
  230. reg = reg + socket * 0x40;
  231. port = sockets[socket].io_base;
  232. outb(reg,port);
  233. val = value & 255;
  234. outb(val,port+1);
  235. reg++;
  236. outb(reg,port);
  237. val = value>>8;
  238. outb(val,port+1);
  239. spin_unlock_irqrestore(&port_lock,flags);
  240. }
  241. /* simple helper functions */
  242. /* External clock time, in nanoseconds. 120 ns = 8.33 MHz */
  243. static int cycle_time = 120;
  244. static int to_cycles(int ns)
  245. {
  246. if (cycle_time!=0)
  247. return ns/cycle_time;
  248. else
  249. return 0;
  250. }
  251. /* Interrupt handler functionality */
  252. static irqreturn_t i82092aa_interrupt(int irq, void *dev)
  253. {
  254. int i;
  255. int loopcount = 0;
  256. int handled = 0;
  257. unsigned int events, active=0;
  258. /* enter("i82092aa_interrupt");*/
  259. while (1) {
  260. loopcount++;
  261. if (loopcount>20) {
  262. printk(KERN_ERR "i82092aa: infinite eventloop in interrupt \n");
  263. break;
  264. }
  265. active = 0;
  266. for (i=0;i<socket_count;i++) {
  267. int csc;
  268. if (sockets[i].card_state==0) /* Inactive socket, should not happen */
  269. continue;
  270. csc = indirect_read(i,I365_CSC); /* card status change register */
  271. if (csc==0) /* no events on this socket */
  272. continue;
  273. handled = 1;
  274. events = 0;
  275. if (csc & I365_CSC_DETECT) {
  276. events |= SS_DETECT;
  277. printk("Card detected in socket %i!\n",i);
  278. }
  279. if (indirect_read(i,I365_INTCTL) & I365_PC_IOCARD) {
  280. /* For IO/CARDS, bit 0 means "read the card" */
  281. events |= (csc & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  282. } else {
  283. /* Check for battery/ready events */
  284. events |= (csc & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  285. events |= (csc & I365_CSC_BVD2) ? SS_BATWARN : 0;
  286. events |= (csc & I365_CSC_READY) ? SS_READY : 0;
  287. }
  288. if (events) {
  289. pcmcia_parse_events(&sockets[i].socket, events);
  290. }
  291. active |= events;
  292. }
  293. if (active==0) /* no more events to handle */
  294. break;
  295. }
  296. return IRQ_RETVAL(handled);
  297. /* leave("i82092aa_interrupt");*/
  298. }
  299. /* socket functions */
  300. static int card_present(int socketno)
  301. {
  302. unsigned int val;
  303. enter("card_present");
  304. if ((socketno<0) || (socketno >= MAX_SOCKETS))
  305. return 0;
  306. if (sockets[socketno].io_base == 0)
  307. return 0;
  308. val = indirect_read(socketno, 1); /* Interface status register */
  309. if ((val&12)==12) {
  310. leave("card_present 1");
  311. return 1;
  312. }
  313. leave("card_present 0");
  314. return 0;
  315. }
  316. static void set_bridge_state(int sock)
  317. {
  318. enter("set_bridge_state");
  319. indirect_write(sock, I365_GBLCTL,0x00);
  320. indirect_write(sock, I365_GENCTL,0x00);
  321. indirect_setbit(sock, I365_INTCTL,0x08);
  322. leave("set_bridge_state");
  323. }
  324. static int i82092aa_init(struct pcmcia_socket *sock)
  325. {
  326. int i;
  327. struct resource res = { .start = 0, .end = 0x0fff };
  328. pccard_io_map io = { 0, 0, 0, 0, 1 };
  329. pccard_mem_map mem = { .res = &res, };
  330. enter("i82092aa_init");
  331. for (i = 0; i < 2; i++) {
  332. io.map = i;
  333. i82092aa_set_io_map(sock, &io);
  334. }
  335. for (i = 0; i < 5; i++) {
  336. mem.map = i;
  337. i82092aa_set_mem_map(sock, &mem);
  338. }
  339. leave("i82092aa_init");
  340. return 0;
  341. }
  342. static int i82092aa_get_status(struct pcmcia_socket *socket, u_int *value)
  343. {
  344. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  345. unsigned int status;
  346. enter("i82092aa_get_status");
  347. status = indirect_read(sock,I365_STATUS); /* Interface Status Register */
  348. *value = 0;
  349. if ((status & I365_CS_DETECT) == I365_CS_DETECT) {
  350. *value |= SS_DETECT;
  351. }
  352. /* IO cards have a different meaning of bits 0,1 */
  353. /* Also notice the inverse-logic on the bits */
  354. if (indirect_read(sock, I365_INTCTL) & I365_PC_IOCARD) {
  355. /* IO card */
  356. if (!(status & I365_CS_STSCHG))
  357. *value |= SS_STSCHG;
  358. } else { /* non I/O card */
  359. if (!(status & I365_CS_BVD1))
  360. *value |= SS_BATDEAD;
  361. if (!(status & I365_CS_BVD2))
  362. *value |= SS_BATWARN;
  363. }
  364. if (status & I365_CS_WRPROT)
  365. (*value) |= SS_WRPROT; /* card is write protected */
  366. if (status & I365_CS_READY)
  367. (*value) |= SS_READY; /* card is not busy */
  368. if (status & I365_CS_POWERON)
  369. (*value) |= SS_POWERON; /* power is applied to the card */
  370. leave("i82092aa_get_status");
  371. return 0;
  372. }
  373. static int i82092aa_set_socket(struct pcmcia_socket *socket, socket_state_t *state)
  374. {
  375. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  376. unsigned char reg;
  377. enter("i82092aa_set_socket");
  378. /* First, set the global controller options */
  379. set_bridge_state(sock);
  380. /* Values for the IGENC register */
  381. reg = 0;
  382. if (!(state->flags & SS_RESET)) /* The reset bit has "inverse" logic */
  383. reg = reg | I365_PC_RESET;
  384. if (state->flags & SS_IOCARD)
  385. reg = reg | I365_PC_IOCARD;
  386. indirect_write(sock,I365_INTCTL,reg); /* IGENC, Interrupt and General Control Register */
  387. /* Power registers */
  388. reg = I365_PWR_NORESET; /* default: disable resetdrv on resume */
  389. if (state->flags & SS_PWR_AUTO) {
  390. printk("Auto power\n");
  391. reg |= I365_PWR_AUTO; /* automatic power mngmnt */
  392. }
  393. if (state->flags & SS_OUTPUT_ENA) {
  394. printk("Power Enabled \n");
  395. reg |= I365_PWR_OUT; /* enable power */
  396. }
  397. switch (state->Vcc) {
  398. case 0:
  399. break;
  400. case 50:
  401. printk("setting voltage to Vcc to 5V on socket %i\n",sock);
  402. reg |= I365_VCC_5V;
  403. break;
  404. default:
  405. printk("i82092aa: i82092aa_set_socket called with invalid VCC power value: %i ", state->Vcc);
  406. leave("i82092aa_set_socket");
  407. return -EINVAL;
  408. }
  409. switch (state->Vpp) {
  410. case 0:
  411. printk("not setting Vpp on socket %i\n",sock);
  412. break;
  413. case 50:
  414. printk("setting Vpp to 5.0 for socket %i\n",sock);
  415. reg |= I365_VPP1_5V | I365_VPP2_5V;
  416. break;
  417. case 120:
  418. printk("setting Vpp to 12.0\n");
  419. reg |= I365_VPP1_12V | I365_VPP2_12V;
  420. break;
  421. default:
  422. printk("i82092aa: i82092aa_set_socket called with invalid VPP power value: %i ", state->Vcc);
  423. leave("i82092aa_set_socket");
  424. return -EINVAL;
  425. }
  426. if (reg != indirect_read(sock,I365_POWER)) /* only write if changed */
  427. indirect_write(sock,I365_POWER,reg);
  428. /* Enable specific interrupt events */
  429. reg = 0x00;
  430. if (state->csc_mask & SS_DETECT) {
  431. reg |= I365_CSC_DETECT;
  432. }
  433. if (state->flags & SS_IOCARD) {
  434. if (state->csc_mask & SS_STSCHG)
  435. reg |= I365_CSC_STSCHG;
  436. } else {
  437. if (state->csc_mask & SS_BATDEAD)
  438. reg |= I365_CSC_BVD1;
  439. if (state->csc_mask & SS_BATWARN)
  440. reg |= I365_CSC_BVD2;
  441. if (state->csc_mask & SS_READY)
  442. reg |= I365_CSC_READY;
  443. }
  444. /* now write the value and clear the (probably bogus) pending stuff by doing a dummy read*/
  445. indirect_write(sock,I365_CSCINT,reg);
  446. (void)indirect_read(sock,I365_CSC);
  447. leave("i82092aa_set_socket");
  448. return 0;
  449. }
  450. static int i82092aa_set_io_map(struct pcmcia_socket *socket, struct pccard_io_map *io)
  451. {
  452. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  453. unsigned char map, ioctl;
  454. enter("i82092aa_set_io_map");
  455. map = io->map;
  456. /* Check error conditions */
  457. if (map > 1) {
  458. leave("i82092aa_set_io_map with invalid map");
  459. return -EINVAL;
  460. }
  461. if ((io->start > 0xffff) || (io->stop > 0xffff) || (io->stop < io->start)){
  462. leave("i82092aa_set_io_map with invalid io");
  463. return -EINVAL;
  464. }
  465. /* Turn off the window before changing anything */
  466. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_IO(map))
  467. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
  468. /* printk("set_io_map: Setting range to %x - %x \n",io->start,io->stop); */
  469. /* write the new values */
  470. indirect_write16(sock,I365_IO(map)+I365_W_START,io->start);
  471. indirect_write16(sock,I365_IO(map)+I365_W_STOP,io->stop);
  472. ioctl = indirect_read(sock,I365_IOCTL) & ~I365_IOCTL_MASK(map);
  473. if (io->flags & (MAP_16BIT|MAP_AUTOSZ))
  474. ioctl |= I365_IOCTL_16BIT(map);
  475. indirect_write(sock,I365_IOCTL,ioctl);
  476. /* Turn the window back on if needed */
  477. if (io->flags & MAP_ACTIVE)
  478. indirect_setbit(sock,I365_ADDRWIN,I365_ENA_IO(map));
  479. leave("i82092aa_set_io_map");
  480. return 0;
  481. }
  482. static int i82092aa_set_mem_map(struct pcmcia_socket *socket, struct pccard_mem_map *mem)
  483. {
  484. struct socket_info *sock_info = container_of(socket, struct socket_info, socket);
  485. unsigned int sock = sock_info->number;
  486. struct pci_bus_region region;
  487. unsigned short base, i;
  488. unsigned char map;
  489. enter("i82092aa_set_mem_map");
  490. pcibios_resource_to_bus(sock_info->dev, &region, mem->res);
  491. map = mem->map;
  492. if (map > 4) {
  493. leave("i82092aa_set_mem_map: invalid map");
  494. return -EINVAL;
  495. }
  496. if ( (mem->card_start > 0x3ffffff) || (region.start > region.end) ||
  497. (mem->speed > 1000) ) {
  498. leave("i82092aa_set_mem_map: invalid address / speed");
  499. printk("invalid mem map for socket %i: %llx to %llx with a "
  500. "start of %x\n",
  501. sock,
  502. (unsigned long long)region.start,
  503. (unsigned long long)region.end,
  504. mem->card_start);
  505. return -EINVAL;
  506. }
  507. /* Turn off the window before changing anything */
  508. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
  509. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  510. /* printk("set_mem_map: Setting map %i range to %x - %x on socket %i, speed is %i, active = %i \n",map, region.start,region.end,sock,mem->speed,mem->flags & MAP_ACTIVE); */
  511. /* write the start address */
  512. base = I365_MEM(map);
  513. i = (region.start >> 12) & 0x0fff;
  514. if (mem->flags & MAP_16BIT)
  515. i |= I365_MEM_16BIT;
  516. if (mem->flags & MAP_0WS)
  517. i |= I365_MEM_0WS;
  518. indirect_write16(sock,base+I365_W_START,i);
  519. /* write the stop address */
  520. i= (region.end >> 12) & 0x0fff;
  521. switch (to_cycles(mem->speed)) {
  522. case 0:
  523. break;
  524. case 1:
  525. i |= I365_MEM_WS0;
  526. break;
  527. case 2:
  528. i |= I365_MEM_WS1;
  529. break;
  530. default:
  531. i |= I365_MEM_WS1 | I365_MEM_WS0;
  532. break;
  533. }
  534. indirect_write16(sock,base+I365_W_STOP,i);
  535. /* card start */
  536. i = ((mem->card_start - region.start) >> 12) & 0x3fff;
  537. if (mem->flags & MAP_WRPROT)
  538. i |= I365_MEM_WRPROT;
  539. if (mem->flags & MAP_ATTRIB) {
  540. /* printk("requesting attribute memory for socket %i\n",sock);*/
  541. i |= I365_MEM_REG;
  542. } else {
  543. /* printk("requesting normal memory for socket %i\n",sock);*/
  544. }
  545. indirect_write16(sock,base+I365_W_OFF,i);
  546. /* Enable the window if necessary */
  547. if (mem->flags & MAP_ACTIVE)
  548. indirect_setbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  549. leave("i82092aa_set_mem_map");
  550. return 0;
  551. }
  552. static int i82092aa_module_init(void)
  553. {
  554. return pci_register_driver(&i82092aa_pci_driver);
  555. }
  556. static void i82092aa_module_exit(void)
  557. {
  558. enter("i82092aa_module_exit");
  559. pci_unregister_driver(&i82092aa_pci_driver);
  560. if (sockets[0].io_base>0)
  561. release_region(sockets[0].io_base, 2);
  562. leave("i82092aa_module_exit");
  563. }
  564. module_init(i82092aa_module_init);
  565. module_exit(i82092aa_module_exit);