3c359.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847
  1. /*
  2. * 3c359.c (c) 2000 Mike Phillips (mikep@linuxtr.net) All Rights Reserved
  3. *
  4. * Linux driver for 3Com 3c359 Tokenlink Velocity XL PCI NIC
  5. *
  6. * Base Driver Olympic:
  7. * Written 1999 Peter De Schrijver & Mike Phillips
  8. *
  9. * This software may be used and distributed according to the terms
  10. * of the GNU General Public License, incorporated herein by reference.
  11. *
  12. * 7/17/00 - Clean up, version number 0.9.0. Ready to release to the world.
  13. *
  14. * 2/16/01 - Port up to kernel 2.4.2 ready for submission into the kernel.
  15. * 3/05/01 - Last clean up stuff before submission.
  16. * 2/15/01 - Finally, update to new pci api.
  17. *
  18. * To Do:
  19. */
  20. /*
  21. * Technical Card Details
  22. *
  23. * All access to data is done with 16/8 bit transfers. The transfer
  24. * method really sucks. You can only read or write one location at a time.
  25. *
  26. * Also, the microcode for the card must be uploaded if the card does not have
  27. * the flashrom on board. This is a 28K bloat in the driver when compiled
  28. * as a module.
  29. *
  30. * Rx is very simple, status into a ring of descriptors, dma data transfer,
  31. * interrupts to tell us when a packet is received.
  32. *
  33. * Tx is a little more interesting. Similar scenario, descriptor and dma data
  34. * transfers, but we don't have to interrupt the card to tell it another packet
  35. * is ready for transmission, we are just doing simple memory writes, not io or mmio
  36. * writes. The card can be set up to simply poll on the next
  37. * descriptor pointer and when this value is non-zero will automatically download
  38. * the next packet. The card then interrupts us when the packet is done.
  39. *
  40. */
  41. #define XL_DEBUG 0
  42. #include <linux/jiffies.h>
  43. #include <linux/module.h>
  44. #include <linux/kernel.h>
  45. #include <linux/errno.h>
  46. #include <linux/timer.h>
  47. #include <linux/in.h>
  48. #include <linux/ioport.h>
  49. #include <linux/string.h>
  50. #include <linux/proc_fs.h>
  51. #include <linux/ptrace.h>
  52. #include <linux/skbuff.h>
  53. #include <linux/interrupt.h>
  54. #include <linux/delay.h>
  55. #include <linux/netdevice.h>
  56. #include <linux/trdevice.h>
  57. #include <linux/stddef.h>
  58. #include <linux/init.h>
  59. #include <linux/pci.h>
  60. #include <linux/spinlock.h>
  61. #include <linux/bitops.h>
  62. #include <linux/firmware.h>
  63. #include <linux/slab.h>
  64. #include <net/checksum.h>
  65. #include <asm/io.h>
  66. #include <asm/system.h>
  67. #include "3c359.h"
  68. static char version[] __devinitdata =
  69. "3c359.c v1.2.0 2/17/01 - Mike Phillips (mikep@linuxtr.net)" ;
  70. #define FW_NAME "3com/3C359.bin"
  71. MODULE_AUTHOR("Mike Phillips <mikep@linuxtr.net>") ;
  72. MODULE_DESCRIPTION("3Com 3C359 Velocity XL Token Ring Adapter Driver\n") ;
  73. MODULE_FIRMWARE(FW_NAME);
  74. /* Module parameters */
  75. /* Ring Speed 0,4,16
  76. * 0 = Autosense
  77. * 4,16 = Selected speed only, no autosense
  78. * This allows the card to be the first on the ring
  79. * and become the active monitor.
  80. *
  81. * WARNING: Some hubs will allow you to insert
  82. * at the wrong speed.
  83. *
  84. * The adapter will _not_ fail to open if there are no
  85. * active monitors on the ring, it will simply open up in
  86. * its last known ringspeed if no ringspeed is specified.
  87. */
  88. static int ringspeed[XL_MAX_ADAPTERS] = {0,} ;
  89. module_param_array(ringspeed, int, NULL, 0);
  90. MODULE_PARM_DESC(ringspeed,"3c359: Ringspeed selection - 4,16 or 0") ;
  91. /* Packet buffer size */
  92. static int pkt_buf_sz[XL_MAX_ADAPTERS] = {0,} ;
  93. module_param_array(pkt_buf_sz, int, NULL, 0) ;
  94. MODULE_PARM_DESC(pkt_buf_sz,"3c359: Initial buffer size") ;
  95. /* Message Level */
  96. static int message_level[XL_MAX_ADAPTERS] = {0,} ;
  97. module_param_array(message_level, int, NULL, 0) ;
  98. MODULE_PARM_DESC(message_level, "3c359: Level of reported messages") ;
  99. /*
  100. * This is a real nasty way of doing this, but otherwise you
  101. * will be stuck with 1555 lines of hex #'s in the code.
  102. */
  103. static DEFINE_PCI_DEVICE_TABLE(xl_pci_tbl) =
  104. {
  105. {PCI_VENDOR_ID_3COM,PCI_DEVICE_ID_3COM_3C359, PCI_ANY_ID, PCI_ANY_ID, },
  106. { } /* terminate list */
  107. };
  108. MODULE_DEVICE_TABLE(pci,xl_pci_tbl) ;
  109. static int xl_init(struct net_device *dev);
  110. static int xl_open(struct net_device *dev);
  111. static int xl_open_hw(struct net_device *dev) ;
  112. static int xl_hw_reset(struct net_device *dev);
  113. static netdev_tx_t xl_xmit(struct sk_buff *skb, struct net_device *dev);
  114. static void xl_dn_comp(struct net_device *dev);
  115. static int xl_close(struct net_device *dev);
  116. static void xl_set_rx_mode(struct net_device *dev);
  117. static irqreturn_t xl_interrupt(int irq, void *dev_id);
  118. static int xl_set_mac_address(struct net_device *dev, void *addr) ;
  119. static void xl_arb_cmd(struct net_device *dev);
  120. static void xl_asb_cmd(struct net_device *dev) ;
  121. static void xl_srb_cmd(struct net_device *dev, int srb_cmd) ;
  122. static void xl_wait_misr_flags(struct net_device *dev) ;
  123. static int xl_change_mtu(struct net_device *dev, int mtu);
  124. static void xl_srb_bh(struct net_device *dev) ;
  125. static void xl_asb_bh(struct net_device *dev) ;
  126. static void xl_reset(struct net_device *dev) ;
  127. static void xl_freemem(struct net_device *dev) ;
  128. /* EEProm Access Functions */
  129. static u16 xl_ee_read(struct net_device *dev, int ee_addr) ;
  130. static void xl_ee_write(struct net_device *dev, int ee_addr, u16 ee_value) ;
  131. /* Debugging functions */
  132. #if XL_DEBUG
  133. static void print_tx_state(struct net_device *dev) ;
  134. static void print_rx_state(struct net_device *dev) ;
  135. static void print_tx_state(struct net_device *dev)
  136. {
  137. struct xl_private *xl_priv = netdev_priv(dev);
  138. struct xl_tx_desc *txd ;
  139. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  140. int i ;
  141. printk("tx_ring_head: %d, tx_ring_tail: %d, free_ent: %d\n",xl_priv->tx_ring_head,
  142. xl_priv->tx_ring_tail, xl_priv->free_ring_entries) ;
  143. printk("Ring , Address , FSH , DnNextPtr, Buffer, Buffer_Len\n");
  144. for (i = 0; i < 16; i++) {
  145. txd = &(xl_priv->xl_tx_ring[i]) ;
  146. printk("%d, %08lx, %08x, %08x, %08x, %08x\n", i, virt_to_bus(txd),
  147. txd->framestartheader, txd->dnnextptr, txd->buffer, txd->buffer_length ) ;
  148. }
  149. printk("DNLISTPTR = %04x\n", readl(xl_mmio + MMIO_DNLISTPTR) );
  150. printk("DmaCtl = %04x\n", readl(xl_mmio + MMIO_DMA_CTRL) );
  151. printk("Queue status = %0x\n",netif_running(dev) ) ;
  152. }
  153. static void print_rx_state(struct net_device *dev)
  154. {
  155. struct xl_private *xl_priv = netdev_priv(dev);
  156. struct xl_rx_desc *rxd ;
  157. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  158. int i ;
  159. printk("rx_ring_tail: %d\n", xl_priv->rx_ring_tail);
  160. printk("Ring , Address , FrameState , UPNextPtr, FragAddr, Frag_Len\n");
  161. for (i = 0; i < 16; i++) {
  162. /* rxd = (struct xl_rx_desc *)xl_priv->rx_ring_dma_addr + (i * sizeof(struct xl_rx_desc)) ; */
  163. rxd = &(xl_priv->xl_rx_ring[i]) ;
  164. printk("%d, %08lx, %08x, %08x, %08x, %08x\n", i, virt_to_bus(rxd),
  165. rxd->framestatus, rxd->upnextptr, rxd->upfragaddr, rxd->upfraglen ) ;
  166. }
  167. printk("UPLISTPTR = %04x\n", readl(xl_mmio + MMIO_UPLISTPTR));
  168. printk("DmaCtl = %04x\n", readl(xl_mmio + MMIO_DMA_CTRL));
  169. printk("Queue status = %0x\n",netif_running(dev));
  170. }
  171. #endif
  172. /*
  173. * Read values from the on-board EEProm. This looks very strange
  174. * but you have to wait for the EEProm to get/set the value before
  175. * passing/getting the next value from the nic. As with all requests
  176. * on this nic it has to be done in two stages, a) tell the nic which
  177. * memory address you want to access and b) pass/get the value from the nic.
  178. * With the EEProm, you have to wait before and between access a) and b).
  179. * As this is only read at initialization time and the wait period is very
  180. * small we shouldn't have to worry about scheduling issues.
  181. */
  182. static u16 xl_ee_read(struct net_device *dev, int ee_addr)
  183. {
  184. struct xl_private *xl_priv = netdev_priv(dev);
  185. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  186. /* Wait for EEProm to not be busy */
  187. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  188. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  189. /* Tell EEProm what we want to do and where */
  190. writel(IO_WORD_WRITE | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  191. writew(EEREAD + ee_addr, xl_mmio + MMIO_MACDATA) ;
  192. /* Wait for EEProm to not be busy */
  193. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  194. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  195. /* Tell EEProm what we want to do and where */
  196. writel(IO_WORD_WRITE | EECONTROL , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  197. writew(EEREAD + ee_addr, xl_mmio + MMIO_MACDATA) ;
  198. /* Finally read the value from the EEProm */
  199. writel(IO_WORD_READ | EEDATA , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  200. return readw(xl_mmio + MMIO_MACDATA) ;
  201. }
  202. /*
  203. * Write values to the onboard eeprom. As with eeprom read you need to
  204. * set which location to write, wait, value to write, wait, with the
  205. * added twist of having to enable eeprom writes as well.
  206. */
  207. static void xl_ee_write(struct net_device *dev, int ee_addr, u16 ee_value)
  208. {
  209. struct xl_private *xl_priv = netdev_priv(dev);
  210. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  211. /* Wait for EEProm to not be busy */
  212. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  213. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  214. /* Enable write/erase */
  215. writel(IO_WORD_WRITE | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  216. writew(EE_ENABLE_WRITE, xl_mmio + MMIO_MACDATA) ;
  217. /* Wait for EEProm to not be busy */
  218. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  219. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  220. /* Put the value we want to write into EEDATA */
  221. writel(IO_WORD_WRITE | EEDATA, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  222. writew(ee_value, xl_mmio + MMIO_MACDATA) ;
  223. /* Tell EEProm to write eevalue into ee_addr */
  224. writel(IO_WORD_WRITE | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  225. writew(EEWRITE + ee_addr, xl_mmio + MMIO_MACDATA) ;
  226. /* Wait for EEProm to not be busy, to ensure write gets done */
  227. writel(IO_WORD_READ | EECONTROL, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  228. while ( readw(xl_mmio + MMIO_MACDATA) & EEBUSY ) ;
  229. return ;
  230. }
  231. static const struct net_device_ops xl_netdev_ops = {
  232. .ndo_open = xl_open,
  233. .ndo_stop = xl_close,
  234. .ndo_start_xmit = xl_xmit,
  235. .ndo_change_mtu = xl_change_mtu,
  236. .ndo_set_multicast_list = xl_set_rx_mode,
  237. .ndo_set_mac_address = xl_set_mac_address,
  238. };
  239. static int __devinit xl_probe(struct pci_dev *pdev,
  240. const struct pci_device_id *ent)
  241. {
  242. struct net_device *dev ;
  243. struct xl_private *xl_priv ;
  244. static int card_no = -1 ;
  245. int i ;
  246. card_no++ ;
  247. if (pci_enable_device(pdev)) {
  248. return -ENODEV ;
  249. }
  250. pci_set_master(pdev);
  251. if ((i = pci_request_regions(pdev,"3c359"))) {
  252. return i ;
  253. } ;
  254. /*
  255. * Allowing init_trdev to allocate the private data will align
  256. * xl_private on a 32 bytes boundary which we need for the rx/tx
  257. * descriptors
  258. */
  259. dev = alloc_trdev(sizeof(struct xl_private)) ;
  260. if (!dev) {
  261. pci_release_regions(pdev) ;
  262. return -ENOMEM ;
  263. }
  264. xl_priv = netdev_priv(dev);
  265. #if XL_DEBUG
  266. printk("pci_device: %p, dev:%p, dev->priv: %p, ba[0]: %10x, ba[1]:%10x\n",
  267. pdev, dev, netdev_priv(dev), (unsigned int)pdev->resource[0].start, (unsigned int)pdev->resource[1].start);
  268. #endif
  269. dev->irq=pdev->irq;
  270. dev->base_addr=pci_resource_start(pdev,0) ;
  271. xl_priv->xl_card_name = pci_name(pdev);
  272. xl_priv->xl_mmio=ioremap(pci_resource_start(pdev,1), XL_IO_SPACE);
  273. xl_priv->pdev = pdev ;
  274. if ((pkt_buf_sz[card_no] < 100) || (pkt_buf_sz[card_no] > 18000) )
  275. xl_priv->pkt_buf_sz = PKT_BUF_SZ ;
  276. else
  277. xl_priv->pkt_buf_sz = pkt_buf_sz[card_no] ;
  278. dev->mtu = xl_priv->pkt_buf_sz - TR_HLEN ;
  279. xl_priv->xl_ring_speed = ringspeed[card_no] ;
  280. xl_priv->xl_message_level = message_level[card_no] ;
  281. xl_priv->xl_functional_addr[0] = xl_priv->xl_functional_addr[1] = xl_priv->xl_functional_addr[2] = xl_priv->xl_functional_addr[3] = 0 ;
  282. xl_priv->xl_copy_all_options = 0 ;
  283. if((i = xl_init(dev))) {
  284. iounmap(xl_priv->xl_mmio) ;
  285. free_netdev(dev) ;
  286. pci_release_regions(pdev) ;
  287. return i ;
  288. }
  289. dev->netdev_ops = &xl_netdev_ops;
  290. SET_NETDEV_DEV(dev, &pdev->dev);
  291. pci_set_drvdata(pdev,dev) ;
  292. if ((i = register_netdev(dev))) {
  293. printk(KERN_ERR "3C359, register netdev failed\n") ;
  294. pci_set_drvdata(pdev,NULL) ;
  295. iounmap(xl_priv->xl_mmio) ;
  296. free_netdev(dev) ;
  297. pci_release_regions(pdev) ;
  298. return i ;
  299. }
  300. printk(KERN_INFO "3C359: %s registered as: %s\n",xl_priv->xl_card_name,dev->name) ;
  301. return 0;
  302. }
  303. static int xl_init_firmware(struct xl_private *xl_priv)
  304. {
  305. int err;
  306. err = request_firmware(&xl_priv->fw, FW_NAME, &xl_priv->pdev->dev);
  307. if (err) {
  308. printk(KERN_ERR "Failed to load firmware \"%s\"\n", FW_NAME);
  309. return err;
  310. }
  311. if (xl_priv->fw->size < 16) {
  312. printk(KERN_ERR "Bogus length %zu in \"%s\"\n",
  313. xl_priv->fw->size, FW_NAME);
  314. release_firmware(xl_priv->fw);
  315. err = -EINVAL;
  316. }
  317. return err;
  318. }
  319. static int __devinit xl_init(struct net_device *dev)
  320. {
  321. struct xl_private *xl_priv = netdev_priv(dev);
  322. int err;
  323. printk(KERN_INFO "%s\n", version);
  324. printk(KERN_INFO "%s: I/O at %hx, MMIO at %p, using irq %d\n",
  325. xl_priv->xl_card_name, (unsigned int)dev->base_addr ,xl_priv->xl_mmio, dev->irq);
  326. spin_lock_init(&xl_priv->xl_lock) ;
  327. err = xl_init_firmware(xl_priv);
  328. if (err == 0)
  329. err = xl_hw_reset(dev);
  330. return err;
  331. }
  332. /*
  333. * Hardware reset. This needs to be a separate entity as we need to reset the card
  334. * when we change the EEProm settings.
  335. */
  336. static int xl_hw_reset(struct net_device *dev)
  337. {
  338. struct xl_private *xl_priv = netdev_priv(dev);
  339. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  340. unsigned long t ;
  341. u16 i ;
  342. u16 result_16 ;
  343. u8 result_8 ;
  344. u16 start ;
  345. int j ;
  346. if (xl_priv->fw == NULL)
  347. return -EINVAL;
  348. /*
  349. * Reset the card. If the card has got the microcode on board, we have
  350. * missed the initialization interrupt, so we must always do this.
  351. */
  352. writew( GLOBAL_RESET, xl_mmio + MMIO_COMMAND ) ;
  353. /*
  354. * Must wait for cmdInProgress bit (12) to clear before continuing with
  355. * card configuration.
  356. */
  357. t=jiffies;
  358. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  359. schedule();
  360. if (time_after(jiffies, t + 40 * HZ)) {
  361. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL card not responding to global reset.\n", dev->name);
  362. return -ENODEV;
  363. }
  364. }
  365. /*
  366. * Enable pmbar by setting bit in CPAttention
  367. */
  368. writel( (IO_BYTE_READ | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  369. result_8 = readb(xl_mmio + MMIO_MACDATA) ;
  370. result_8 = result_8 | CPA_PMBARVIS ;
  371. writel( (IO_BYTE_WRITE | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  372. writeb(result_8, xl_mmio + MMIO_MACDATA) ;
  373. /*
  374. * Read cpHold bit in pmbar, if cleared we have got Flashrom on board.
  375. * If not, we need to upload the microcode to the card
  376. */
  377. writel( (IO_WORD_READ | PMBAR),xl_mmio + MMIO_MAC_ACCESS_CMD);
  378. #if XL_DEBUG
  379. printk(KERN_INFO "Read from PMBAR = %04x\n", readw(xl_mmio + MMIO_MACDATA));
  380. #endif
  381. if ( readw( (xl_mmio + MMIO_MACDATA)) & PMB_CPHOLD ) {
  382. /* Set PmBar, privateMemoryBase bits (8:2) to 0 */
  383. writel( (IO_WORD_READ | PMBAR),xl_mmio + MMIO_MAC_ACCESS_CMD);
  384. result_16 = readw(xl_mmio + MMIO_MACDATA) ;
  385. result_16 = result_16 & ~((0x7F) << 2) ;
  386. writel( (IO_WORD_WRITE | PMBAR), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  387. writew(result_16,xl_mmio + MMIO_MACDATA) ;
  388. /* Set CPAttention, memWrEn bit */
  389. writel( (IO_BYTE_READ | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  390. result_8 = readb(xl_mmio + MMIO_MACDATA) ;
  391. result_8 = result_8 | CPA_MEMWREN ;
  392. writel( (IO_BYTE_WRITE | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  393. writeb(result_8, xl_mmio + MMIO_MACDATA) ;
  394. /*
  395. * Now to write the microcode into the shared ram
  396. * The microcode must finish at position 0xFFFF,
  397. * so we must subtract to get the start position for the code
  398. *
  399. * Looks strange but ensures compiler only uses
  400. * 16 bit unsigned int
  401. */
  402. start = (0xFFFF - (xl_priv->fw->size) + 1) ;
  403. printk(KERN_INFO "3C359: Uploading Microcode: ");
  404. for (i = start, j = 0; j < xl_priv->fw->size; i++, j++) {
  405. writel(MEM_BYTE_WRITE | 0XD0000 | i,
  406. xl_mmio + MMIO_MAC_ACCESS_CMD);
  407. writeb(xl_priv->fw->data[j], xl_mmio + MMIO_MACDATA);
  408. if (j % 1024 == 0)
  409. printk(".");
  410. }
  411. printk("\n") ;
  412. for (i = 0; i < 16; i++) {
  413. writel((MEM_BYTE_WRITE | 0xDFFF0) + i,
  414. xl_mmio + MMIO_MAC_ACCESS_CMD);
  415. writeb(xl_priv->fw->data[xl_priv->fw->size - 16 + i],
  416. xl_mmio + MMIO_MACDATA);
  417. }
  418. /*
  419. * Have to write the start address of the upload to FFF4, but
  420. * the address must be >> 4. You do not want to know how long
  421. * it took me to discover this.
  422. */
  423. writel(MEM_WORD_WRITE | 0xDFFF4, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  424. writew(start >> 4, xl_mmio + MMIO_MACDATA);
  425. /* Clear the CPAttention, memWrEn Bit */
  426. writel( (IO_BYTE_READ | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  427. result_8 = readb(xl_mmio + MMIO_MACDATA) ;
  428. result_8 = result_8 & ~CPA_MEMWREN ;
  429. writel( (IO_BYTE_WRITE | CPATTENTION), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  430. writeb(result_8, xl_mmio + MMIO_MACDATA) ;
  431. /* Clear the cpHold bit in pmbar */
  432. writel( (IO_WORD_READ | PMBAR),xl_mmio + MMIO_MAC_ACCESS_CMD);
  433. result_16 = readw(xl_mmio + MMIO_MACDATA) ;
  434. result_16 = result_16 & ~PMB_CPHOLD ;
  435. writel( (IO_WORD_WRITE | PMBAR), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  436. writew(result_16,xl_mmio + MMIO_MACDATA) ;
  437. } /* If microcode upload required */
  438. /*
  439. * The card should now go though a self test procedure and get itself ready
  440. * to be opened, we must wait for an srb response with the initialization
  441. * information.
  442. */
  443. #if XL_DEBUG
  444. printk(KERN_INFO "%s: Microcode uploaded, must wait for the self test to complete\n", dev->name);
  445. #endif
  446. writew(SETINDENABLE | 0xFFF, xl_mmio + MMIO_COMMAND) ;
  447. t=jiffies;
  448. while ( !(readw(xl_mmio + MMIO_INTSTATUS_AUTO) & INTSTAT_SRB) ) {
  449. schedule();
  450. if (time_after(jiffies, t + 15 * HZ)) {
  451. printk(KERN_ERR "3COM 3C359 Velocity XL card not responding.\n");
  452. return -ENODEV;
  453. }
  454. }
  455. /*
  456. * Write the RxBufArea with D000, RxEarlyThresh, TxStartThresh,
  457. * DnPriReqThresh, read the tech docs if you want to know what
  458. * values they need to be.
  459. */
  460. writel(MMIO_WORD_WRITE | RXBUFAREA, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  461. writew(0xD000, xl_mmio + MMIO_MACDATA) ;
  462. writel(MMIO_WORD_WRITE | RXEARLYTHRESH, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  463. writew(0X0020, xl_mmio + MMIO_MACDATA) ;
  464. writew( SETTXSTARTTHRESH | 0x40 , xl_mmio + MMIO_COMMAND) ;
  465. writeb(0x04, xl_mmio + MMIO_DNBURSTTHRESH) ;
  466. writeb(0x04, xl_mmio + DNPRIREQTHRESH) ;
  467. /*
  468. * Read WRBR to provide the location of the srb block, have to use byte reads not word reads.
  469. * Tech docs have this wrong !!!!
  470. */
  471. writel(MMIO_BYTE_READ | WRBR, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  472. xl_priv->srb = readb(xl_mmio + MMIO_MACDATA) << 8 ;
  473. writel( (MMIO_BYTE_READ | WRBR) + 1, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  474. xl_priv->srb = xl_priv->srb | readb(xl_mmio + MMIO_MACDATA) ;
  475. #if XL_DEBUG
  476. writel(IO_WORD_READ | SWITCHSETTINGS, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  477. if ( readw(xl_mmio + MMIO_MACDATA) & 2) {
  478. printk(KERN_INFO "Default ring speed 4 mbps\n");
  479. } else {
  480. printk(KERN_INFO "Default ring speed 16 mbps\n");
  481. }
  482. printk(KERN_INFO "%s: xl_priv->srb = %04x\n",xl_priv->xl_card_name, xl_priv->srb);
  483. #endif
  484. return 0;
  485. }
  486. static int xl_open(struct net_device *dev)
  487. {
  488. struct xl_private *xl_priv=netdev_priv(dev);
  489. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  490. u8 i ;
  491. __le16 hwaddr[3] ; /* Should be u8[6] but we get word return values */
  492. int open_err ;
  493. u16 switchsettings, switchsettings_eeprom ;
  494. if (request_irq(dev->irq, xl_interrupt, IRQF_SHARED , "3c359", dev))
  495. return -EAGAIN;
  496. /*
  497. * Read the information from the EEPROM that we need.
  498. */
  499. hwaddr[0] = cpu_to_le16(xl_ee_read(dev,0x10));
  500. hwaddr[1] = cpu_to_le16(xl_ee_read(dev,0x11));
  501. hwaddr[2] = cpu_to_le16(xl_ee_read(dev,0x12));
  502. /* Ring speed */
  503. switchsettings_eeprom = xl_ee_read(dev,0x08) ;
  504. switchsettings = switchsettings_eeprom ;
  505. if (xl_priv->xl_ring_speed != 0) {
  506. if (xl_priv->xl_ring_speed == 4)
  507. switchsettings = switchsettings | 0x02 ;
  508. else
  509. switchsettings = switchsettings & ~0x02 ;
  510. }
  511. /* Only write EEProm if there has been a change */
  512. if (switchsettings != switchsettings_eeprom) {
  513. xl_ee_write(dev,0x08,switchsettings) ;
  514. /* Hardware reset after changing EEProm */
  515. xl_hw_reset(dev) ;
  516. }
  517. memcpy(dev->dev_addr,hwaddr,dev->addr_len) ;
  518. open_err = xl_open_hw(dev) ;
  519. /*
  520. * This really needs to be cleaned up with better error reporting.
  521. */
  522. if (open_err != 0) { /* Something went wrong with the open command */
  523. if (open_err & 0x07) { /* Wrong speed, retry at different speed */
  524. printk(KERN_WARNING "%s: Open Error, retrying at different ringspeed\n", dev->name);
  525. switchsettings = switchsettings ^ 2 ;
  526. xl_ee_write(dev,0x08,switchsettings) ;
  527. xl_hw_reset(dev) ;
  528. open_err = xl_open_hw(dev) ;
  529. if (open_err != 0) {
  530. printk(KERN_WARNING "%s: Open error returned a second time, we're bombing out now\n", dev->name);
  531. free_irq(dev->irq,dev) ;
  532. return -ENODEV ;
  533. }
  534. } else {
  535. printk(KERN_WARNING "%s: Open Error = %04x\n", dev->name, open_err) ;
  536. free_irq(dev->irq,dev) ;
  537. return -ENODEV ;
  538. }
  539. }
  540. /*
  541. * Now to set up the Rx and Tx buffer structures
  542. */
  543. /* These MUST be on 8 byte boundaries */
  544. xl_priv->xl_tx_ring = kzalloc((sizeof(struct xl_tx_desc) * XL_TX_RING_SIZE) + 7, GFP_DMA | GFP_KERNEL);
  545. if (xl_priv->xl_tx_ring == NULL) {
  546. printk(KERN_WARNING "%s: Not enough memory to allocate tx buffers.\n",
  547. dev->name);
  548. free_irq(dev->irq,dev);
  549. return -ENOMEM;
  550. }
  551. xl_priv->xl_rx_ring = kzalloc((sizeof(struct xl_rx_desc) * XL_RX_RING_SIZE) +7, GFP_DMA | GFP_KERNEL);
  552. if (xl_priv->xl_rx_ring == NULL) {
  553. printk(KERN_WARNING "%s: Not enough memory to allocate rx buffers.\n",
  554. dev->name);
  555. free_irq(dev->irq,dev);
  556. kfree(xl_priv->xl_tx_ring);
  557. return -ENOMEM;
  558. }
  559. /* Setup Rx Ring */
  560. for (i=0 ; i < XL_RX_RING_SIZE ; i++) {
  561. struct sk_buff *skb ;
  562. skb = dev_alloc_skb(xl_priv->pkt_buf_sz) ;
  563. if (skb==NULL)
  564. break ;
  565. skb->dev = dev ;
  566. xl_priv->xl_rx_ring[i].upfragaddr = cpu_to_le32(pci_map_single(xl_priv->pdev, skb->data,xl_priv->pkt_buf_sz, PCI_DMA_FROMDEVICE));
  567. xl_priv->xl_rx_ring[i].upfraglen = cpu_to_le32(xl_priv->pkt_buf_sz) | RXUPLASTFRAG;
  568. xl_priv->rx_ring_skb[i] = skb ;
  569. }
  570. if (i==0) {
  571. printk(KERN_WARNING "%s: Not enough memory to allocate rx buffers. Adapter disabled\n",dev->name);
  572. free_irq(dev->irq,dev) ;
  573. kfree(xl_priv->xl_tx_ring);
  574. kfree(xl_priv->xl_rx_ring);
  575. return -EIO ;
  576. }
  577. xl_priv->rx_ring_no = i ;
  578. xl_priv->rx_ring_tail = 0 ;
  579. xl_priv->rx_ring_dma_addr = pci_map_single(xl_priv->pdev,xl_priv->xl_rx_ring, sizeof(struct xl_rx_desc) * XL_RX_RING_SIZE, PCI_DMA_TODEVICE) ;
  580. for (i=0;i<(xl_priv->rx_ring_no-1);i++) {
  581. xl_priv->xl_rx_ring[i].upnextptr = cpu_to_le32(xl_priv->rx_ring_dma_addr + (sizeof (struct xl_rx_desc) * (i+1)));
  582. }
  583. xl_priv->xl_rx_ring[i].upnextptr = 0 ;
  584. writel(xl_priv->rx_ring_dma_addr, xl_mmio + MMIO_UPLISTPTR) ;
  585. /* Setup Tx Ring */
  586. xl_priv->tx_ring_dma_addr = pci_map_single(xl_priv->pdev,xl_priv->xl_tx_ring, sizeof(struct xl_tx_desc) * XL_TX_RING_SIZE,PCI_DMA_TODEVICE) ;
  587. xl_priv->tx_ring_head = 1 ;
  588. xl_priv->tx_ring_tail = 255 ; /* Special marker for first packet */
  589. xl_priv->free_ring_entries = XL_TX_RING_SIZE ;
  590. /*
  591. * Setup the first dummy DPD entry for polling to start working.
  592. */
  593. xl_priv->xl_tx_ring[0].framestartheader = TXDPDEMPTY;
  594. xl_priv->xl_tx_ring[0].buffer = 0 ;
  595. xl_priv->xl_tx_ring[0].buffer_length = 0 ;
  596. xl_priv->xl_tx_ring[0].dnnextptr = 0 ;
  597. writel(xl_priv->tx_ring_dma_addr, xl_mmio + MMIO_DNLISTPTR) ;
  598. writel(DNUNSTALL, xl_mmio + MMIO_COMMAND) ;
  599. writel(UPUNSTALL, xl_mmio + MMIO_COMMAND) ;
  600. writel(DNENABLE, xl_mmio + MMIO_COMMAND) ;
  601. writeb(0x40, xl_mmio + MMIO_DNPOLL) ;
  602. /*
  603. * Enable interrupts on the card
  604. */
  605. writel(SETINTENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  606. writel(SETINDENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  607. netif_start_queue(dev) ;
  608. return 0;
  609. }
  610. static int xl_open_hw(struct net_device *dev)
  611. {
  612. struct xl_private *xl_priv=netdev_priv(dev);
  613. u8 __iomem *xl_mmio = xl_priv->xl_mmio ;
  614. u16 vsoff ;
  615. char ver_str[33];
  616. int open_err ;
  617. int i ;
  618. unsigned long t ;
  619. /*
  620. * Okay, let's build up the Open.NIC srb command
  621. *
  622. */
  623. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  624. writeb(OPEN_NIC, xl_mmio + MMIO_MACDATA) ;
  625. /*
  626. * Use this as a test byte, if it comes back with the same value, the command didn't work
  627. */
  628. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb)+ 2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  629. writeb(0xff,xl_mmio + MMIO_MACDATA) ;
  630. /* Open options */
  631. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + 8, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  632. writeb(0x00, xl_mmio + MMIO_MACDATA) ;
  633. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + 9, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  634. writeb(0x00, xl_mmio + MMIO_MACDATA) ;
  635. /*
  636. * Node address, be careful here, the docs say you can just put zeros here and it will use
  637. * the hardware address, it doesn't, you must include the node address in the open command.
  638. */
  639. if (xl_priv->xl_laa[0]) { /* If using a LAA address */
  640. for (i=10;i<16;i++) {
  641. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  642. writeb(xl_priv->xl_laa[i-10],xl_mmio + MMIO_MACDATA) ;
  643. }
  644. memcpy(dev->dev_addr,xl_priv->xl_laa,dev->addr_len) ;
  645. } else { /* Regular hardware address */
  646. for (i=10;i<16;i++) {
  647. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  648. writeb(dev->dev_addr[i-10], xl_mmio + MMIO_MACDATA) ;
  649. }
  650. }
  651. /* Default everything else to 0 */
  652. for (i = 16; i < 34; i++) {
  653. writel( (MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  654. writeb(0x00,xl_mmio + MMIO_MACDATA) ;
  655. }
  656. /*
  657. * Set the csrb bit in the MISR register
  658. */
  659. xl_wait_misr_flags(dev) ;
  660. writel(MEM_BYTE_WRITE | MF_CSRB, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  661. writeb(0xFF, xl_mmio + MMIO_MACDATA) ;
  662. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  663. writeb(MISR_CSRB , xl_mmio + MMIO_MACDATA) ;
  664. /*
  665. * Now wait for the command to run
  666. */
  667. t=jiffies;
  668. while (! (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_SRB)) {
  669. schedule();
  670. if (time_after(jiffies, t + 40 * HZ)) {
  671. printk(KERN_ERR "3COM 3C359 Velocity XL card not responding.\n");
  672. break ;
  673. }
  674. }
  675. /*
  676. * Let's interpret the open response
  677. */
  678. writel( (MEM_BYTE_READ | 0xD0000 | xl_priv->srb)+2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  679. if (readb(xl_mmio + MMIO_MACDATA)!=0) {
  680. open_err = readb(xl_mmio + MMIO_MACDATA) << 8 ;
  681. writel( (MEM_BYTE_READ | 0xD0000 | xl_priv->srb) + 7, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  682. open_err |= readb(xl_mmio + MMIO_MACDATA) ;
  683. return open_err ;
  684. } else {
  685. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 8, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  686. xl_priv->asb = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  687. printk(KERN_INFO "%s: Adapter Opened Details: ",dev->name) ;
  688. printk("ASB: %04x",xl_priv->asb ) ;
  689. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 10, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  690. printk(", SRB: %04x",swab16(readw(xl_mmio + MMIO_MACDATA)) ) ;
  691. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 12, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  692. xl_priv->arb = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  693. printk(", ARB: %04x\n",xl_priv->arb );
  694. writel( (MEM_WORD_READ | 0xD0000 | xl_priv->srb) + 14, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  695. vsoff = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  696. /*
  697. * Interesting, sending the individual characters directly to printk was causing klogd to use
  698. * use 100% of processor time, so we build up the string and print that instead.
  699. */
  700. for (i=0;i<0x20;i++) {
  701. writel( (MEM_BYTE_READ | 0xD0000 | vsoff) + i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  702. ver_str[i] = readb(xl_mmio + MMIO_MACDATA) ;
  703. }
  704. ver_str[i] = '\0' ;
  705. printk(KERN_INFO "%s: Microcode version String: %s\n",dev->name,ver_str);
  706. }
  707. /*
  708. * Issue the AckInterrupt
  709. */
  710. writew(ACK_INTERRUPT | SRBRACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  711. return 0 ;
  712. }
  713. /*
  714. * There are two ways of implementing rx on the 359 NIC, either
  715. * interrupt driven or polling. We are going to uses interrupts,
  716. * it is the easier way of doing things.
  717. *
  718. * The Rx works with a ring of Rx descriptors. At initialise time the ring
  719. * entries point to the next entry except for the last entry in the ring
  720. * which points to 0. The card is programmed with the location of the first
  721. * available descriptor and keeps reading the next_ptr until next_ptr is set
  722. * to 0. Hopefully with a ring size of 16 the card will never get to read a next_ptr
  723. * of 0. As the Rx interrupt is received we copy the frame up to the protocol layers
  724. * and then point the end of the ring to our current position and point our current
  725. * position to 0, therefore making the current position the last position on the ring.
  726. * The last position on the ring therefore loops continually loops around the rx ring.
  727. *
  728. * rx_ring_tail is the position on the ring to process next. (Think of a snake, the head
  729. * expands as the card adds new packets and we go around eating the tail processing the
  730. * packets.)
  731. *
  732. * Undoubtably it could be streamlined and improved upon, but at the moment it works
  733. * and the fast path through the routine is fine.
  734. *
  735. * adv_rx_ring could be inlined to increase performance, but its called a *lot* of times
  736. * in xl_rx so would increase the size of the function significantly.
  737. */
  738. static void adv_rx_ring(struct net_device *dev) /* Advance rx_ring, cut down on bloat in xl_rx */
  739. {
  740. struct xl_private *xl_priv=netdev_priv(dev);
  741. int n = xl_priv->rx_ring_tail;
  742. int prev_ring_loc;
  743. prev_ring_loc = (n + XL_RX_RING_SIZE - 1) & (XL_RX_RING_SIZE - 1);
  744. xl_priv->xl_rx_ring[prev_ring_loc].upnextptr = cpu_to_le32(xl_priv->rx_ring_dma_addr + (sizeof (struct xl_rx_desc) * n));
  745. xl_priv->xl_rx_ring[n].framestatus = 0;
  746. xl_priv->xl_rx_ring[n].upnextptr = 0;
  747. xl_priv->rx_ring_tail++;
  748. xl_priv->rx_ring_tail &= (XL_RX_RING_SIZE-1);
  749. }
  750. static void xl_rx(struct net_device *dev)
  751. {
  752. struct xl_private *xl_priv=netdev_priv(dev);
  753. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  754. struct sk_buff *skb, *skb2 ;
  755. int frame_length = 0, copy_len = 0 ;
  756. int temp_ring_loc ;
  757. /*
  758. * Receive the next frame, loop around the ring until all frames
  759. * have been received.
  760. */
  761. while (xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].framestatus & (RXUPDCOMPLETE | RXUPDFULL) ) { /* Descriptor to process */
  762. if (xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].framestatus & RXUPDFULL ) { /* UpdFull, Multiple Descriptors used for the frame */
  763. /*
  764. * This is a pain, you need to go through all the descriptors until the last one
  765. * for this frame to find the framelength
  766. */
  767. temp_ring_loc = xl_priv->rx_ring_tail ;
  768. while (xl_priv->xl_rx_ring[temp_ring_loc].framestatus & RXUPDFULL ) {
  769. temp_ring_loc++ ;
  770. temp_ring_loc &= (XL_RX_RING_SIZE-1) ;
  771. }
  772. frame_length = le32_to_cpu(xl_priv->xl_rx_ring[temp_ring_loc].framestatus) & 0x7FFF;
  773. skb = dev_alloc_skb(frame_length) ;
  774. if (skb==NULL) { /* No memory for frame, still need to roll forward the rx ring */
  775. printk(KERN_WARNING "%s: dev_alloc_skb failed - multi buffer !\n", dev->name) ;
  776. while (xl_priv->rx_ring_tail != temp_ring_loc)
  777. adv_rx_ring(dev) ;
  778. adv_rx_ring(dev) ; /* One more time just for luck :) */
  779. dev->stats.rx_dropped++ ;
  780. writel(ACK_INTERRUPT | UPCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  781. return ;
  782. }
  783. while (xl_priv->rx_ring_tail != temp_ring_loc) {
  784. copy_len = le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfraglen) & 0x7FFF;
  785. frame_length -= copy_len ;
  786. pci_dma_sync_single_for_cpu(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  787. skb_copy_from_linear_data(xl_priv->rx_ring_skb[xl_priv->rx_ring_tail],
  788. skb_put(skb, copy_len),
  789. copy_len);
  790. pci_dma_sync_single_for_device(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  791. adv_rx_ring(dev) ;
  792. }
  793. /* Now we have found the last fragment */
  794. pci_dma_sync_single_for_cpu(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  795. skb_copy_from_linear_data(xl_priv->rx_ring_skb[xl_priv->rx_ring_tail],
  796. skb_put(skb,copy_len), frame_length);
  797. /* memcpy(skb_put(skb,frame_length), bus_to_virt(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr), frame_length) ; */
  798. pci_dma_sync_single_for_device(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE);
  799. adv_rx_ring(dev) ;
  800. skb->protocol = tr_type_trans(skb,dev) ;
  801. netif_rx(skb) ;
  802. } else { /* Single Descriptor Used, simply swap buffers over, fast path */
  803. frame_length = le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].framestatus) & 0x7FFF;
  804. skb = dev_alloc_skb(xl_priv->pkt_buf_sz) ;
  805. if (skb==NULL) { /* Still need to fix the rx ring */
  806. printk(KERN_WARNING "%s: dev_alloc_skb failed in rx, single buffer\n",dev->name);
  807. adv_rx_ring(dev) ;
  808. dev->stats.rx_dropped++ ;
  809. writel(ACK_INTERRUPT | UPCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  810. return ;
  811. }
  812. skb2 = xl_priv->rx_ring_skb[xl_priv->rx_ring_tail] ;
  813. pci_unmap_single(xl_priv->pdev, le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr), xl_priv->pkt_buf_sz,PCI_DMA_FROMDEVICE) ;
  814. skb_put(skb2, frame_length) ;
  815. skb2->protocol = tr_type_trans(skb2,dev) ;
  816. xl_priv->rx_ring_skb[xl_priv->rx_ring_tail] = skb ;
  817. xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr = cpu_to_le32(pci_map_single(xl_priv->pdev,skb->data,xl_priv->pkt_buf_sz, PCI_DMA_FROMDEVICE));
  818. xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfraglen = cpu_to_le32(xl_priv->pkt_buf_sz) | RXUPLASTFRAG;
  819. adv_rx_ring(dev) ;
  820. dev->stats.rx_packets++ ;
  821. dev->stats.rx_bytes += frame_length ;
  822. netif_rx(skb2) ;
  823. } /* if multiple buffers */
  824. } /* while packet to do */
  825. /* Clear the updComplete interrupt */
  826. writel(ACK_INTERRUPT | UPCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  827. return ;
  828. }
  829. /*
  830. * This is ruthless, it doesn't care what state the card is in it will
  831. * completely reset the adapter.
  832. */
  833. static void xl_reset(struct net_device *dev)
  834. {
  835. struct xl_private *xl_priv=netdev_priv(dev);
  836. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  837. unsigned long t;
  838. writew( GLOBAL_RESET, xl_mmio + MMIO_COMMAND ) ;
  839. /*
  840. * Must wait for cmdInProgress bit (12) to clear before continuing with
  841. * card configuration.
  842. */
  843. t=jiffies;
  844. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  845. if (time_after(jiffies, t + 40 * HZ)) {
  846. printk(KERN_ERR "3COM 3C359 Velocity XL card not responding.\n");
  847. break ;
  848. }
  849. }
  850. }
  851. static void xl_freemem(struct net_device *dev)
  852. {
  853. struct xl_private *xl_priv=netdev_priv(dev);
  854. int i ;
  855. for (i=0;i<XL_RX_RING_SIZE;i++) {
  856. dev_kfree_skb_irq(xl_priv->rx_ring_skb[xl_priv->rx_ring_tail]) ;
  857. pci_unmap_single(xl_priv->pdev,le32_to_cpu(xl_priv->xl_rx_ring[xl_priv->rx_ring_tail].upfragaddr),xl_priv->pkt_buf_sz, PCI_DMA_FROMDEVICE);
  858. xl_priv->rx_ring_tail++ ;
  859. xl_priv->rx_ring_tail &= XL_RX_RING_SIZE-1;
  860. }
  861. /* unmap ring */
  862. pci_unmap_single(xl_priv->pdev,xl_priv->rx_ring_dma_addr, sizeof(struct xl_rx_desc) * XL_RX_RING_SIZE, PCI_DMA_FROMDEVICE) ;
  863. pci_unmap_single(xl_priv->pdev,xl_priv->tx_ring_dma_addr, sizeof(struct xl_tx_desc) * XL_TX_RING_SIZE, PCI_DMA_TODEVICE) ;
  864. kfree(xl_priv->xl_rx_ring) ;
  865. kfree(xl_priv->xl_tx_ring) ;
  866. return ;
  867. }
  868. static irqreturn_t xl_interrupt(int irq, void *dev_id)
  869. {
  870. struct net_device *dev = (struct net_device *)dev_id;
  871. struct xl_private *xl_priv =netdev_priv(dev);
  872. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  873. u16 intstatus, macstatus ;
  874. intstatus = readw(xl_mmio + MMIO_INTSTATUS) ;
  875. if (!(intstatus & 1)) /* We didn't generate the interrupt */
  876. return IRQ_NONE;
  877. spin_lock(&xl_priv->xl_lock) ;
  878. /*
  879. * Process the interrupt
  880. */
  881. /*
  882. * Something fishy going on here, we shouldn't get 0001 ints, not fatal though.
  883. */
  884. if (intstatus == 0x0001) {
  885. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  886. printk(KERN_INFO "%s: 00001 int received\n",dev->name);
  887. } else {
  888. if (intstatus & (HOSTERRINT | SRBRINT | ARBCINT | UPCOMPINT | DNCOMPINT | HARDERRINT | (1<<8) | TXUNDERRUN | ASBFINT)) {
  889. /*
  890. * Host Error.
  891. * It may be possible to recover from this, but usually it means something
  892. * is seriously fubar, so we just close the adapter.
  893. */
  894. if (intstatus & HOSTERRINT) {
  895. printk(KERN_WARNING "%s: Host Error, performing global reset, intstatus = %04x\n",dev->name,intstatus);
  896. writew( GLOBAL_RESET, xl_mmio + MMIO_COMMAND ) ;
  897. printk(KERN_WARNING "%s: Resetting hardware:\n", dev->name);
  898. netif_stop_queue(dev) ;
  899. xl_freemem(dev) ;
  900. free_irq(dev->irq,dev);
  901. xl_reset(dev) ;
  902. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  903. spin_unlock(&xl_priv->xl_lock) ;
  904. return IRQ_HANDLED;
  905. } /* Host Error */
  906. if (intstatus & SRBRINT ) { /* Srbc interrupt */
  907. writel(ACK_INTERRUPT | SRBRACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  908. if (xl_priv->srb_queued)
  909. xl_srb_bh(dev) ;
  910. } /* SRBR Interrupt */
  911. if (intstatus & TXUNDERRUN) { /* Issue DnReset command */
  912. writel(DNRESET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  913. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) { /* Wait for command to run */
  914. /* !!! FIX-ME !!!!
  915. Must put a timeout check here ! */
  916. /* Empty Loop */
  917. }
  918. printk(KERN_WARNING "%s: TX Underrun received\n",dev->name);
  919. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  920. } /* TxUnderRun */
  921. if (intstatus & ARBCINT ) { /* Arbc interrupt */
  922. xl_arb_cmd(dev) ;
  923. } /* Arbc */
  924. if (intstatus & ASBFINT) {
  925. if (xl_priv->asb_queued == 1) {
  926. xl_asb_cmd(dev) ;
  927. } else if (xl_priv->asb_queued == 2) {
  928. xl_asb_bh(dev) ;
  929. } else {
  930. writel(ACK_INTERRUPT | LATCH_ACK | ASBFACK, xl_mmio + MMIO_COMMAND) ;
  931. }
  932. } /* Asbf */
  933. if (intstatus & UPCOMPINT ) /* UpComplete */
  934. xl_rx(dev) ;
  935. if (intstatus & DNCOMPINT ) /* DnComplete */
  936. xl_dn_comp(dev) ;
  937. if (intstatus & HARDERRINT ) { /* Hardware error */
  938. writel(MMIO_WORD_READ | MACSTATUS, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  939. macstatus = readw(xl_mmio + MMIO_MACDATA) ;
  940. printk(KERN_WARNING "%s: MacStatusError, details: ", dev->name);
  941. if (macstatus & (1<<14))
  942. printk(KERN_WARNING "tchk error: Unrecoverable error\n");
  943. if (macstatus & (1<<3))
  944. printk(KERN_WARNING "eint error: Internal watchdog timer expired\n");
  945. if (macstatus & (1<<2))
  946. printk(KERN_WARNING "aint error: Host tried to perform invalid operation\n");
  947. printk(KERN_WARNING "Instatus = %02x, macstatus = %02x\n",intstatus,macstatus) ;
  948. printk(KERN_WARNING "%s: Resetting hardware:\n", dev->name);
  949. netif_stop_queue(dev) ;
  950. xl_freemem(dev) ;
  951. free_irq(dev->irq,dev);
  952. unregister_netdev(dev) ;
  953. free_netdev(dev) ;
  954. xl_reset(dev) ;
  955. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  956. spin_unlock(&xl_priv->xl_lock) ;
  957. return IRQ_HANDLED;
  958. }
  959. } else {
  960. printk(KERN_WARNING "%s: Received Unknown interrupt : %04x\n", dev->name, intstatus);
  961. writel(ACK_INTERRUPT | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  962. }
  963. }
  964. /* Turn interrupts back on */
  965. writel( SETINDENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  966. writel( SETINTENABLE | INT_MASK, xl_mmio + MMIO_COMMAND) ;
  967. spin_unlock(&xl_priv->xl_lock) ;
  968. return IRQ_HANDLED;
  969. }
  970. /*
  971. * Tx - Polling configuration
  972. */
  973. static netdev_tx_t xl_xmit(struct sk_buff *skb, struct net_device *dev)
  974. {
  975. struct xl_private *xl_priv=netdev_priv(dev);
  976. struct xl_tx_desc *txd ;
  977. int tx_head, tx_tail, tx_prev ;
  978. unsigned long flags ;
  979. spin_lock_irqsave(&xl_priv->xl_lock,flags) ;
  980. netif_stop_queue(dev) ;
  981. if (xl_priv->free_ring_entries > 1 ) {
  982. /*
  983. * Set up the descriptor for the packet
  984. */
  985. tx_head = xl_priv->tx_ring_head ;
  986. tx_tail = xl_priv->tx_ring_tail ;
  987. txd = &(xl_priv->xl_tx_ring[tx_head]) ;
  988. txd->dnnextptr = 0 ;
  989. txd->framestartheader = cpu_to_le32(skb->len) | TXDNINDICATE;
  990. txd->buffer = cpu_to_le32(pci_map_single(xl_priv->pdev, skb->data, skb->len, PCI_DMA_TODEVICE));
  991. txd->buffer_length = cpu_to_le32(skb->len) | TXDNFRAGLAST;
  992. xl_priv->tx_ring_skb[tx_head] = skb ;
  993. dev->stats.tx_packets++ ;
  994. dev->stats.tx_bytes += skb->len ;
  995. /*
  996. * Set the nextptr of the previous descriptor equal to this descriptor, add XL_TX_RING_SIZE -1
  997. * to ensure no negative numbers in unsigned locations.
  998. */
  999. tx_prev = (xl_priv->tx_ring_head + XL_TX_RING_SIZE - 1) & (XL_TX_RING_SIZE - 1) ;
  1000. xl_priv->tx_ring_head++ ;
  1001. xl_priv->tx_ring_head &= (XL_TX_RING_SIZE - 1) ;
  1002. xl_priv->free_ring_entries-- ;
  1003. xl_priv->xl_tx_ring[tx_prev].dnnextptr = cpu_to_le32(xl_priv->tx_ring_dma_addr + (sizeof (struct xl_tx_desc) * tx_head));
  1004. /* Sneaky, by doing a read on DnListPtr we can force the card to poll on the DnNextPtr */
  1005. /* readl(xl_mmio + MMIO_DNLISTPTR) ; */
  1006. netif_wake_queue(dev) ;
  1007. spin_unlock_irqrestore(&xl_priv->xl_lock,flags) ;
  1008. return NETDEV_TX_OK;
  1009. } else {
  1010. spin_unlock_irqrestore(&xl_priv->xl_lock,flags) ;
  1011. return NETDEV_TX_BUSY;
  1012. }
  1013. }
  1014. /*
  1015. * The NIC has told us that a packet has been downloaded onto the card, we must
  1016. * find out which packet it has done, clear the skb and information for the packet
  1017. * then advance around the ring for all transmitted packets
  1018. */
  1019. static void xl_dn_comp(struct net_device *dev)
  1020. {
  1021. struct xl_private *xl_priv=netdev_priv(dev);
  1022. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1023. struct xl_tx_desc *txd ;
  1024. if (xl_priv->tx_ring_tail == 255) {/* First time */
  1025. xl_priv->xl_tx_ring[0].framestartheader = 0 ;
  1026. xl_priv->xl_tx_ring[0].dnnextptr = 0 ;
  1027. xl_priv->tx_ring_tail = 1 ;
  1028. }
  1029. while (xl_priv->xl_tx_ring[xl_priv->tx_ring_tail].framestartheader & TXDNCOMPLETE ) {
  1030. txd = &(xl_priv->xl_tx_ring[xl_priv->tx_ring_tail]) ;
  1031. pci_unmap_single(xl_priv->pdev, le32_to_cpu(txd->buffer), xl_priv->tx_ring_skb[xl_priv->tx_ring_tail]->len, PCI_DMA_TODEVICE);
  1032. txd->framestartheader = 0 ;
  1033. txd->buffer = cpu_to_le32(0xdeadbeef);
  1034. txd->buffer_length = 0 ;
  1035. dev_kfree_skb_irq(xl_priv->tx_ring_skb[xl_priv->tx_ring_tail]) ;
  1036. xl_priv->tx_ring_tail++ ;
  1037. xl_priv->tx_ring_tail &= (XL_TX_RING_SIZE - 1) ;
  1038. xl_priv->free_ring_entries++ ;
  1039. }
  1040. netif_wake_queue(dev) ;
  1041. writel(ACK_INTERRUPT | DNCOMPACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  1042. }
  1043. /*
  1044. * Close the adapter properly.
  1045. * This srb reply cannot be handled from interrupt context as we have
  1046. * to free the interrupt from the driver.
  1047. */
  1048. static int xl_close(struct net_device *dev)
  1049. {
  1050. struct xl_private *xl_priv = netdev_priv(dev);
  1051. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1052. unsigned long t ;
  1053. netif_stop_queue(dev) ;
  1054. /*
  1055. * Close the adapter, need to stall the rx and tx queues.
  1056. */
  1057. writew(DNSTALL, xl_mmio + MMIO_COMMAND) ;
  1058. t=jiffies;
  1059. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1060. schedule();
  1061. if (time_after(jiffies, t + 10 * HZ)) {
  1062. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-DNSTALL not responding.\n", dev->name);
  1063. break ;
  1064. }
  1065. }
  1066. writew(DNDISABLE, xl_mmio + MMIO_COMMAND) ;
  1067. t=jiffies;
  1068. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1069. schedule();
  1070. if (time_after(jiffies, t + 10 * HZ)) {
  1071. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-DNDISABLE not responding.\n", dev->name);
  1072. break ;
  1073. }
  1074. }
  1075. writew(UPSTALL, xl_mmio + MMIO_COMMAND) ;
  1076. t=jiffies;
  1077. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1078. schedule();
  1079. if (time_after(jiffies, t + 10 * HZ)) {
  1080. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-UPSTALL not responding.\n", dev->name);
  1081. break ;
  1082. }
  1083. }
  1084. /* Turn off interrupts, we will still get the indication though
  1085. * so we can trap it
  1086. */
  1087. writel(SETINTENABLE, xl_mmio + MMIO_COMMAND) ;
  1088. xl_srb_cmd(dev,CLOSE_NIC) ;
  1089. t=jiffies;
  1090. while (!(readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_SRB)) {
  1091. schedule();
  1092. if (time_after(jiffies, t + 10 * HZ)) {
  1093. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-CLOSENIC not responding.\n", dev->name);
  1094. break ;
  1095. }
  1096. }
  1097. /* Read the srb response from the adapter */
  1098. writel(MEM_BYTE_READ | 0xd0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD);
  1099. if (readb(xl_mmio + MMIO_MACDATA) != CLOSE_NIC) {
  1100. printk(KERN_INFO "%s: CLOSE_NIC did not get a CLOSE_NIC response\n",dev->name);
  1101. } else {
  1102. writel((MEM_BYTE_READ | 0xd0000 | xl_priv->srb) +2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1103. if (readb(xl_mmio + MMIO_MACDATA)==0) {
  1104. printk(KERN_INFO "%s: Adapter has been closed\n",dev->name);
  1105. writew(ACK_INTERRUPT | SRBRACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  1106. xl_freemem(dev) ;
  1107. free_irq(dev->irq,dev) ;
  1108. } else {
  1109. printk(KERN_INFO "%s: Close nic command returned error code %02x\n",dev->name, readb(xl_mmio + MMIO_MACDATA)) ;
  1110. }
  1111. }
  1112. /* Reset the upload and download logic */
  1113. writew(UPRESET, xl_mmio + MMIO_COMMAND) ;
  1114. t=jiffies;
  1115. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1116. schedule();
  1117. if (time_after(jiffies, t + 10 * HZ)) {
  1118. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-UPRESET not responding.\n", dev->name);
  1119. break ;
  1120. }
  1121. }
  1122. writew(DNRESET, xl_mmio + MMIO_COMMAND) ;
  1123. t=jiffies;
  1124. while (readw(xl_mmio + MMIO_INTSTATUS) & INTSTAT_CMD_IN_PROGRESS) {
  1125. schedule();
  1126. if (time_after(jiffies, t + 10 * HZ)) {
  1127. printk(KERN_ERR "%s: 3COM 3C359 Velocity XL-DNRESET not responding.\n", dev->name);
  1128. break ;
  1129. }
  1130. }
  1131. xl_hw_reset(dev) ;
  1132. return 0 ;
  1133. }
  1134. static void xl_set_rx_mode(struct net_device *dev)
  1135. {
  1136. struct xl_private *xl_priv = netdev_priv(dev);
  1137. struct netdev_hw_addr *ha;
  1138. unsigned char dev_mc_address[4] ;
  1139. u16 options ;
  1140. if (dev->flags & IFF_PROMISC)
  1141. options = 0x0004 ;
  1142. else
  1143. options = 0x0000 ;
  1144. if (options ^ xl_priv->xl_copy_all_options) { /* Changed, must send command */
  1145. xl_priv->xl_copy_all_options = options ;
  1146. xl_srb_cmd(dev, SET_RECEIVE_MODE) ;
  1147. return ;
  1148. }
  1149. dev_mc_address[0] = dev_mc_address[1] = dev_mc_address[2] = dev_mc_address[3] = 0 ;
  1150. netdev_for_each_mc_addr(ha, dev) {
  1151. dev_mc_address[0] |= ha->addr[2];
  1152. dev_mc_address[1] |= ha->addr[3];
  1153. dev_mc_address[2] |= ha->addr[4];
  1154. dev_mc_address[3] |= ha->addr[5];
  1155. }
  1156. if (memcmp(xl_priv->xl_functional_addr,dev_mc_address,4) != 0) { /* Options have changed, run the command */
  1157. memcpy(xl_priv->xl_functional_addr, dev_mc_address,4) ;
  1158. xl_srb_cmd(dev, SET_FUNC_ADDRESS) ;
  1159. }
  1160. return ;
  1161. }
  1162. /*
  1163. * We issued an srb command and now we must read
  1164. * the response from the completed command.
  1165. */
  1166. static void xl_srb_bh(struct net_device *dev)
  1167. {
  1168. struct xl_private *xl_priv = netdev_priv(dev);
  1169. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1170. u8 srb_cmd, ret_code ;
  1171. int i ;
  1172. writel(MEM_BYTE_READ | 0xd0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1173. srb_cmd = readb(xl_mmio + MMIO_MACDATA) ;
  1174. writel((MEM_BYTE_READ | 0xd0000 | xl_priv->srb) +2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1175. ret_code = readb(xl_mmio + MMIO_MACDATA) ;
  1176. /* Ret_code is standard across all commands */
  1177. switch (ret_code) {
  1178. case 1:
  1179. printk(KERN_INFO "%s: Command: %d - Invalid Command code\n",dev->name,srb_cmd) ;
  1180. break ;
  1181. case 4:
  1182. printk(KERN_INFO "%s: Command: %d - Adapter is closed, must be open for this command\n",dev->name,srb_cmd);
  1183. break ;
  1184. case 6:
  1185. printk(KERN_INFO "%s: Command: %d - Options Invalid for command\n",dev->name,srb_cmd);
  1186. break ;
  1187. case 0: /* Successful command execution */
  1188. switch (srb_cmd) {
  1189. case READ_LOG: /* Returns 14 bytes of data from the NIC */
  1190. if(xl_priv->xl_message_level)
  1191. printk(KERN_INFO "%s: READ.LOG 14 bytes of data ",dev->name) ;
  1192. /*
  1193. * We still have to read the log even if message_level = 0 and we don't want
  1194. * to see it
  1195. */
  1196. for (i=0;i<14;i++) {
  1197. writel(MEM_BYTE_READ | 0xd0000 | xl_priv->srb | i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1198. if(xl_priv->xl_message_level)
  1199. printk("%02x:",readb(xl_mmio + MMIO_MACDATA)) ;
  1200. }
  1201. printk("\n") ;
  1202. break ;
  1203. case SET_FUNC_ADDRESS:
  1204. if(xl_priv->xl_message_level)
  1205. printk(KERN_INFO "%s: Functional Address Set\n",dev->name);
  1206. break ;
  1207. case CLOSE_NIC:
  1208. if(xl_priv->xl_message_level)
  1209. printk(KERN_INFO "%s: Received CLOSE_NIC interrupt in interrupt handler\n",dev->name);
  1210. break ;
  1211. case SET_MULTICAST_MODE:
  1212. if(xl_priv->xl_message_level)
  1213. printk(KERN_INFO "%s: Multicast options successfully changed\n",dev->name) ;
  1214. break ;
  1215. case SET_RECEIVE_MODE:
  1216. if(xl_priv->xl_message_level) {
  1217. if (xl_priv->xl_copy_all_options == 0x0004)
  1218. printk(KERN_INFO "%s: Entering promiscuous mode\n", dev->name);
  1219. else
  1220. printk(KERN_INFO "%s: Entering normal receive mode\n",dev->name);
  1221. }
  1222. break ;
  1223. } /* switch */
  1224. break ;
  1225. } /* switch */
  1226. return ;
  1227. }
  1228. static int xl_set_mac_address (struct net_device *dev, void *addr)
  1229. {
  1230. struct sockaddr *saddr = addr ;
  1231. struct xl_private *xl_priv = netdev_priv(dev);
  1232. if (netif_running(dev)) {
  1233. printk(KERN_WARNING "%s: Cannot set mac/laa address while card is open\n", dev->name) ;
  1234. return -EIO ;
  1235. }
  1236. memcpy(xl_priv->xl_laa, saddr->sa_data,dev->addr_len) ;
  1237. if (xl_priv->xl_message_level) {
  1238. printk(KERN_INFO "%s: MAC/LAA Set to = %x.%x.%x.%x.%x.%x\n",dev->name, xl_priv->xl_laa[0],
  1239. xl_priv->xl_laa[1], xl_priv->xl_laa[2],
  1240. xl_priv->xl_laa[3], xl_priv->xl_laa[4],
  1241. xl_priv->xl_laa[5]);
  1242. }
  1243. return 0 ;
  1244. }
  1245. static void xl_arb_cmd(struct net_device *dev)
  1246. {
  1247. struct xl_private *xl_priv = netdev_priv(dev);
  1248. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1249. u8 arb_cmd ;
  1250. u16 lan_status, lan_status_diff ;
  1251. writel( ( MEM_BYTE_READ | 0xD0000 | xl_priv->arb), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1252. arb_cmd = readb(xl_mmio + MMIO_MACDATA) ;
  1253. if (arb_cmd == RING_STATUS_CHANGE) { /* Ring.Status.Change */
  1254. writel( ( (MEM_WORD_READ | 0xD0000 | xl_priv->arb) + 6), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1255. printk(KERN_INFO "%s: Ring Status Change: New Status = %04x\n", dev->name, swab16(readw(xl_mmio + MMIO_MACDATA) )) ;
  1256. lan_status = swab16(readw(xl_mmio + MMIO_MACDATA));
  1257. /* Acknowledge interrupt, this tells nic we are done with the arb */
  1258. writel(ACK_INTERRUPT | ARBCACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  1259. lan_status_diff = xl_priv->xl_lan_status ^ lan_status ;
  1260. if (lan_status_diff & (LSC_LWF | LSC_ARW | LSC_FPE | LSC_RR) ) {
  1261. if (lan_status_diff & LSC_LWF)
  1262. printk(KERN_WARNING "%s: Short circuit detected on the lobe\n",dev->name);
  1263. if (lan_status_diff & LSC_ARW)
  1264. printk(KERN_WARNING "%s: Auto removal error\n",dev->name);
  1265. if (lan_status_diff & LSC_FPE)
  1266. printk(KERN_WARNING "%s: FDX Protocol Error\n",dev->name);
  1267. if (lan_status_diff & LSC_RR)
  1268. printk(KERN_WARNING "%s: Force remove MAC frame received\n",dev->name);
  1269. /* Adapter has been closed by the hardware */
  1270. netif_stop_queue(dev);
  1271. xl_freemem(dev) ;
  1272. free_irq(dev->irq,dev);
  1273. printk(KERN_WARNING "%s: Adapter has been closed\n", dev->name);
  1274. } /* If serious error */
  1275. if (xl_priv->xl_message_level) {
  1276. if (lan_status_diff & LSC_SIG_LOSS)
  1277. printk(KERN_WARNING "%s: No receive signal detected\n", dev->name);
  1278. if (lan_status_diff & LSC_HARD_ERR)
  1279. printk(KERN_INFO "%s: Beaconing\n",dev->name);
  1280. if (lan_status_diff & LSC_SOFT_ERR)
  1281. printk(KERN_WARNING "%s: Adapter transmitted Soft Error Report Mac Frame\n",dev->name);
  1282. if (lan_status_diff & LSC_TRAN_BCN)
  1283. printk(KERN_INFO "%s: We are transmitting the beacon, aaah\n",dev->name);
  1284. if (lan_status_diff & LSC_SS)
  1285. printk(KERN_INFO "%s: Single Station on the ring\n", dev->name);
  1286. if (lan_status_diff & LSC_RING_REC)
  1287. printk(KERN_INFO "%s: Ring recovery ongoing\n",dev->name);
  1288. if (lan_status_diff & LSC_FDX_MODE)
  1289. printk(KERN_INFO "%s: Operating in FDX mode\n",dev->name);
  1290. }
  1291. if (lan_status_diff & LSC_CO) {
  1292. if (xl_priv->xl_message_level)
  1293. printk(KERN_INFO "%s: Counter Overflow\n", dev->name);
  1294. /* Issue READ.LOG command */
  1295. xl_srb_cmd(dev, READ_LOG) ;
  1296. }
  1297. /* There is no command in the tech docs to issue the read_sr_counters */
  1298. if (lan_status_diff & LSC_SR_CO) {
  1299. if (xl_priv->xl_message_level)
  1300. printk(KERN_INFO "%s: Source routing counters overflow\n", dev->name);
  1301. }
  1302. xl_priv->xl_lan_status = lan_status ;
  1303. } /* Lan.change.status */
  1304. else if ( arb_cmd == RECEIVE_DATA) { /* Received.Data */
  1305. #if XL_DEBUG
  1306. printk(KERN_INFO "Received.Data\n");
  1307. #endif
  1308. writel( ((MEM_WORD_READ | 0xD0000 | xl_priv->arb) + 6), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1309. xl_priv->mac_buffer = swab16(readw(xl_mmio + MMIO_MACDATA)) ;
  1310. /* Now we are going to be really basic here and not do anything
  1311. * with the data at all. The tech docs do not give me enough
  1312. * information to calculate the buffers properly so we're
  1313. * just going to tell the nic that we've dealt with the frame
  1314. * anyway.
  1315. */
  1316. /* Acknowledge interrupt, this tells nic we are done with the arb */
  1317. writel(ACK_INTERRUPT | ARBCACK | LATCH_ACK, xl_mmio + MMIO_COMMAND) ;
  1318. /* Is the ASB free ? */
  1319. xl_priv->asb_queued = 0 ;
  1320. writel( ((MEM_BYTE_READ | 0xD0000 | xl_priv->asb) + 2), xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1321. if (readb(xl_mmio + MMIO_MACDATA) != 0xff) {
  1322. xl_priv->asb_queued = 1 ;
  1323. xl_wait_misr_flags(dev) ;
  1324. writel(MEM_BYTE_WRITE | MF_ASBFR, xl_mmio + MMIO_MAC_ACCESS_CMD);
  1325. writeb(0xff, xl_mmio + MMIO_MACDATA) ;
  1326. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1327. writeb(MISR_ASBFR, xl_mmio + MMIO_MACDATA) ;
  1328. return ;
  1329. /* Drop out and wait for the bottom half to be run */
  1330. }
  1331. xl_asb_cmd(dev) ;
  1332. } else {
  1333. printk(KERN_WARNING "%s: Received unknown arb (xl_priv) command: %02x\n",dev->name,arb_cmd);
  1334. }
  1335. /* Acknowledge the arb interrupt */
  1336. writel(ACK_INTERRUPT | ARBCACK | LATCH_ACK , xl_mmio + MMIO_COMMAND) ;
  1337. return ;
  1338. }
  1339. /*
  1340. * There is only one asb command, but we can get called from different
  1341. * places.
  1342. */
  1343. static void xl_asb_cmd(struct net_device *dev)
  1344. {
  1345. struct xl_private *xl_priv = netdev_priv(dev);
  1346. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1347. if (xl_priv->asb_queued == 1)
  1348. writel(ACK_INTERRUPT | LATCH_ACK | ASBFACK, xl_mmio + MMIO_COMMAND) ;
  1349. writel(MEM_BYTE_WRITE | 0xd0000 | xl_priv->asb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1350. writeb(0x81, xl_mmio + MMIO_MACDATA) ;
  1351. writel(MEM_WORD_WRITE | 0xd0000 | xl_priv->asb | 6, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1352. writew(swab16(xl_priv->mac_buffer), xl_mmio + MMIO_MACDATA) ;
  1353. xl_wait_misr_flags(dev) ;
  1354. writel(MEM_BYTE_WRITE | MF_RASB, xl_mmio + MMIO_MAC_ACCESS_CMD);
  1355. writeb(0xff, xl_mmio + MMIO_MACDATA) ;
  1356. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1357. writeb(MISR_RASB, xl_mmio + MMIO_MACDATA) ;
  1358. xl_priv->asb_queued = 2 ;
  1359. return ;
  1360. }
  1361. /*
  1362. * This will only get called if there was an error
  1363. * from the asb cmd.
  1364. */
  1365. static void xl_asb_bh(struct net_device *dev)
  1366. {
  1367. struct xl_private *xl_priv = netdev_priv(dev);
  1368. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1369. u8 ret_code ;
  1370. writel(MMIO_BYTE_READ | 0xd0000 | xl_priv->asb | 2, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1371. ret_code = readb(xl_mmio + MMIO_MACDATA) ;
  1372. switch (ret_code) {
  1373. case 0x01:
  1374. printk(KERN_INFO "%s: ASB Command, unrecognized command code\n",dev->name);
  1375. break ;
  1376. case 0x26:
  1377. printk(KERN_INFO "%s: ASB Command, unexpected receive buffer\n", dev->name);
  1378. break ;
  1379. case 0x40:
  1380. printk(KERN_INFO "%s: ASB Command, Invalid Station ID\n", dev->name);
  1381. break ;
  1382. }
  1383. xl_priv->asb_queued = 0 ;
  1384. writel(ACK_INTERRUPT | LATCH_ACK | ASBFACK, xl_mmio + MMIO_COMMAND) ;
  1385. return ;
  1386. }
  1387. /*
  1388. * Issue srb commands to the nic
  1389. */
  1390. static void xl_srb_cmd(struct net_device *dev, int srb_cmd)
  1391. {
  1392. struct xl_private *xl_priv = netdev_priv(dev);
  1393. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1394. switch (srb_cmd) {
  1395. case READ_LOG:
  1396. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1397. writeb(READ_LOG, xl_mmio + MMIO_MACDATA) ;
  1398. break;
  1399. case CLOSE_NIC:
  1400. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1401. writeb(CLOSE_NIC, xl_mmio + MMIO_MACDATA) ;
  1402. break ;
  1403. case SET_RECEIVE_MODE:
  1404. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1405. writeb(SET_RECEIVE_MODE, xl_mmio + MMIO_MACDATA) ;
  1406. writel(MEM_WORD_WRITE | 0xD0000 | xl_priv->srb | 4, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1407. writew(xl_priv->xl_copy_all_options, xl_mmio + MMIO_MACDATA) ;
  1408. break ;
  1409. case SET_FUNC_ADDRESS:
  1410. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1411. writeb(SET_FUNC_ADDRESS, xl_mmio + MMIO_MACDATA) ;
  1412. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 6 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1413. writeb(xl_priv->xl_functional_addr[0], xl_mmio + MMIO_MACDATA) ;
  1414. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 7 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1415. writeb(xl_priv->xl_functional_addr[1], xl_mmio + MMIO_MACDATA) ;
  1416. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 8 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1417. writeb(xl_priv->xl_functional_addr[2], xl_mmio + MMIO_MACDATA) ;
  1418. writel(MEM_BYTE_WRITE | 0xD0000 | xl_priv->srb | 9 , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1419. writeb(xl_priv->xl_functional_addr[3], xl_mmio + MMIO_MACDATA) ;
  1420. break ;
  1421. } /* switch */
  1422. xl_wait_misr_flags(dev) ;
  1423. /* Write 0xff to the CSRB flag */
  1424. writel(MEM_BYTE_WRITE | MF_CSRB , xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1425. writeb(0xFF, xl_mmio + MMIO_MACDATA) ;
  1426. /* Set csrb bit in MISR register to process command */
  1427. writel(MMIO_BYTE_WRITE | MISR_SET, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1428. writeb(MISR_CSRB, xl_mmio + MMIO_MACDATA) ;
  1429. xl_priv->srb_queued = 1 ;
  1430. return ;
  1431. }
  1432. /*
  1433. * This is nasty, to use the MISR command you have to wait for 6 memory locations
  1434. * to be zero. This is the way the driver does on other OS'es so we should be ok with
  1435. * the empty loop.
  1436. */
  1437. static void xl_wait_misr_flags(struct net_device *dev)
  1438. {
  1439. struct xl_private *xl_priv = netdev_priv(dev);
  1440. u8 __iomem * xl_mmio = xl_priv->xl_mmio ;
  1441. int i ;
  1442. writel(MMIO_BYTE_READ | MISR_RW, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1443. if (readb(xl_mmio + MMIO_MACDATA) != 0) { /* Misr not clear */
  1444. for (i=0; i<6; i++) {
  1445. writel(MEM_BYTE_READ | 0xDFFE0 | i, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1446. while (readb(xl_mmio + MMIO_MACDATA) != 0 ) {} ; /* Empty Loop */
  1447. }
  1448. }
  1449. writel(MMIO_BYTE_WRITE | MISR_AND, xl_mmio + MMIO_MAC_ACCESS_CMD) ;
  1450. writeb(0x80, xl_mmio + MMIO_MACDATA) ;
  1451. return ;
  1452. }
  1453. /*
  1454. * Change mtu size, this should work the same as olympic
  1455. */
  1456. static int xl_change_mtu(struct net_device *dev, int mtu)
  1457. {
  1458. struct xl_private *xl_priv = netdev_priv(dev);
  1459. u16 max_mtu ;
  1460. if (xl_priv->xl_ring_speed == 4)
  1461. max_mtu = 4500 ;
  1462. else
  1463. max_mtu = 18000 ;
  1464. if (mtu > max_mtu)
  1465. return -EINVAL ;
  1466. if (mtu < 100)
  1467. return -EINVAL ;
  1468. dev->mtu = mtu ;
  1469. xl_priv->pkt_buf_sz = mtu + TR_HLEN ;
  1470. return 0 ;
  1471. }
  1472. static void __devexit xl_remove_one (struct pci_dev *pdev)
  1473. {
  1474. struct net_device *dev = pci_get_drvdata(pdev);
  1475. struct xl_private *xl_priv=netdev_priv(dev);
  1476. release_firmware(xl_priv->fw);
  1477. unregister_netdev(dev);
  1478. iounmap(xl_priv->xl_mmio) ;
  1479. pci_release_regions(pdev) ;
  1480. pci_set_drvdata(pdev,NULL) ;
  1481. free_netdev(dev);
  1482. return ;
  1483. }
  1484. static struct pci_driver xl_3c359_driver = {
  1485. .name = "3c359",
  1486. .id_table = xl_pci_tbl,
  1487. .probe = xl_probe,
  1488. .remove = __devexit_p(xl_remove_one),
  1489. };
  1490. static int __init xl_pci_init (void)
  1491. {
  1492. return pci_register_driver(&xl_3c359_driver);
  1493. }
  1494. static void __exit xl_pci_cleanup (void)
  1495. {
  1496. pci_unregister_driver (&xl_3c359_driver);
  1497. }
  1498. module_init(xl_pci_init);
  1499. module_exit(xl_pci_cleanup);
  1500. MODULE_LICENSE("GPL") ;