smc91x.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437
  1. /*
  2. * smc91x.c
  3. * This is a driver for SMSC's 91C9x/91C1xx single-chip Ethernet devices.
  4. *
  5. * Copyright (C) 1996 by Erik Stahlman
  6. * Copyright (C) 2001 Standard Microsystems Corporation
  7. * Developed by Simple Network Magic Corporation
  8. * Copyright (C) 2003 Monta Vista Software, Inc.
  9. * Unified SMC91x driver by Nicolas Pitre
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * Arguments:
  26. * io = for the base address
  27. * irq = for the IRQ
  28. * nowait = 0 for normal wait states, 1 eliminates additional wait states
  29. *
  30. * original author:
  31. * Erik Stahlman <erik@vt.edu>
  32. *
  33. * hardware multicast code:
  34. * Peter Cammaert <pc@denkart.be>
  35. *
  36. * contributors:
  37. * Daris A Nevil <dnevil@snmc.com>
  38. * Nicolas Pitre <nico@fluxnic.net>
  39. * Russell King <rmk@arm.linux.org.uk>
  40. *
  41. * History:
  42. * 08/20/00 Arnaldo Melo fix kfree(skb) in smc_hardware_send_packet
  43. * 12/15/00 Christian Jullien fix "Warning: kfree_skb on hard IRQ"
  44. * 03/16/01 Daris A Nevil modified smc9194.c for use with LAN91C111
  45. * 08/22/01 Scott Anderson merge changes from smc9194 to smc91111
  46. * 08/21/01 Pramod B Bhardwaj added support for RevB of LAN91C111
  47. * 12/20/01 Jeff Sutherland initial port to Xscale PXA with DMA support
  48. * 04/07/03 Nicolas Pitre unified SMC91x driver, killed irq races,
  49. * more bus abstraction, big cleanup, etc.
  50. * 29/09/03 Russell King - add driver model support
  51. * - ethtool support
  52. * - convert to use generic MII interface
  53. * - add link up/down notification
  54. * - don't try to handle full negotiation in
  55. * smc_phy_configure
  56. * - clean up (and fix stack overrun) in PHY
  57. * MII read/write functions
  58. * 22/09/04 Nicolas Pitre big update (see commit log for details)
  59. */
  60. static const char version[] =
  61. "smc91x.c: v1.1, sep 22 2004 by Nicolas Pitre <nico@fluxnic.net>\n";
  62. /* Debugging level */
  63. #ifndef SMC_DEBUG
  64. #define SMC_DEBUG 0
  65. #endif
  66. #include <linux/init.h>
  67. #include <linux/module.h>
  68. #include <linux/kernel.h>
  69. #include <linux/sched.h>
  70. #include <linux/delay.h>
  71. #include <linux/interrupt.h>
  72. #include <linux/irq.h>
  73. #include <linux/errno.h>
  74. #include <linux/ioport.h>
  75. #include <linux/crc32.h>
  76. #include <linux/platform_device.h>
  77. #include <linux/spinlock.h>
  78. #include <linux/ethtool.h>
  79. #include <linux/mii.h>
  80. #include <linux/workqueue.h>
  81. #include <linux/of.h>
  82. #include <linux/netdevice.h>
  83. #include <linux/etherdevice.h>
  84. #include <linux/skbuff.h>
  85. #include <asm/io.h>
  86. #include "smc91x.h"
  87. #ifndef SMC_NOWAIT
  88. # define SMC_NOWAIT 0
  89. #endif
  90. static int nowait = SMC_NOWAIT;
  91. module_param(nowait, int, 0400);
  92. MODULE_PARM_DESC(nowait, "set to 1 for no wait state");
  93. /*
  94. * Transmit timeout, default 5 seconds.
  95. */
  96. static int watchdog = 1000;
  97. module_param(watchdog, int, 0400);
  98. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  99. MODULE_LICENSE("GPL");
  100. MODULE_ALIAS("platform:smc91x");
  101. /*
  102. * The internal workings of the driver. If you are changing anything
  103. * here with the SMC stuff, you should have the datasheet and know
  104. * what you are doing.
  105. */
  106. #define CARDNAME "smc91x"
  107. /*
  108. * Use power-down feature of the chip
  109. */
  110. #define POWER_DOWN 1
  111. /*
  112. * Wait time for memory to be free. This probably shouldn't be
  113. * tuned that much, as waiting for this means nothing else happens
  114. * in the system
  115. */
  116. #define MEMORY_WAIT_TIME 16
  117. /*
  118. * The maximum number of processing loops allowed for each call to the
  119. * IRQ handler.
  120. */
  121. #define MAX_IRQ_LOOPS 8
  122. /*
  123. * This selects whether TX packets are sent one by one to the SMC91x internal
  124. * memory and throttled until transmission completes. This may prevent
  125. * RX overruns a litle by keeping much of the memory free for RX packets
  126. * but to the expense of reduced TX throughput and increased IRQ overhead.
  127. * Note this is not a cure for a too slow data bus or too high IRQ latency.
  128. */
  129. #define THROTTLE_TX_PKTS 0
  130. /*
  131. * The MII clock high/low times. 2x this number gives the MII clock period
  132. * in microseconds. (was 50, but this gives 6.4ms for each MII transaction!)
  133. */
  134. #define MII_DELAY 1
  135. #if SMC_DEBUG > 0
  136. #define DBG(n, args...) \
  137. do { \
  138. if (SMC_DEBUG >= (n)) \
  139. printk(args); \
  140. } while (0)
  141. #define PRINTK(args...) printk(args)
  142. #else
  143. #define DBG(n, args...) do { } while(0)
  144. #define PRINTK(args...) printk(KERN_DEBUG args)
  145. #endif
  146. #if SMC_DEBUG > 3
  147. static void PRINT_PKT(u_char *buf, int length)
  148. {
  149. int i;
  150. int remainder;
  151. int lines;
  152. lines = length / 16;
  153. remainder = length % 16;
  154. for (i = 0; i < lines ; i ++) {
  155. int cur;
  156. for (cur = 0; cur < 8; cur++) {
  157. u_char a, b;
  158. a = *buf++;
  159. b = *buf++;
  160. printk("%02x%02x ", a, b);
  161. }
  162. printk("\n");
  163. }
  164. for (i = 0; i < remainder/2 ; i++) {
  165. u_char a, b;
  166. a = *buf++;
  167. b = *buf++;
  168. printk("%02x%02x ", a, b);
  169. }
  170. printk("\n");
  171. }
  172. #else
  173. #define PRINT_PKT(x...) do { } while(0)
  174. #endif
  175. /* this enables an interrupt in the interrupt mask register */
  176. #define SMC_ENABLE_INT(lp, x) do { \
  177. unsigned char mask; \
  178. unsigned long smc_enable_flags; \
  179. spin_lock_irqsave(&lp->lock, smc_enable_flags); \
  180. mask = SMC_GET_INT_MASK(lp); \
  181. mask |= (x); \
  182. SMC_SET_INT_MASK(lp, mask); \
  183. spin_unlock_irqrestore(&lp->lock, smc_enable_flags); \
  184. } while (0)
  185. /* this disables an interrupt from the interrupt mask register */
  186. #define SMC_DISABLE_INT(lp, x) do { \
  187. unsigned char mask; \
  188. unsigned long smc_disable_flags; \
  189. spin_lock_irqsave(&lp->lock, smc_disable_flags); \
  190. mask = SMC_GET_INT_MASK(lp); \
  191. mask &= ~(x); \
  192. SMC_SET_INT_MASK(lp, mask); \
  193. spin_unlock_irqrestore(&lp->lock, smc_disable_flags); \
  194. } while (0)
  195. /*
  196. * Wait while MMU is busy. This is usually in the order of a few nanosecs
  197. * if at all, but let's avoid deadlocking the system if the hardware
  198. * decides to go south.
  199. */
  200. #define SMC_WAIT_MMU_BUSY(lp) do { \
  201. if (unlikely(SMC_GET_MMU_CMD(lp) & MC_BUSY)) { \
  202. unsigned long timeout = jiffies + 2; \
  203. while (SMC_GET_MMU_CMD(lp) & MC_BUSY) { \
  204. if (time_after(jiffies, timeout)) { \
  205. printk("%s: timeout %s line %d\n", \
  206. dev->name, __FILE__, __LINE__); \
  207. break; \
  208. } \
  209. cpu_relax(); \
  210. } \
  211. } \
  212. } while (0)
  213. /*
  214. * this does a soft reset on the device
  215. */
  216. static void smc_reset(struct net_device *dev)
  217. {
  218. struct smc_local *lp = netdev_priv(dev);
  219. void __iomem *ioaddr = lp->base;
  220. unsigned int ctl, cfg;
  221. struct sk_buff *pending_skb;
  222. DBG(2, "%s: %s\n", dev->name, __func__);
  223. /* Disable all interrupts, block TX tasklet */
  224. spin_lock_irq(&lp->lock);
  225. SMC_SELECT_BANK(lp, 2);
  226. SMC_SET_INT_MASK(lp, 0);
  227. pending_skb = lp->pending_tx_skb;
  228. lp->pending_tx_skb = NULL;
  229. spin_unlock_irq(&lp->lock);
  230. /* free any pending tx skb */
  231. if (pending_skb) {
  232. dev_kfree_skb(pending_skb);
  233. dev->stats.tx_errors++;
  234. dev->stats.tx_aborted_errors++;
  235. }
  236. /*
  237. * This resets the registers mostly to defaults, but doesn't
  238. * affect EEPROM. That seems unnecessary
  239. */
  240. SMC_SELECT_BANK(lp, 0);
  241. SMC_SET_RCR(lp, RCR_SOFTRST);
  242. /*
  243. * Setup the Configuration Register
  244. * This is necessary because the CONFIG_REG is not affected
  245. * by a soft reset
  246. */
  247. SMC_SELECT_BANK(lp, 1);
  248. cfg = CONFIG_DEFAULT;
  249. /*
  250. * Setup for fast accesses if requested. If the card/system
  251. * can't handle it then there will be no recovery except for
  252. * a hard reset or power cycle
  253. */
  254. if (lp->cfg.flags & SMC91X_NOWAIT)
  255. cfg |= CONFIG_NO_WAIT;
  256. /*
  257. * Release from possible power-down state
  258. * Configuration register is not affected by Soft Reset
  259. */
  260. cfg |= CONFIG_EPH_POWER_EN;
  261. SMC_SET_CONFIG(lp, cfg);
  262. /* this should pause enough for the chip to be happy */
  263. /*
  264. * elaborate? What does the chip _need_? --jgarzik
  265. *
  266. * This seems to be undocumented, but something the original
  267. * driver(s) have always done. Suspect undocumented timing
  268. * info/determined empirically. --rmk
  269. */
  270. udelay(1);
  271. /* Disable transmit and receive functionality */
  272. SMC_SELECT_BANK(lp, 0);
  273. SMC_SET_RCR(lp, RCR_CLEAR);
  274. SMC_SET_TCR(lp, TCR_CLEAR);
  275. SMC_SELECT_BANK(lp, 1);
  276. ctl = SMC_GET_CTL(lp) | CTL_LE_ENABLE;
  277. /*
  278. * Set the control register to automatically release successfully
  279. * transmitted packets, to make the best use out of our limited
  280. * memory
  281. */
  282. if(!THROTTLE_TX_PKTS)
  283. ctl |= CTL_AUTO_RELEASE;
  284. else
  285. ctl &= ~CTL_AUTO_RELEASE;
  286. SMC_SET_CTL(lp, ctl);
  287. /* Reset the MMU */
  288. SMC_SELECT_BANK(lp, 2);
  289. SMC_SET_MMU_CMD(lp, MC_RESET);
  290. SMC_WAIT_MMU_BUSY(lp);
  291. }
  292. /*
  293. * Enable Interrupts, Receive, and Transmit
  294. */
  295. static void smc_enable(struct net_device *dev)
  296. {
  297. struct smc_local *lp = netdev_priv(dev);
  298. void __iomem *ioaddr = lp->base;
  299. int mask;
  300. DBG(2, "%s: %s\n", dev->name, __func__);
  301. /* see the header file for options in TCR/RCR DEFAULT */
  302. SMC_SELECT_BANK(lp, 0);
  303. SMC_SET_TCR(lp, lp->tcr_cur_mode);
  304. SMC_SET_RCR(lp, lp->rcr_cur_mode);
  305. SMC_SELECT_BANK(lp, 1);
  306. SMC_SET_MAC_ADDR(lp, dev->dev_addr);
  307. /* now, enable interrupts */
  308. mask = IM_EPH_INT|IM_RX_OVRN_INT|IM_RCV_INT;
  309. if (lp->version >= (CHIP_91100 << 4))
  310. mask |= IM_MDINT;
  311. SMC_SELECT_BANK(lp, 2);
  312. SMC_SET_INT_MASK(lp, mask);
  313. /*
  314. * From this point the register bank must _NOT_ be switched away
  315. * to something else than bank 2 without proper locking against
  316. * races with any tasklet or interrupt handlers until smc_shutdown()
  317. * or smc_reset() is called.
  318. */
  319. }
  320. /*
  321. * this puts the device in an inactive state
  322. */
  323. static void smc_shutdown(struct net_device *dev)
  324. {
  325. struct smc_local *lp = netdev_priv(dev);
  326. void __iomem *ioaddr = lp->base;
  327. struct sk_buff *pending_skb;
  328. DBG(2, "%s: %s\n", CARDNAME, __func__);
  329. /* no more interrupts for me */
  330. spin_lock_irq(&lp->lock);
  331. SMC_SELECT_BANK(lp, 2);
  332. SMC_SET_INT_MASK(lp, 0);
  333. pending_skb = lp->pending_tx_skb;
  334. lp->pending_tx_skb = NULL;
  335. spin_unlock_irq(&lp->lock);
  336. if (pending_skb)
  337. dev_kfree_skb(pending_skb);
  338. /* and tell the card to stay away from that nasty outside world */
  339. SMC_SELECT_BANK(lp, 0);
  340. SMC_SET_RCR(lp, RCR_CLEAR);
  341. SMC_SET_TCR(lp, TCR_CLEAR);
  342. #ifdef POWER_DOWN
  343. /* finally, shut the chip down */
  344. SMC_SELECT_BANK(lp, 1);
  345. SMC_SET_CONFIG(lp, SMC_GET_CONFIG(lp) & ~CONFIG_EPH_POWER_EN);
  346. #endif
  347. }
  348. /*
  349. * This is the procedure to handle the receipt of a packet.
  350. */
  351. static inline void smc_rcv(struct net_device *dev)
  352. {
  353. struct smc_local *lp = netdev_priv(dev);
  354. void __iomem *ioaddr = lp->base;
  355. unsigned int packet_number, status, packet_len;
  356. DBG(3, "%s: %s\n", dev->name, __func__);
  357. packet_number = SMC_GET_RXFIFO(lp);
  358. if (unlikely(packet_number & RXFIFO_REMPTY)) {
  359. PRINTK("%s: smc_rcv with nothing on FIFO.\n", dev->name);
  360. return;
  361. }
  362. /* read from start of packet */
  363. SMC_SET_PTR(lp, PTR_READ | PTR_RCV | PTR_AUTOINC);
  364. /* First two words are status and packet length */
  365. SMC_GET_PKT_HDR(lp, status, packet_len);
  366. packet_len &= 0x07ff; /* mask off top bits */
  367. DBG(2, "%s: RX PNR 0x%x STATUS 0x%04x LENGTH 0x%04x (%d)\n",
  368. dev->name, packet_number, status,
  369. packet_len, packet_len);
  370. back:
  371. if (unlikely(packet_len < 6 || status & RS_ERRORS)) {
  372. if (status & RS_TOOLONG && packet_len <= (1514 + 4 + 6)) {
  373. /* accept VLAN packets */
  374. status &= ~RS_TOOLONG;
  375. goto back;
  376. }
  377. if (packet_len < 6) {
  378. /* bloody hardware */
  379. printk(KERN_ERR "%s: fubar (rxlen %u status %x\n",
  380. dev->name, packet_len, status);
  381. status |= RS_TOOSHORT;
  382. }
  383. SMC_WAIT_MMU_BUSY(lp);
  384. SMC_SET_MMU_CMD(lp, MC_RELEASE);
  385. dev->stats.rx_errors++;
  386. if (status & RS_ALGNERR)
  387. dev->stats.rx_frame_errors++;
  388. if (status & (RS_TOOSHORT | RS_TOOLONG))
  389. dev->stats.rx_length_errors++;
  390. if (status & RS_BADCRC)
  391. dev->stats.rx_crc_errors++;
  392. } else {
  393. struct sk_buff *skb;
  394. unsigned char *data;
  395. unsigned int data_len;
  396. /* set multicast stats */
  397. if (status & RS_MULTICAST)
  398. dev->stats.multicast++;
  399. /*
  400. * Actual payload is packet_len - 6 (or 5 if odd byte).
  401. * We want skb_reserve(2) and the final ctrl word
  402. * (2 bytes, possibly containing the payload odd byte).
  403. * Furthermore, we add 2 bytes to allow rounding up to
  404. * multiple of 4 bytes on 32 bit buses.
  405. * Hence packet_len - 6 + 2 + 2 + 2.
  406. */
  407. skb = dev_alloc_skb(packet_len);
  408. if (unlikely(skb == NULL)) {
  409. printk(KERN_NOTICE "%s: Low memory, packet dropped.\n",
  410. dev->name);
  411. SMC_WAIT_MMU_BUSY(lp);
  412. SMC_SET_MMU_CMD(lp, MC_RELEASE);
  413. dev->stats.rx_dropped++;
  414. return;
  415. }
  416. /* Align IP header to 32 bits */
  417. skb_reserve(skb, 2);
  418. /* BUG: the LAN91C111 rev A never sets this bit. Force it. */
  419. if (lp->version == 0x90)
  420. status |= RS_ODDFRAME;
  421. /*
  422. * If odd length: packet_len - 5,
  423. * otherwise packet_len - 6.
  424. * With the trailing ctrl byte it's packet_len - 4.
  425. */
  426. data_len = packet_len - ((status & RS_ODDFRAME) ? 5 : 6);
  427. data = skb_put(skb, data_len);
  428. SMC_PULL_DATA(lp, data, packet_len - 4);
  429. SMC_WAIT_MMU_BUSY(lp);
  430. SMC_SET_MMU_CMD(lp, MC_RELEASE);
  431. PRINT_PKT(data, packet_len - 4);
  432. skb->protocol = eth_type_trans(skb, dev);
  433. netif_rx(skb);
  434. dev->stats.rx_packets++;
  435. dev->stats.rx_bytes += data_len;
  436. }
  437. }
  438. #ifdef CONFIG_SMP
  439. /*
  440. * On SMP we have the following problem:
  441. *
  442. * A = smc_hardware_send_pkt()
  443. * B = smc_hard_start_xmit()
  444. * C = smc_interrupt()
  445. *
  446. * A and B can never be executed simultaneously. However, at least on UP,
  447. * it is possible (and even desirable) for C to interrupt execution of
  448. * A or B in order to have better RX reliability and avoid overruns.
  449. * C, just like A and B, must have exclusive access to the chip and
  450. * each of them must lock against any other concurrent access.
  451. * Unfortunately this is not possible to have C suspend execution of A or
  452. * B taking place on another CPU. On UP this is no an issue since A and B
  453. * are run from softirq context and C from hard IRQ context, and there is
  454. * no other CPU where concurrent access can happen.
  455. * If ever there is a way to force at least B and C to always be executed
  456. * on the same CPU then we could use read/write locks to protect against
  457. * any other concurrent access and C would always interrupt B. But life
  458. * isn't that easy in a SMP world...
  459. */
  460. #define smc_special_trylock(lock, flags) \
  461. ({ \
  462. int __ret; \
  463. local_irq_save(flags); \
  464. __ret = spin_trylock(lock); \
  465. if (!__ret) \
  466. local_irq_restore(flags); \
  467. __ret; \
  468. })
  469. #define smc_special_lock(lock, flags) spin_lock_irqsave(lock, flags)
  470. #define smc_special_unlock(lock, flags) spin_unlock_irqrestore(lock, flags)
  471. #else
  472. #define smc_special_trylock(lock, flags) (flags == flags)
  473. #define smc_special_lock(lock, flags) do { flags = 0; } while (0)
  474. #define smc_special_unlock(lock, flags) do { flags = 0; } while (0)
  475. #endif
  476. /*
  477. * This is called to actually send a packet to the chip.
  478. */
  479. static void smc_hardware_send_pkt(unsigned long data)
  480. {
  481. struct net_device *dev = (struct net_device *)data;
  482. struct smc_local *lp = netdev_priv(dev);
  483. void __iomem *ioaddr = lp->base;
  484. struct sk_buff *skb;
  485. unsigned int packet_no, len;
  486. unsigned char *buf;
  487. unsigned long flags;
  488. DBG(3, "%s: %s\n", dev->name, __func__);
  489. if (!smc_special_trylock(&lp->lock, flags)) {
  490. netif_stop_queue(dev);
  491. tasklet_schedule(&lp->tx_task);
  492. return;
  493. }
  494. skb = lp->pending_tx_skb;
  495. if (unlikely(!skb)) {
  496. smc_special_unlock(&lp->lock, flags);
  497. return;
  498. }
  499. lp->pending_tx_skb = NULL;
  500. packet_no = SMC_GET_AR(lp);
  501. if (unlikely(packet_no & AR_FAILED)) {
  502. printk("%s: Memory allocation failed.\n", dev->name);
  503. dev->stats.tx_errors++;
  504. dev->stats.tx_fifo_errors++;
  505. smc_special_unlock(&lp->lock, flags);
  506. goto done;
  507. }
  508. /* point to the beginning of the packet */
  509. SMC_SET_PN(lp, packet_no);
  510. SMC_SET_PTR(lp, PTR_AUTOINC);
  511. buf = skb->data;
  512. len = skb->len;
  513. DBG(2, "%s: TX PNR 0x%x LENGTH 0x%04x (%d) BUF 0x%p\n",
  514. dev->name, packet_no, len, len, buf);
  515. PRINT_PKT(buf, len);
  516. /*
  517. * Send the packet length (+6 for status words, length, and ctl.
  518. * The card will pad to 64 bytes with zeroes if packet is too small.
  519. */
  520. SMC_PUT_PKT_HDR(lp, 0, len + 6);
  521. /* send the actual data */
  522. SMC_PUSH_DATA(lp, buf, len & ~1);
  523. /* Send final ctl word with the last byte if there is one */
  524. SMC_outw(((len & 1) ? (0x2000 | buf[len-1]) : 0), ioaddr, DATA_REG(lp));
  525. /*
  526. * If THROTTLE_TX_PKTS is set, we stop the queue here. This will
  527. * have the effect of having at most one packet queued for TX
  528. * in the chip's memory at all time.
  529. *
  530. * If THROTTLE_TX_PKTS is not set then the queue is stopped only
  531. * when memory allocation (MC_ALLOC) does not succeed right away.
  532. */
  533. if (THROTTLE_TX_PKTS)
  534. netif_stop_queue(dev);
  535. /* queue the packet for TX */
  536. SMC_SET_MMU_CMD(lp, MC_ENQUEUE);
  537. smc_special_unlock(&lp->lock, flags);
  538. dev->trans_start = jiffies;
  539. dev->stats.tx_packets++;
  540. dev->stats.tx_bytes += len;
  541. SMC_ENABLE_INT(lp, IM_TX_INT | IM_TX_EMPTY_INT);
  542. done: if (!THROTTLE_TX_PKTS)
  543. netif_wake_queue(dev);
  544. dev_kfree_skb(skb);
  545. }
  546. /*
  547. * Since I am not sure if I will have enough room in the chip's ram
  548. * to store the packet, I call this routine which either sends it
  549. * now, or set the card to generates an interrupt when ready
  550. * for the packet.
  551. */
  552. static int smc_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  553. {
  554. struct smc_local *lp = netdev_priv(dev);
  555. void __iomem *ioaddr = lp->base;
  556. unsigned int numPages, poll_count, status;
  557. unsigned long flags;
  558. DBG(3, "%s: %s\n", dev->name, __func__);
  559. BUG_ON(lp->pending_tx_skb != NULL);
  560. /*
  561. * The MMU wants the number of pages to be the number of 256 bytes
  562. * 'pages', minus 1 (since a packet can't ever have 0 pages :))
  563. *
  564. * The 91C111 ignores the size bits, but earlier models don't.
  565. *
  566. * Pkt size for allocating is data length +6 (for additional status
  567. * words, length and ctl)
  568. *
  569. * If odd size then last byte is included in ctl word.
  570. */
  571. numPages = ((skb->len & ~1) + (6 - 1)) >> 8;
  572. if (unlikely(numPages > 7)) {
  573. printk("%s: Far too big packet error.\n", dev->name);
  574. dev->stats.tx_errors++;
  575. dev->stats.tx_dropped++;
  576. dev_kfree_skb(skb);
  577. return NETDEV_TX_OK;
  578. }
  579. smc_special_lock(&lp->lock, flags);
  580. /* now, try to allocate the memory */
  581. SMC_SET_MMU_CMD(lp, MC_ALLOC | numPages);
  582. /*
  583. * Poll the chip for a short amount of time in case the
  584. * allocation succeeds quickly.
  585. */
  586. poll_count = MEMORY_WAIT_TIME;
  587. do {
  588. status = SMC_GET_INT(lp);
  589. if (status & IM_ALLOC_INT) {
  590. SMC_ACK_INT(lp, IM_ALLOC_INT);
  591. break;
  592. }
  593. } while (--poll_count);
  594. smc_special_unlock(&lp->lock, flags);
  595. lp->pending_tx_skb = skb;
  596. if (!poll_count) {
  597. /* oh well, wait until the chip finds memory later */
  598. netif_stop_queue(dev);
  599. DBG(2, "%s: TX memory allocation deferred.\n", dev->name);
  600. SMC_ENABLE_INT(lp, IM_ALLOC_INT);
  601. } else {
  602. /*
  603. * Allocation succeeded: push packet to the chip's own memory
  604. * immediately.
  605. */
  606. smc_hardware_send_pkt((unsigned long)dev);
  607. }
  608. return NETDEV_TX_OK;
  609. }
  610. /*
  611. * This handles a TX interrupt, which is only called when:
  612. * - a TX error occurred, or
  613. * - CTL_AUTO_RELEASE is not set and TX of a packet completed.
  614. */
  615. static void smc_tx(struct net_device *dev)
  616. {
  617. struct smc_local *lp = netdev_priv(dev);
  618. void __iomem *ioaddr = lp->base;
  619. unsigned int saved_packet, packet_no, tx_status, pkt_len;
  620. DBG(3, "%s: %s\n", dev->name, __func__);
  621. /* If the TX FIFO is empty then nothing to do */
  622. packet_no = SMC_GET_TXFIFO(lp);
  623. if (unlikely(packet_no & TXFIFO_TEMPTY)) {
  624. PRINTK("%s: smc_tx with nothing on FIFO.\n", dev->name);
  625. return;
  626. }
  627. /* select packet to read from */
  628. saved_packet = SMC_GET_PN(lp);
  629. SMC_SET_PN(lp, packet_no);
  630. /* read the first word (status word) from this packet */
  631. SMC_SET_PTR(lp, PTR_AUTOINC | PTR_READ);
  632. SMC_GET_PKT_HDR(lp, tx_status, pkt_len);
  633. DBG(2, "%s: TX STATUS 0x%04x PNR 0x%02x\n",
  634. dev->name, tx_status, packet_no);
  635. if (!(tx_status & ES_TX_SUC))
  636. dev->stats.tx_errors++;
  637. if (tx_status & ES_LOSTCARR)
  638. dev->stats.tx_carrier_errors++;
  639. if (tx_status & (ES_LATCOL | ES_16COL)) {
  640. PRINTK("%s: %s occurred on last xmit\n", dev->name,
  641. (tx_status & ES_LATCOL) ?
  642. "late collision" : "too many collisions");
  643. dev->stats.tx_window_errors++;
  644. if (!(dev->stats.tx_window_errors & 63) && net_ratelimit()) {
  645. printk(KERN_INFO "%s: unexpectedly large number of "
  646. "bad collisions. Please check duplex "
  647. "setting.\n", dev->name);
  648. }
  649. }
  650. /* kill the packet */
  651. SMC_WAIT_MMU_BUSY(lp);
  652. SMC_SET_MMU_CMD(lp, MC_FREEPKT);
  653. /* Don't restore Packet Number Reg until busy bit is cleared */
  654. SMC_WAIT_MMU_BUSY(lp);
  655. SMC_SET_PN(lp, saved_packet);
  656. /* re-enable transmit */
  657. SMC_SELECT_BANK(lp, 0);
  658. SMC_SET_TCR(lp, lp->tcr_cur_mode);
  659. SMC_SELECT_BANK(lp, 2);
  660. }
  661. /*---PHY CONTROL AND CONFIGURATION-----------------------------------------*/
  662. static void smc_mii_out(struct net_device *dev, unsigned int val, int bits)
  663. {
  664. struct smc_local *lp = netdev_priv(dev);
  665. void __iomem *ioaddr = lp->base;
  666. unsigned int mii_reg, mask;
  667. mii_reg = SMC_GET_MII(lp) & ~(MII_MCLK | MII_MDOE | MII_MDO);
  668. mii_reg |= MII_MDOE;
  669. for (mask = 1 << (bits - 1); mask; mask >>= 1) {
  670. if (val & mask)
  671. mii_reg |= MII_MDO;
  672. else
  673. mii_reg &= ~MII_MDO;
  674. SMC_SET_MII(lp, mii_reg);
  675. udelay(MII_DELAY);
  676. SMC_SET_MII(lp, mii_reg | MII_MCLK);
  677. udelay(MII_DELAY);
  678. }
  679. }
  680. static unsigned int smc_mii_in(struct net_device *dev, int bits)
  681. {
  682. struct smc_local *lp = netdev_priv(dev);
  683. void __iomem *ioaddr = lp->base;
  684. unsigned int mii_reg, mask, val;
  685. mii_reg = SMC_GET_MII(lp) & ~(MII_MCLK | MII_MDOE | MII_MDO);
  686. SMC_SET_MII(lp, mii_reg);
  687. for (mask = 1 << (bits - 1), val = 0; mask; mask >>= 1) {
  688. if (SMC_GET_MII(lp) & MII_MDI)
  689. val |= mask;
  690. SMC_SET_MII(lp, mii_reg);
  691. udelay(MII_DELAY);
  692. SMC_SET_MII(lp, mii_reg | MII_MCLK);
  693. udelay(MII_DELAY);
  694. }
  695. return val;
  696. }
  697. /*
  698. * Reads a register from the MII Management serial interface
  699. */
  700. static int smc_phy_read(struct net_device *dev, int phyaddr, int phyreg)
  701. {
  702. struct smc_local *lp = netdev_priv(dev);
  703. void __iomem *ioaddr = lp->base;
  704. unsigned int phydata;
  705. SMC_SELECT_BANK(lp, 3);
  706. /* Idle - 32 ones */
  707. smc_mii_out(dev, 0xffffffff, 32);
  708. /* Start code (01) + read (10) + phyaddr + phyreg */
  709. smc_mii_out(dev, 6 << 10 | phyaddr << 5 | phyreg, 14);
  710. /* Turnaround (2bits) + phydata */
  711. phydata = smc_mii_in(dev, 18);
  712. /* Return to idle state */
  713. SMC_SET_MII(lp, SMC_GET_MII(lp) & ~(MII_MCLK|MII_MDOE|MII_MDO));
  714. DBG(3, "%s: phyaddr=0x%x, phyreg=0x%x, phydata=0x%x\n",
  715. __func__, phyaddr, phyreg, phydata);
  716. SMC_SELECT_BANK(lp, 2);
  717. return phydata;
  718. }
  719. /*
  720. * Writes a register to the MII Management serial interface
  721. */
  722. static void smc_phy_write(struct net_device *dev, int phyaddr, int phyreg,
  723. int phydata)
  724. {
  725. struct smc_local *lp = netdev_priv(dev);
  726. void __iomem *ioaddr = lp->base;
  727. SMC_SELECT_BANK(lp, 3);
  728. /* Idle - 32 ones */
  729. smc_mii_out(dev, 0xffffffff, 32);
  730. /* Start code (01) + write (01) + phyaddr + phyreg + turnaround + phydata */
  731. smc_mii_out(dev, 5 << 28 | phyaddr << 23 | phyreg << 18 | 2 << 16 | phydata, 32);
  732. /* Return to idle state */
  733. SMC_SET_MII(lp, SMC_GET_MII(lp) & ~(MII_MCLK|MII_MDOE|MII_MDO));
  734. DBG(3, "%s: phyaddr=0x%x, phyreg=0x%x, phydata=0x%x\n",
  735. __func__, phyaddr, phyreg, phydata);
  736. SMC_SELECT_BANK(lp, 2);
  737. }
  738. /*
  739. * Finds and reports the PHY address
  740. */
  741. static void smc_phy_detect(struct net_device *dev)
  742. {
  743. struct smc_local *lp = netdev_priv(dev);
  744. int phyaddr;
  745. DBG(2, "%s: %s\n", dev->name, __func__);
  746. lp->phy_type = 0;
  747. /*
  748. * Scan all 32 PHY addresses if necessary, starting at
  749. * PHY#1 to PHY#31, and then PHY#0 last.
  750. */
  751. for (phyaddr = 1; phyaddr < 33; ++phyaddr) {
  752. unsigned int id1, id2;
  753. /* Read the PHY identifiers */
  754. id1 = smc_phy_read(dev, phyaddr & 31, MII_PHYSID1);
  755. id2 = smc_phy_read(dev, phyaddr & 31, MII_PHYSID2);
  756. DBG(3, "%s: phy_id1=0x%x, phy_id2=0x%x\n",
  757. dev->name, id1, id2);
  758. /* Make sure it is a valid identifier */
  759. if (id1 != 0x0000 && id1 != 0xffff && id1 != 0x8000 &&
  760. id2 != 0x0000 && id2 != 0xffff && id2 != 0x8000) {
  761. /* Save the PHY's address */
  762. lp->mii.phy_id = phyaddr & 31;
  763. lp->phy_type = id1 << 16 | id2;
  764. break;
  765. }
  766. }
  767. }
  768. /*
  769. * Sets the PHY to a configuration as determined by the user
  770. */
  771. static int smc_phy_fixed(struct net_device *dev)
  772. {
  773. struct smc_local *lp = netdev_priv(dev);
  774. void __iomem *ioaddr = lp->base;
  775. int phyaddr = lp->mii.phy_id;
  776. int bmcr, cfg1;
  777. DBG(3, "%s: %s\n", dev->name, __func__);
  778. /* Enter Link Disable state */
  779. cfg1 = smc_phy_read(dev, phyaddr, PHY_CFG1_REG);
  780. cfg1 |= PHY_CFG1_LNKDIS;
  781. smc_phy_write(dev, phyaddr, PHY_CFG1_REG, cfg1);
  782. /*
  783. * Set our fixed capabilities
  784. * Disable auto-negotiation
  785. */
  786. bmcr = 0;
  787. if (lp->ctl_rfduplx)
  788. bmcr |= BMCR_FULLDPLX;
  789. if (lp->ctl_rspeed == 100)
  790. bmcr |= BMCR_SPEED100;
  791. /* Write our capabilities to the phy control register */
  792. smc_phy_write(dev, phyaddr, MII_BMCR, bmcr);
  793. /* Re-Configure the Receive/Phy Control register */
  794. SMC_SELECT_BANK(lp, 0);
  795. SMC_SET_RPC(lp, lp->rpc_cur_mode);
  796. SMC_SELECT_BANK(lp, 2);
  797. return 1;
  798. }
  799. /*
  800. * smc_phy_reset - reset the phy
  801. * @dev: net device
  802. * @phy: phy address
  803. *
  804. * Issue a software reset for the specified PHY and
  805. * wait up to 100ms for the reset to complete. We should
  806. * not access the PHY for 50ms after issuing the reset.
  807. *
  808. * The time to wait appears to be dependent on the PHY.
  809. *
  810. * Must be called with lp->lock locked.
  811. */
  812. static int smc_phy_reset(struct net_device *dev, int phy)
  813. {
  814. struct smc_local *lp = netdev_priv(dev);
  815. unsigned int bmcr;
  816. int timeout;
  817. smc_phy_write(dev, phy, MII_BMCR, BMCR_RESET);
  818. for (timeout = 2; timeout; timeout--) {
  819. spin_unlock_irq(&lp->lock);
  820. msleep(50);
  821. spin_lock_irq(&lp->lock);
  822. bmcr = smc_phy_read(dev, phy, MII_BMCR);
  823. if (!(bmcr & BMCR_RESET))
  824. break;
  825. }
  826. return bmcr & BMCR_RESET;
  827. }
  828. /*
  829. * smc_phy_powerdown - powerdown phy
  830. * @dev: net device
  831. *
  832. * Power down the specified PHY
  833. */
  834. static void smc_phy_powerdown(struct net_device *dev)
  835. {
  836. struct smc_local *lp = netdev_priv(dev);
  837. unsigned int bmcr;
  838. int phy = lp->mii.phy_id;
  839. if (lp->phy_type == 0)
  840. return;
  841. /* We need to ensure that no calls to smc_phy_configure are
  842. pending.
  843. */
  844. cancel_work_sync(&lp->phy_configure);
  845. bmcr = smc_phy_read(dev, phy, MII_BMCR);
  846. smc_phy_write(dev, phy, MII_BMCR, bmcr | BMCR_PDOWN);
  847. }
  848. /*
  849. * smc_phy_check_media - check the media status and adjust TCR
  850. * @dev: net device
  851. * @init: set true for initialisation
  852. *
  853. * Select duplex mode depending on negotiation state. This
  854. * also updates our carrier state.
  855. */
  856. static void smc_phy_check_media(struct net_device *dev, int init)
  857. {
  858. struct smc_local *lp = netdev_priv(dev);
  859. void __iomem *ioaddr = lp->base;
  860. if (mii_check_media(&lp->mii, netif_msg_link(lp), init)) {
  861. /* duplex state has changed */
  862. if (lp->mii.full_duplex) {
  863. lp->tcr_cur_mode |= TCR_SWFDUP;
  864. } else {
  865. lp->tcr_cur_mode &= ~TCR_SWFDUP;
  866. }
  867. SMC_SELECT_BANK(lp, 0);
  868. SMC_SET_TCR(lp, lp->tcr_cur_mode);
  869. }
  870. }
  871. /*
  872. * Configures the specified PHY through the MII management interface
  873. * using Autonegotiation.
  874. * Calls smc_phy_fixed() if the user has requested a certain config.
  875. * If RPC ANEG bit is set, the media selection is dependent purely on
  876. * the selection by the MII (either in the MII BMCR reg or the result
  877. * of autonegotiation.) If the RPC ANEG bit is cleared, the selection
  878. * is controlled by the RPC SPEED and RPC DPLX bits.
  879. */
  880. static void smc_phy_configure(struct work_struct *work)
  881. {
  882. struct smc_local *lp =
  883. container_of(work, struct smc_local, phy_configure);
  884. struct net_device *dev = lp->dev;
  885. void __iomem *ioaddr = lp->base;
  886. int phyaddr = lp->mii.phy_id;
  887. int my_phy_caps; /* My PHY capabilities */
  888. int my_ad_caps; /* My Advertised capabilities */
  889. int status;
  890. DBG(3, "%s:smc_program_phy()\n", dev->name);
  891. spin_lock_irq(&lp->lock);
  892. /*
  893. * We should not be called if phy_type is zero.
  894. */
  895. if (lp->phy_type == 0)
  896. goto smc_phy_configure_exit;
  897. if (smc_phy_reset(dev, phyaddr)) {
  898. printk("%s: PHY reset timed out\n", dev->name);
  899. goto smc_phy_configure_exit;
  900. }
  901. /*
  902. * Enable PHY Interrupts (for register 18)
  903. * Interrupts listed here are disabled
  904. */
  905. smc_phy_write(dev, phyaddr, PHY_MASK_REG,
  906. PHY_INT_LOSSSYNC | PHY_INT_CWRD | PHY_INT_SSD |
  907. PHY_INT_ESD | PHY_INT_RPOL | PHY_INT_JAB |
  908. PHY_INT_SPDDET | PHY_INT_DPLXDET);
  909. /* Configure the Receive/Phy Control register */
  910. SMC_SELECT_BANK(lp, 0);
  911. SMC_SET_RPC(lp, lp->rpc_cur_mode);
  912. /* If the user requested no auto neg, then go set his request */
  913. if (lp->mii.force_media) {
  914. smc_phy_fixed(dev);
  915. goto smc_phy_configure_exit;
  916. }
  917. /* Copy our capabilities from MII_BMSR to MII_ADVERTISE */
  918. my_phy_caps = smc_phy_read(dev, phyaddr, MII_BMSR);
  919. if (!(my_phy_caps & BMSR_ANEGCAPABLE)) {
  920. printk(KERN_INFO "Auto negotiation NOT supported\n");
  921. smc_phy_fixed(dev);
  922. goto smc_phy_configure_exit;
  923. }
  924. my_ad_caps = ADVERTISE_CSMA; /* I am CSMA capable */
  925. if (my_phy_caps & BMSR_100BASE4)
  926. my_ad_caps |= ADVERTISE_100BASE4;
  927. if (my_phy_caps & BMSR_100FULL)
  928. my_ad_caps |= ADVERTISE_100FULL;
  929. if (my_phy_caps & BMSR_100HALF)
  930. my_ad_caps |= ADVERTISE_100HALF;
  931. if (my_phy_caps & BMSR_10FULL)
  932. my_ad_caps |= ADVERTISE_10FULL;
  933. if (my_phy_caps & BMSR_10HALF)
  934. my_ad_caps |= ADVERTISE_10HALF;
  935. /* Disable capabilities not selected by our user */
  936. if (lp->ctl_rspeed != 100)
  937. my_ad_caps &= ~(ADVERTISE_100BASE4|ADVERTISE_100FULL|ADVERTISE_100HALF);
  938. if (!lp->ctl_rfduplx)
  939. my_ad_caps &= ~(ADVERTISE_100FULL|ADVERTISE_10FULL);
  940. /* Update our Auto-Neg Advertisement Register */
  941. smc_phy_write(dev, phyaddr, MII_ADVERTISE, my_ad_caps);
  942. lp->mii.advertising = my_ad_caps;
  943. /*
  944. * Read the register back. Without this, it appears that when
  945. * auto-negotiation is restarted, sometimes it isn't ready and
  946. * the link does not come up.
  947. */
  948. status = smc_phy_read(dev, phyaddr, MII_ADVERTISE);
  949. DBG(2, "%s: phy caps=%x\n", dev->name, my_phy_caps);
  950. DBG(2, "%s: phy advertised caps=%x\n", dev->name, my_ad_caps);
  951. /* Restart auto-negotiation process in order to advertise my caps */
  952. smc_phy_write(dev, phyaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  953. smc_phy_check_media(dev, 1);
  954. smc_phy_configure_exit:
  955. SMC_SELECT_BANK(lp, 2);
  956. spin_unlock_irq(&lp->lock);
  957. }
  958. /*
  959. * smc_phy_interrupt
  960. *
  961. * Purpose: Handle interrupts relating to PHY register 18. This is
  962. * called from the "hard" interrupt handler under our private spinlock.
  963. */
  964. static void smc_phy_interrupt(struct net_device *dev)
  965. {
  966. struct smc_local *lp = netdev_priv(dev);
  967. int phyaddr = lp->mii.phy_id;
  968. int phy18;
  969. DBG(2, "%s: %s\n", dev->name, __func__);
  970. if (lp->phy_type == 0)
  971. return;
  972. for(;;) {
  973. smc_phy_check_media(dev, 0);
  974. /* Read PHY Register 18, Status Output */
  975. phy18 = smc_phy_read(dev, phyaddr, PHY_INT_REG);
  976. if ((phy18 & PHY_INT_INT) == 0)
  977. break;
  978. }
  979. }
  980. /*--- END PHY CONTROL AND CONFIGURATION-------------------------------------*/
  981. static void smc_10bt_check_media(struct net_device *dev, int init)
  982. {
  983. struct smc_local *lp = netdev_priv(dev);
  984. void __iomem *ioaddr = lp->base;
  985. unsigned int old_carrier, new_carrier;
  986. old_carrier = netif_carrier_ok(dev) ? 1 : 0;
  987. SMC_SELECT_BANK(lp, 0);
  988. new_carrier = (SMC_GET_EPH_STATUS(lp) & ES_LINK_OK) ? 1 : 0;
  989. SMC_SELECT_BANK(lp, 2);
  990. if (init || (old_carrier != new_carrier)) {
  991. if (!new_carrier) {
  992. netif_carrier_off(dev);
  993. } else {
  994. netif_carrier_on(dev);
  995. }
  996. if (netif_msg_link(lp))
  997. printk(KERN_INFO "%s: link %s\n", dev->name,
  998. new_carrier ? "up" : "down");
  999. }
  1000. }
  1001. static void smc_eph_interrupt(struct net_device *dev)
  1002. {
  1003. struct smc_local *lp = netdev_priv(dev);
  1004. void __iomem *ioaddr = lp->base;
  1005. unsigned int ctl;
  1006. smc_10bt_check_media(dev, 0);
  1007. SMC_SELECT_BANK(lp, 1);
  1008. ctl = SMC_GET_CTL(lp);
  1009. SMC_SET_CTL(lp, ctl & ~CTL_LE_ENABLE);
  1010. SMC_SET_CTL(lp, ctl);
  1011. SMC_SELECT_BANK(lp, 2);
  1012. }
  1013. /*
  1014. * This is the main routine of the driver, to handle the device when
  1015. * it needs some attention.
  1016. */
  1017. static irqreturn_t smc_interrupt(int irq, void *dev_id)
  1018. {
  1019. struct net_device *dev = dev_id;
  1020. struct smc_local *lp = netdev_priv(dev);
  1021. void __iomem *ioaddr = lp->base;
  1022. int status, mask, timeout, card_stats;
  1023. int saved_pointer;
  1024. DBG(3, "%s: %s\n", dev->name, __func__);
  1025. spin_lock(&lp->lock);
  1026. /* A preamble may be used when there is a potential race
  1027. * between the interruptible transmit functions and this
  1028. * ISR. */
  1029. SMC_INTERRUPT_PREAMBLE;
  1030. saved_pointer = SMC_GET_PTR(lp);
  1031. mask = SMC_GET_INT_MASK(lp);
  1032. SMC_SET_INT_MASK(lp, 0);
  1033. /* set a timeout value, so I don't stay here forever */
  1034. timeout = MAX_IRQ_LOOPS;
  1035. do {
  1036. status = SMC_GET_INT(lp);
  1037. DBG(2, "%s: INT 0x%02x MASK 0x%02x MEM 0x%04x FIFO 0x%04x\n",
  1038. dev->name, status, mask,
  1039. ({ int meminfo; SMC_SELECT_BANK(lp, 0);
  1040. meminfo = SMC_GET_MIR(lp);
  1041. SMC_SELECT_BANK(lp, 2); meminfo; }),
  1042. SMC_GET_FIFO(lp));
  1043. status &= mask;
  1044. if (!status)
  1045. break;
  1046. if (status & IM_TX_INT) {
  1047. /* do this before RX as it will free memory quickly */
  1048. DBG(3, "%s: TX int\n", dev->name);
  1049. smc_tx(dev);
  1050. SMC_ACK_INT(lp, IM_TX_INT);
  1051. if (THROTTLE_TX_PKTS)
  1052. netif_wake_queue(dev);
  1053. } else if (status & IM_RCV_INT) {
  1054. DBG(3, "%s: RX irq\n", dev->name);
  1055. smc_rcv(dev);
  1056. } else if (status & IM_ALLOC_INT) {
  1057. DBG(3, "%s: Allocation irq\n", dev->name);
  1058. tasklet_hi_schedule(&lp->tx_task);
  1059. mask &= ~IM_ALLOC_INT;
  1060. } else if (status & IM_TX_EMPTY_INT) {
  1061. DBG(3, "%s: TX empty\n", dev->name);
  1062. mask &= ~IM_TX_EMPTY_INT;
  1063. /* update stats */
  1064. SMC_SELECT_BANK(lp, 0);
  1065. card_stats = SMC_GET_COUNTER(lp);
  1066. SMC_SELECT_BANK(lp, 2);
  1067. /* single collisions */
  1068. dev->stats.collisions += card_stats & 0xF;
  1069. card_stats >>= 4;
  1070. /* multiple collisions */
  1071. dev->stats.collisions += card_stats & 0xF;
  1072. } else if (status & IM_RX_OVRN_INT) {
  1073. DBG(1, "%s: RX overrun (EPH_ST 0x%04x)\n", dev->name,
  1074. ({ int eph_st; SMC_SELECT_BANK(lp, 0);
  1075. eph_st = SMC_GET_EPH_STATUS(lp);
  1076. SMC_SELECT_BANK(lp, 2); eph_st; }));
  1077. SMC_ACK_INT(lp, IM_RX_OVRN_INT);
  1078. dev->stats.rx_errors++;
  1079. dev->stats.rx_fifo_errors++;
  1080. } else if (status & IM_EPH_INT) {
  1081. smc_eph_interrupt(dev);
  1082. } else if (status & IM_MDINT) {
  1083. SMC_ACK_INT(lp, IM_MDINT);
  1084. smc_phy_interrupt(dev);
  1085. } else if (status & IM_ERCV_INT) {
  1086. SMC_ACK_INT(lp, IM_ERCV_INT);
  1087. PRINTK("%s: UNSUPPORTED: ERCV INTERRUPT\n", dev->name);
  1088. }
  1089. } while (--timeout);
  1090. /* restore register states */
  1091. SMC_SET_PTR(lp, saved_pointer);
  1092. SMC_SET_INT_MASK(lp, mask);
  1093. spin_unlock(&lp->lock);
  1094. #ifndef CONFIG_NET_POLL_CONTROLLER
  1095. if (timeout == MAX_IRQ_LOOPS)
  1096. PRINTK("%s: spurious interrupt (mask = 0x%02x)\n",
  1097. dev->name, mask);
  1098. #endif
  1099. DBG(3, "%s: Interrupt done (%d loops)\n",
  1100. dev->name, MAX_IRQ_LOOPS - timeout);
  1101. /*
  1102. * We return IRQ_HANDLED unconditionally here even if there was
  1103. * nothing to do. There is a possibility that a packet might
  1104. * get enqueued into the chip right after TX_EMPTY_INT is raised
  1105. * but just before the CPU acknowledges the IRQ.
  1106. * Better take an unneeded IRQ in some occasions than complexifying
  1107. * the code for all cases.
  1108. */
  1109. return IRQ_HANDLED;
  1110. }
  1111. #ifdef CONFIG_NET_POLL_CONTROLLER
  1112. /*
  1113. * Polling receive - used by netconsole and other diagnostic tools
  1114. * to allow network i/o with interrupts disabled.
  1115. */
  1116. static void smc_poll_controller(struct net_device *dev)
  1117. {
  1118. disable_irq(dev->irq);
  1119. smc_interrupt(dev->irq, dev);
  1120. enable_irq(dev->irq);
  1121. }
  1122. #endif
  1123. /* Our watchdog timed out. Called by the networking layer */
  1124. static void smc_timeout(struct net_device *dev)
  1125. {
  1126. struct smc_local *lp = netdev_priv(dev);
  1127. void __iomem *ioaddr = lp->base;
  1128. int status, mask, eph_st, meminfo, fifo;
  1129. DBG(2, "%s: %s\n", dev->name, __func__);
  1130. spin_lock_irq(&lp->lock);
  1131. status = SMC_GET_INT(lp);
  1132. mask = SMC_GET_INT_MASK(lp);
  1133. fifo = SMC_GET_FIFO(lp);
  1134. SMC_SELECT_BANK(lp, 0);
  1135. eph_st = SMC_GET_EPH_STATUS(lp);
  1136. meminfo = SMC_GET_MIR(lp);
  1137. SMC_SELECT_BANK(lp, 2);
  1138. spin_unlock_irq(&lp->lock);
  1139. PRINTK( "%s: TX timeout (INT 0x%02x INTMASK 0x%02x "
  1140. "MEM 0x%04x FIFO 0x%04x EPH_ST 0x%04x)\n",
  1141. dev->name, status, mask, meminfo, fifo, eph_st );
  1142. smc_reset(dev);
  1143. smc_enable(dev);
  1144. /*
  1145. * Reconfiguring the PHY doesn't seem like a bad idea here, but
  1146. * smc_phy_configure() calls msleep() which calls schedule_timeout()
  1147. * which calls schedule(). Hence we use a work queue.
  1148. */
  1149. if (lp->phy_type != 0)
  1150. schedule_work(&lp->phy_configure);
  1151. /* We can accept TX packets again */
  1152. dev->trans_start = jiffies; /* prevent tx timeout */
  1153. netif_wake_queue(dev);
  1154. }
  1155. /*
  1156. * This routine will, depending on the values passed to it,
  1157. * either make it accept multicast packets, go into
  1158. * promiscuous mode (for TCPDUMP and cousins) or accept
  1159. * a select set of multicast packets
  1160. */
  1161. static void smc_set_multicast_list(struct net_device *dev)
  1162. {
  1163. struct smc_local *lp = netdev_priv(dev);
  1164. void __iomem *ioaddr = lp->base;
  1165. unsigned char multicast_table[8];
  1166. int update_multicast = 0;
  1167. DBG(2, "%s: %s\n", dev->name, __func__);
  1168. if (dev->flags & IFF_PROMISC) {
  1169. DBG(2, "%s: RCR_PRMS\n", dev->name);
  1170. lp->rcr_cur_mode |= RCR_PRMS;
  1171. }
  1172. /* BUG? I never disable promiscuous mode if multicasting was turned on.
  1173. Now, I turn off promiscuous mode, but I don't do anything to multicasting
  1174. when promiscuous mode is turned on.
  1175. */
  1176. /*
  1177. * Here, I am setting this to accept all multicast packets.
  1178. * I don't need to zero the multicast table, because the flag is
  1179. * checked before the table is
  1180. */
  1181. else if (dev->flags & IFF_ALLMULTI || netdev_mc_count(dev) > 16) {
  1182. DBG(2, "%s: RCR_ALMUL\n", dev->name);
  1183. lp->rcr_cur_mode |= RCR_ALMUL;
  1184. }
  1185. /*
  1186. * This sets the internal hardware table to filter out unwanted
  1187. * multicast packets before they take up memory.
  1188. *
  1189. * The SMC chip uses a hash table where the high 6 bits of the CRC of
  1190. * address are the offset into the table. If that bit is 1, then the
  1191. * multicast packet is accepted. Otherwise, it's dropped silently.
  1192. *
  1193. * To use the 6 bits as an offset into the table, the high 3 bits are
  1194. * the number of the 8 bit register, while the low 3 bits are the bit
  1195. * within that register.
  1196. */
  1197. else if (!netdev_mc_empty(dev)) {
  1198. struct netdev_hw_addr *ha;
  1199. /* table for flipping the order of 3 bits */
  1200. static const unsigned char invert3[] = {0, 4, 2, 6, 1, 5, 3, 7};
  1201. /* start with a table of all zeros: reject all */
  1202. memset(multicast_table, 0, sizeof(multicast_table));
  1203. netdev_for_each_mc_addr(ha, dev) {
  1204. int position;
  1205. /* make sure this is a multicast address -
  1206. shouldn't this be a given if we have it here ? */
  1207. if (!(*ha->addr & 1))
  1208. continue;
  1209. /* only use the low order bits */
  1210. position = crc32_le(~0, ha->addr, 6) & 0x3f;
  1211. /* do some messy swapping to put the bit in the right spot */
  1212. multicast_table[invert3[position&7]] |=
  1213. (1<<invert3[(position>>3)&7]);
  1214. }
  1215. /* be sure I get rid of flags I might have set */
  1216. lp->rcr_cur_mode &= ~(RCR_PRMS | RCR_ALMUL);
  1217. /* now, the table can be loaded into the chipset */
  1218. update_multicast = 1;
  1219. } else {
  1220. DBG(2, "%s: ~(RCR_PRMS|RCR_ALMUL)\n", dev->name);
  1221. lp->rcr_cur_mode &= ~(RCR_PRMS | RCR_ALMUL);
  1222. /*
  1223. * since I'm disabling all multicast entirely, I need to
  1224. * clear the multicast list
  1225. */
  1226. memset(multicast_table, 0, sizeof(multicast_table));
  1227. update_multicast = 1;
  1228. }
  1229. spin_lock_irq(&lp->lock);
  1230. SMC_SELECT_BANK(lp, 0);
  1231. SMC_SET_RCR(lp, lp->rcr_cur_mode);
  1232. if (update_multicast) {
  1233. SMC_SELECT_BANK(lp, 3);
  1234. SMC_SET_MCAST(lp, multicast_table);
  1235. }
  1236. SMC_SELECT_BANK(lp, 2);
  1237. spin_unlock_irq(&lp->lock);
  1238. }
  1239. /*
  1240. * Open and Initialize the board
  1241. *
  1242. * Set up everything, reset the card, etc..
  1243. */
  1244. static int
  1245. smc_open(struct net_device *dev)
  1246. {
  1247. struct smc_local *lp = netdev_priv(dev);
  1248. DBG(2, "%s: %s\n", dev->name, __func__);
  1249. /*
  1250. * Check that the address is valid. If its not, refuse
  1251. * to bring the device up. The user must specify an
  1252. * address using ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx
  1253. */
  1254. if (!is_valid_ether_addr(dev->dev_addr)) {
  1255. PRINTK("%s: no valid ethernet hw addr\n", __func__);
  1256. return -EINVAL;
  1257. }
  1258. /* Setup the default Register Modes */
  1259. lp->tcr_cur_mode = TCR_DEFAULT;
  1260. lp->rcr_cur_mode = RCR_DEFAULT;
  1261. lp->rpc_cur_mode = RPC_DEFAULT |
  1262. lp->cfg.leda << RPC_LSXA_SHFT |
  1263. lp->cfg.ledb << RPC_LSXB_SHFT;
  1264. /*
  1265. * If we are not using a MII interface, we need to
  1266. * monitor our own carrier signal to detect faults.
  1267. */
  1268. if (lp->phy_type == 0)
  1269. lp->tcr_cur_mode |= TCR_MON_CSN;
  1270. /* reset the hardware */
  1271. smc_reset(dev);
  1272. smc_enable(dev);
  1273. /* Configure the PHY, initialize the link state */
  1274. if (lp->phy_type != 0)
  1275. smc_phy_configure(&lp->phy_configure);
  1276. else {
  1277. spin_lock_irq(&lp->lock);
  1278. smc_10bt_check_media(dev, 1);
  1279. spin_unlock_irq(&lp->lock);
  1280. }
  1281. netif_start_queue(dev);
  1282. return 0;
  1283. }
  1284. /*
  1285. * smc_close
  1286. *
  1287. * this makes the board clean up everything that it can
  1288. * and not talk to the outside world. Caused by
  1289. * an 'ifconfig ethX down'
  1290. */
  1291. static int smc_close(struct net_device *dev)
  1292. {
  1293. struct smc_local *lp = netdev_priv(dev);
  1294. DBG(2, "%s: %s\n", dev->name, __func__);
  1295. netif_stop_queue(dev);
  1296. netif_carrier_off(dev);
  1297. /* clear everything */
  1298. smc_shutdown(dev);
  1299. tasklet_kill(&lp->tx_task);
  1300. smc_phy_powerdown(dev);
  1301. return 0;
  1302. }
  1303. /*
  1304. * Ethtool support
  1305. */
  1306. static int
  1307. smc_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1308. {
  1309. struct smc_local *lp = netdev_priv(dev);
  1310. int ret;
  1311. cmd->maxtxpkt = 1;
  1312. cmd->maxrxpkt = 1;
  1313. if (lp->phy_type != 0) {
  1314. spin_lock_irq(&lp->lock);
  1315. ret = mii_ethtool_gset(&lp->mii, cmd);
  1316. spin_unlock_irq(&lp->lock);
  1317. } else {
  1318. cmd->supported = SUPPORTED_10baseT_Half |
  1319. SUPPORTED_10baseT_Full |
  1320. SUPPORTED_TP | SUPPORTED_AUI;
  1321. if (lp->ctl_rspeed == 10)
  1322. ethtool_cmd_speed_set(cmd, SPEED_10);
  1323. else if (lp->ctl_rspeed == 100)
  1324. ethtool_cmd_speed_set(cmd, SPEED_100);
  1325. cmd->autoneg = AUTONEG_DISABLE;
  1326. cmd->transceiver = XCVR_INTERNAL;
  1327. cmd->port = 0;
  1328. cmd->duplex = lp->tcr_cur_mode & TCR_SWFDUP ? DUPLEX_FULL : DUPLEX_HALF;
  1329. ret = 0;
  1330. }
  1331. return ret;
  1332. }
  1333. static int
  1334. smc_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1335. {
  1336. struct smc_local *lp = netdev_priv(dev);
  1337. int ret;
  1338. if (lp->phy_type != 0) {
  1339. spin_lock_irq(&lp->lock);
  1340. ret = mii_ethtool_sset(&lp->mii, cmd);
  1341. spin_unlock_irq(&lp->lock);
  1342. } else {
  1343. if (cmd->autoneg != AUTONEG_DISABLE ||
  1344. cmd->speed != SPEED_10 ||
  1345. (cmd->duplex != DUPLEX_HALF && cmd->duplex != DUPLEX_FULL) ||
  1346. (cmd->port != PORT_TP && cmd->port != PORT_AUI))
  1347. return -EINVAL;
  1348. // lp->port = cmd->port;
  1349. lp->ctl_rfduplx = cmd->duplex == DUPLEX_FULL;
  1350. // if (netif_running(dev))
  1351. // smc_set_port(dev);
  1352. ret = 0;
  1353. }
  1354. return ret;
  1355. }
  1356. static void
  1357. smc_ethtool_getdrvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1358. {
  1359. strncpy(info->driver, CARDNAME, sizeof(info->driver));
  1360. strncpy(info->version, version, sizeof(info->version));
  1361. strncpy(info->bus_info, dev_name(dev->dev.parent), sizeof(info->bus_info));
  1362. }
  1363. static int smc_ethtool_nwayreset(struct net_device *dev)
  1364. {
  1365. struct smc_local *lp = netdev_priv(dev);
  1366. int ret = -EINVAL;
  1367. if (lp->phy_type != 0) {
  1368. spin_lock_irq(&lp->lock);
  1369. ret = mii_nway_restart(&lp->mii);
  1370. spin_unlock_irq(&lp->lock);
  1371. }
  1372. return ret;
  1373. }
  1374. static u32 smc_ethtool_getmsglevel(struct net_device *dev)
  1375. {
  1376. struct smc_local *lp = netdev_priv(dev);
  1377. return lp->msg_enable;
  1378. }
  1379. static void smc_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1380. {
  1381. struct smc_local *lp = netdev_priv(dev);
  1382. lp->msg_enable = level;
  1383. }
  1384. static int smc_write_eeprom_word(struct net_device *dev, u16 addr, u16 word)
  1385. {
  1386. u16 ctl;
  1387. struct smc_local *lp = netdev_priv(dev);
  1388. void __iomem *ioaddr = lp->base;
  1389. spin_lock_irq(&lp->lock);
  1390. /* load word into GP register */
  1391. SMC_SELECT_BANK(lp, 1);
  1392. SMC_SET_GP(lp, word);
  1393. /* set the address to put the data in EEPROM */
  1394. SMC_SELECT_BANK(lp, 2);
  1395. SMC_SET_PTR(lp, addr);
  1396. /* tell it to write */
  1397. SMC_SELECT_BANK(lp, 1);
  1398. ctl = SMC_GET_CTL(lp);
  1399. SMC_SET_CTL(lp, ctl | (CTL_EEPROM_SELECT | CTL_STORE));
  1400. /* wait for it to finish */
  1401. do {
  1402. udelay(1);
  1403. } while (SMC_GET_CTL(lp) & CTL_STORE);
  1404. /* clean up */
  1405. SMC_SET_CTL(lp, ctl);
  1406. SMC_SELECT_BANK(lp, 2);
  1407. spin_unlock_irq(&lp->lock);
  1408. return 0;
  1409. }
  1410. static int smc_read_eeprom_word(struct net_device *dev, u16 addr, u16 *word)
  1411. {
  1412. u16 ctl;
  1413. struct smc_local *lp = netdev_priv(dev);
  1414. void __iomem *ioaddr = lp->base;
  1415. spin_lock_irq(&lp->lock);
  1416. /* set the EEPROM address to get the data from */
  1417. SMC_SELECT_BANK(lp, 2);
  1418. SMC_SET_PTR(lp, addr | PTR_READ);
  1419. /* tell it to load */
  1420. SMC_SELECT_BANK(lp, 1);
  1421. SMC_SET_GP(lp, 0xffff); /* init to known */
  1422. ctl = SMC_GET_CTL(lp);
  1423. SMC_SET_CTL(lp, ctl | (CTL_EEPROM_SELECT | CTL_RELOAD));
  1424. /* wait for it to finish */
  1425. do {
  1426. udelay(1);
  1427. } while (SMC_GET_CTL(lp) & CTL_RELOAD);
  1428. /* read word from GP register */
  1429. *word = SMC_GET_GP(lp);
  1430. /* clean up */
  1431. SMC_SET_CTL(lp, ctl);
  1432. SMC_SELECT_BANK(lp, 2);
  1433. spin_unlock_irq(&lp->lock);
  1434. return 0;
  1435. }
  1436. static int smc_ethtool_geteeprom_len(struct net_device *dev)
  1437. {
  1438. return 0x23 * 2;
  1439. }
  1440. static int smc_ethtool_geteeprom(struct net_device *dev,
  1441. struct ethtool_eeprom *eeprom, u8 *data)
  1442. {
  1443. int i;
  1444. int imax;
  1445. DBG(1, "Reading %d bytes at %d(0x%x)\n",
  1446. eeprom->len, eeprom->offset, eeprom->offset);
  1447. imax = smc_ethtool_geteeprom_len(dev);
  1448. for (i = 0; i < eeprom->len; i += 2) {
  1449. int ret;
  1450. u16 wbuf;
  1451. int offset = i + eeprom->offset;
  1452. if (offset > imax)
  1453. break;
  1454. ret = smc_read_eeprom_word(dev, offset >> 1, &wbuf);
  1455. if (ret != 0)
  1456. return ret;
  1457. DBG(2, "Read 0x%x from 0x%x\n", wbuf, offset >> 1);
  1458. data[i] = (wbuf >> 8) & 0xff;
  1459. data[i+1] = wbuf & 0xff;
  1460. }
  1461. return 0;
  1462. }
  1463. static int smc_ethtool_seteeprom(struct net_device *dev,
  1464. struct ethtool_eeprom *eeprom, u8 *data)
  1465. {
  1466. int i;
  1467. int imax;
  1468. DBG(1, "Writing %d bytes to %d(0x%x)\n",
  1469. eeprom->len, eeprom->offset, eeprom->offset);
  1470. imax = smc_ethtool_geteeprom_len(dev);
  1471. for (i = 0; i < eeprom->len; i += 2) {
  1472. int ret;
  1473. u16 wbuf;
  1474. int offset = i + eeprom->offset;
  1475. if (offset > imax)
  1476. break;
  1477. wbuf = (data[i] << 8) | data[i + 1];
  1478. DBG(2, "Writing 0x%x to 0x%x\n", wbuf, offset >> 1);
  1479. ret = smc_write_eeprom_word(dev, offset >> 1, wbuf);
  1480. if (ret != 0)
  1481. return ret;
  1482. }
  1483. return 0;
  1484. }
  1485. static const struct ethtool_ops smc_ethtool_ops = {
  1486. .get_settings = smc_ethtool_getsettings,
  1487. .set_settings = smc_ethtool_setsettings,
  1488. .get_drvinfo = smc_ethtool_getdrvinfo,
  1489. .get_msglevel = smc_ethtool_getmsglevel,
  1490. .set_msglevel = smc_ethtool_setmsglevel,
  1491. .nway_reset = smc_ethtool_nwayreset,
  1492. .get_link = ethtool_op_get_link,
  1493. .get_eeprom_len = smc_ethtool_geteeprom_len,
  1494. .get_eeprom = smc_ethtool_geteeprom,
  1495. .set_eeprom = smc_ethtool_seteeprom,
  1496. };
  1497. static const struct net_device_ops smc_netdev_ops = {
  1498. .ndo_open = smc_open,
  1499. .ndo_stop = smc_close,
  1500. .ndo_start_xmit = smc_hard_start_xmit,
  1501. .ndo_tx_timeout = smc_timeout,
  1502. .ndo_set_multicast_list = smc_set_multicast_list,
  1503. .ndo_change_mtu = eth_change_mtu,
  1504. .ndo_validate_addr = eth_validate_addr,
  1505. .ndo_set_mac_address = eth_mac_addr,
  1506. #ifdef CONFIG_NET_POLL_CONTROLLER
  1507. .ndo_poll_controller = smc_poll_controller,
  1508. #endif
  1509. };
  1510. /*
  1511. * smc_findirq
  1512. *
  1513. * This routine has a simple purpose -- make the SMC chip generate an
  1514. * interrupt, so an auto-detect routine can detect it, and find the IRQ,
  1515. */
  1516. /*
  1517. * does this still work?
  1518. *
  1519. * I just deleted auto_irq.c, since it was never built...
  1520. * --jgarzik
  1521. */
  1522. static int __devinit smc_findirq(struct smc_local *lp)
  1523. {
  1524. void __iomem *ioaddr = lp->base;
  1525. int timeout = 20;
  1526. unsigned long cookie;
  1527. DBG(2, "%s: %s\n", CARDNAME, __func__);
  1528. cookie = probe_irq_on();
  1529. /*
  1530. * What I try to do here is trigger an ALLOC_INT. This is done
  1531. * by allocating a small chunk of memory, which will give an interrupt
  1532. * when done.
  1533. */
  1534. /* enable ALLOCation interrupts ONLY */
  1535. SMC_SELECT_BANK(lp, 2);
  1536. SMC_SET_INT_MASK(lp, IM_ALLOC_INT);
  1537. /*
  1538. * Allocate 512 bytes of memory. Note that the chip was just
  1539. * reset so all the memory is available
  1540. */
  1541. SMC_SET_MMU_CMD(lp, MC_ALLOC | 1);
  1542. /*
  1543. * Wait until positive that the interrupt has been generated
  1544. */
  1545. do {
  1546. int int_status;
  1547. udelay(10);
  1548. int_status = SMC_GET_INT(lp);
  1549. if (int_status & IM_ALLOC_INT)
  1550. break; /* got the interrupt */
  1551. } while (--timeout);
  1552. /*
  1553. * there is really nothing that I can do here if timeout fails,
  1554. * as autoirq_report will return a 0 anyway, which is what I
  1555. * want in this case. Plus, the clean up is needed in both
  1556. * cases.
  1557. */
  1558. /* and disable all interrupts again */
  1559. SMC_SET_INT_MASK(lp, 0);
  1560. /* and return what I found */
  1561. return probe_irq_off(cookie);
  1562. }
  1563. /*
  1564. * Function: smc_probe(unsigned long ioaddr)
  1565. *
  1566. * Purpose:
  1567. * Tests to see if a given ioaddr points to an SMC91x chip.
  1568. * Returns a 0 on success
  1569. *
  1570. * Algorithm:
  1571. * (1) see if the high byte of BANK_SELECT is 0x33
  1572. * (2) compare the ioaddr with the base register's address
  1573. * (3) see if I recognize the chip ID in the appropriate register
  1574. *
  1575. * Here I do typical initialization tasks.
  1576. *
  1577. * o Initialize the structure if needed
  1578. * o print out my vanity message if not done so already
  1579. * o print out what type of hardware is detected
  1580. * o print out the ethernet address
  1581. * o find the IRQ
  1582. * o set up my private data
  1583. * o configure the dev structure with my subroutines
  1584. * o actually GRAB the irq.
  1585. * o GRAB the region
  1586. */
  1587. static int __devinit smc_probe(struct net_device *dev, void __iomem *ioaddr,
  1588. unsigned long irq_flags)
  1589. {
  1590. struct smc_local *lp = netdev_priv(dev);
  1591. static int version_printed = 0;
  1592. int retval;
  1593. unsigned int val, revision_register;
  1594. const char *version_string;
  1595. DBG(2, "%s: %s\n", CARDNAME, __func__);
  1596. /* First, see if the high byte is 0x33 */
  1597. val = SMC_CURRENT_BANK(lp);
  1598. DBG(2, "%s: bank signature probe returned 0x%04x\n", CARDNAME, val);
  1599. if ((val & 0xFF00) != 0x3300) {
  1600. if ((val & 0xFF) == 0x33) {
  1601. printk(KERN_WARNING
  1602. "%s: Detected possible byte-swapped interface"
  1603. " at IOADDR %p\n", CARDNAME, ioaddr);
  1604. }
  1605. retval = -ENODEV;
  1606. goto err_out;
  1607. }
  1608. /*
  1609. * The above MIGHT indicate a device, but I need to write to
  1610. * further test this.
  1611. */
  1612. SMC_SELECT_BANK(lp, 0);
  1613. val = SMC_CURRENT_BANK(lp);
  1614. if ((val & 0xFF00) != 0x3300) {
  1615. retval = -ENODEV;
  1616. goto err_out;
  1617. }
  1618. /*
  1619. * well, we've already written once, so hopefully another
  1620. * time won't hurt. This time, I need to switch the bank
  1621. * register to bank 1, so I can access the base address
  1622. * register
  1623. */
  1624. SMC_SELECT_BANK(lp, 1);
  1625. val = SMC_GET_BASE(lp);
  1626. val = ((val & 0x1F00) >> 3) << SMC_IO_SHIFT;
  1627. if (((unsigned int)ioaddr & (0x3e0 << SMC_IO_SHIFT)) != val) {
  1628. printk("%s: IOADDR %p doesn't match configuration (%x).\n",
  1629. CARDNAME, ioaddr, val);
  1630. }
  1631. /*
  1632. * check if the revision register is something that I
  1633. * recognize. These might need to be added to later,
  1634. * as future revisions could be added.
  1635. */
  1636. SMC_SELECT_BANK(lp, 3);
  1637. revision_register = SMC_GET_REV(lp);
  1638. DBG(2, "%s: revision = 0x%04x\n", CARDNAME, revision_register);
  1639. version_string = chip_ids[ (revision_register >> 4) & 0xF];
  1640. if (!version_string || (revision_register & 0xff00) != 0x3300) {
  1641. /* I don't recognize this chip, so... */
  1642. printk("%s: IO %p: Unrecognized revision register 0x%04x"
  1643. ", Contact author.\n", CARDNAME,
  1644. ioaddr, revision_register);
  1645. retval = -ENODEV;
  1646. goto err_out;
  1647. }
  1648. /* At this point I'll assume that the chip is an SMC91x. */
  1649. if (version_printed++ == 0)
  1650. printk("%s", version);
  1651. /* fill in some of the fields */
  1652. dev->base_addr = (unsigned long)ioaddr;
  1653. lp->base = ioaddr;
  1654. lp->version = revision_register & 0xff;
  1655. spin_lock_init(&lp->lock);
  1656. /* Get the MAC address */
  1657. SMC_SELECT_BANK(lp, 1);
  1658. SMC_GET_MAC_ADDR(lp, dev->dev_addr);
  1659. /* now, reset the chip, and put it into a known state */
  1660. smc_reset(dev);
  1661. /*
  1662. * If dev->irq is 0, then the device has to be banged on to see
  1663. * what the IRQ is.
  1664. *
  1665. * This banging doesn't always detect the IRQ, for unknown reasons.
  1666. * a workaround is to reset the chip and try again.
  1667. *
  1668. * Interestingly, the DOS packet driver *SETS* the IRQ on the card to
  1669. * be what is requested on the command line. I don't do that, mostly
  1670. * because the card that I have uses a non-standard method of accessing
  1671. * the IRQs, and because this _should_ work in most configurations.
  1672. *
  1673. * Specifying an IRQ is done with the assumption that the user knows
  1674. * what (s)he is doing. No checking is done!!!!
  1675. */
  1676. if (dev->irq < 1) {
  1677. int trials;
  1678. trials = 3;
  1679. while (trials--) {
  1680. dev->irq = smc_findirq(lp);
  1681. if (dev->irq)
  1682. break;
  1683. /* kick the card and try again */
  1684. smc_reset(dev);
  1685. }
  1686. }
  1687. if (dev->irq == 0) {
  1688. printk("%s: Couldn't autodetect your IRQ. Use irq=xx.\n",
  1689. dev->name);
  1690. retval = -ENODEV;
  1691. goto err_out;
  1692. }
  1693. dev->irq = irq_canonicalize(dev->irq);
  1694. /* Fill in the fields of the device structure with ethernet values. */
  1695. ether_setup(dev);
  1696. dev->watchdog_timeo = msecs_to_jiffies(watchdog);
  1697. dev->netdev_ops = &smc_netdev_ops;
  1698. dev->ethtool_ops = &smc_ethtool_ops;
  1699. tasklet_init(&lp->tx_task, smc_hardware_send_pkt, (unsigned long)dev);
  1700. INIT_WORK(&lp->phy_configure, smc_phy_configure);
  1701. lp->dev = dev;
  1702. lp->mii.phy_id_mask = 0x1f;
  1703. lp->mii.reg_num_mask = 0x1f;
  1704. lp->mii.force_media = 0;
  1705. lp->mii.full_duplex = 0;
  1706. lp->mii.dev = dev;
  1707. lp->mii.mdio_read = smc_phy_read;
  1708. lp->mii.mdio_write = smc_phy_write;
  1709. /*
  1710. * Locate the phy, if any.
  1711. */
  1712. if (lp->version >= (CHIP_91100 << 4))
  1713. smc_phy_detect(dev);
  1714. /* then shut everything down to save power */
  1715. smc_shutdown(dev);
  1716. smc_phy_powerdown(dev);
  1717. /* Set default parameters */
  1718. lp->msg_enable = NETIF_MSG_LINK;
  1719. lp->ctl_rfduplx = 0;
  1720. lp->ctl_rspeed = 10;
  1721. if (lp->version >= (CHIP_91100 << 4)) {
  1722. lp->ctl_rfduplx = 1;
  1723. lp->ctl_rspeed = 100;
  1724. }
  1725. /* Grab the IRQ */
  1726. retval = request_irq(dev->irq, smc_interrupt, irq_flags, dev->name, dev);
  1727. if (retval)
  1728. goto err_out;
  1729. #ifdef CONFIG_ARCH_PXA
  1730. # ifdef SMC_USE_PXA_DMA
  1731. lp->cfg.flags |= SMC91X_USE_DMA;
  1732. # endif
  1733. if (lp->cfg.flags & SMC91X_USE_DMA) {
  1734. int dma = pxa_request_dma(dev->name, DMA_PRIO_LOW,
  1735. smc_pxa_dma_irq, NULL);
  1736. if (dma >= 0)
  1737. dev->dma = dma;
  1738. }
  1739. #endif
  1740. retval = register_netdev(dev);
  1741. if (retval == 0) {
  1742. /* now, print out the card info, in a short format.. */
  1743. printk("%s: %s (rev %d) at %p IRQ %d",
  1744. dev->name, version_string, revision_register & 0x0f,
  1745. lp->base, dev->irq);
  1746. if (dev->dma != (unsigned char)-1)
  1747. printk(" DMA %d", dev->dma);
  1748. printk("%s%s\n",
  1749. lp->cfg.flags & SMC91X_NOWAIT ? " [nowait]" : "",
  1750. THROTTLE_TX_PKTS ? " [throttle_tx]" : "");
  1751. if (!is_valid_ether_addr(dev->dev_addr)) {
  1752. printk("%s: Invalid ethernet MAC address. Please "
  1753. "set using ifconfig\n", dev->name);
  1754. } else {
  1755. /* Print the Ethernet address */
  1756. printk("%s: Ethernet addr: %pM\n",
  1757. dev->name, dev->dev_addr);
  1758. }
  1759. if (lp->phy_type == 0) {
  1760. PRINTK("%s: No PHY found\n", dev->name);
  1761. } else if ((lp->phy_type & 0xfffffff0) == 0x0016f840) {
  1762. PRINTK("%s: PHY LAN83C183 (LAN91C111 Internal)\n", dev->name);
  1763. } else if ((lp->phy_type & 0xfffffff0) == 0x02821c50) {
  1764. PRINTK("%s: PHY LAN83C180\n", dev->name);
  1765. }
  1766. }
  1767. err_out:
  1768. #ifdef CONFIG_ARCH_PXA
  1769. if (retval && dev->dma != (unsigned char)-1)
  1770. pxa_free_dma(dev->dma);
  1771. #endif
  1772. return retval;
  1773. }
  1774. static int smc_enable_device(struct platform_device *pdev)
  1775. {
  1776. struct net_device *ndev = platform_get_drvdata(pdev);
  1777. struct smc_local *lp = netdev_priv(ndev);
  1778. unsigned long flags;
  1779. unsigned char ecor, ecsr;
  1780. void __iomem *addr;
  1781. struct resource * res;
  1782. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-attrib");
  1783. if (!res)
  1784. return 0;
  1785. /*
  1786. * Map the attribute space. This is overkill, but clean.
  1787. */
  1788. addr = ioremap(res->start, ATTRIB_SIZE);
  1789. if (!addr)
  1790. return -ENOMEM;
  1791. /*
  1792. * Reset the device. We must disable IRQs around this
  1793. * since a reset causes the IRQ line become active.
  1794. */
  1795. local_irq_save(flags);
  1796. ecor = readb(addr + (ECOR << SMC_IO_SHIFT)) & ~ECOR_RESET;
  1797. writeb(ecor | ECOR_RESET, addr + (ECOR << SMC_IO_SHIFT));
  1798. readb(addr + (ECOR << SMC_IO_SHIFT));
  1799. /*
  1800. * Wait 100us for the chip to reset.
  1801. */
  1802. udelay(100);
  1803. /*
  1804. * The device will ignore all writes to the enable bit while
  1805. * reset is asserted, even if the reset bit is cleared in the
  1806. * same write. Must clear reset first, then enable the device.
  1807. */
  1808. writeb(ecor, addr + (ECOR << SMC_IO_SHIFT));
  1809. writeb(ecor | ECOR_ENABLE, addr + (ECOR << SMC_IO_SHIFT));
  1810. /*
  1811. * Set the appropriate byte/word mode.
  1812. */
  1813. ecsr = readb(addr + (ECSR << SMC_IO_SHIFT)) & ~ECSR_IOIS8;
  1814. if (!SMC_16BIT(lp))
  1815. ecsr |= ECSR_IOIS8;
  1816. writeb(ecsr, addr + (ECSR << SMC_IO_SHIFT));
  1817. local_irq_restore(flags);
  1818. iounmap(addr);
  1819. /*
  1820. * Wait for the chip to wake up. We could poll the control
  1821. * register in the main register space, but that isn't mapped
  1822. * yet. We know this is going to take 750us.
  1823. */
  1824. msleep(1);
  1825. return 0;
  1826. }
  1827. static int smc_request_attrib(struct platform_device *pdev,
  1828. struct net_device *ndev)
  1829. {
  1830. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-attrib");
  1831. struct smc_local *lp __maybe_unused = netdev_priv(ndev);
  1832. if (!res)
  1833. return 0;
  1834. if (!request_mem_region(res->start, ATTRIB_SIZE, CARDNAME))
  1835. return -EBUSY;
  1836. return 0;
  1837. }
  1838. static void smc_release_attrib(struct platform_device *pdev,
  1839. struct net_device *ndev)
  1840. {
  1841. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-attrib");
  1842. struct smc_local *lp __maybe_unused = netdev_priv(ndev);
  1843. if (res)
  1844. release_mem_region(res->start, ATTRIB_SIZE);
  1845. }
  1846. static inline void smc_request_datacs(struct platform_device *pdev, struct net_device *ndev)
  1847. {
  1848. if (SMC_CAN_USE_DATACS) {
  1849. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-data32");
  1850. struct smc_local *lp = netdev_priv(ndev);
  1851. if (!res)
  1852. return;
  1853. if(!request_mem_region(res->start, SMC_DATA_EXTENT, CARDNAME)) {
  1854. printk(KERN_INFO "%s: failed to request datacs memory region.\n", CARDNAME);
  1855. return;
  1856. }
  1857. lp->datacs = ioremap(res->start, SMC_DATA_EXTENT);
  1858. }
  1859. }
  1860. static void smc_release_datacs(struct platform_device *pdev, struct net_device *ndev)
  1861. {
  1862. if (SMC_CAN_USE_DATACS) {
  1863. struct smc_local *lp = netdev_priv(ndev);
  1864. struct resource * res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-data32");
  1865. if (lp->datacs)
  1866. iounmap(lp->datacs);
  1867. lp->datacs = NULL;
  1868. if (res)
  1869. release_mem_region(res->start, SMC_DATA_EXTENT);
  1870. }
  1871. }
  1872. /*
  1873. * smc_init(void)
  1874. * Input parameters:
  1875. * dev->base_addr == 0, try to find all possible locations
  1876. * dev->base_addr > 0x1ff, this is the address to check
  1877. * dev->base_addr == <anything else>, return failure code
  1878. *
  1879. * Output:
  1880. * 0 --> there is a device
  1881. * anything else, error
  1882. */
  1883. static int __devinit smc_drv_probe(struct platform_device *pdev)
  1884. {
  1885. struct smc91x_platdata *pd = pdev->dev.platform_data;
  1886. struct smc_local *lp;
  1887. struct net_device *ndev;
  1888. struct resource *res, *ires;
  1889. unsigned int __iomem *addr;
  1890. unsigned long irq_flags = SMC_IRQ_FLAGS;
  1891. int ret;
  1892. ndev = alloc_etherdev(sizeof(struct smc_local));
  1893. if (!ndev) {
  1894. printk("%s: could not allocate device.\n", CARDNAME);
  1895. ret = -ENOMEM;
  1896. goto out;
  1897. }
  1898. SET_NETDEV_DEV(ndev, &pdev->dev);
  1899. /* get configuration from platform data, only allow use of
  1900. * bus width if both SMC_CAN_USE_xxx and SMC91X_USE_xxx are set.
  1901. */
  1902. lp = netdev_priv(ndev);
  1903. if (pd) {
  1904. memcpy(&lp->cfg, pd, sizeof(lp->cfg));
  1905. lp->io_shift = SMC91X_IO_SHIFT(lp->cfg.flags);
  1906. } else {
  1907. lp->cfg.flags |= (SMC_CAN_USE_8BIT) ? SMC91X_USE_8BIT : 0;
  1908. lp->cfg.flags |= (SMC_CAN_USE_16BIT) ? SMC91X_USE_16BIT : 0;
  1909. lp->cfg.flags |= (SMC_CAN_USE_32BIT) ? SMC91X_USE_32BIT : 0;
  1910. lp->cfg.flags |= (nowait) ? SMC91X_NOWAIT : 0;
  1911. }
  1912. if (!lp->cfg.leda && !lp->cfg.ledb) {
  1913. lp->cfg.leda = RPC_LSA_DEFAULT;
  1914. lp->cfg.ledb = RPC_LSB_DEFAULT;
  1915. }
  1916. ndev->dma = (unsigned char)-1;
  1917. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-regs");
  1918. if (!res)
  1919. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1920. if (!res) {
  1921. ret = -ENODEV;
  1922. goto out_free_netdev;
  1923. }
  1924. if (!request_mem_region(res->start, SMC_IO_EXTENT, CARDNAME)) {
  1925. ret = -EBUSY;
  1926. goto out_free_netdev;
  1927. }
  1928. ires = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1929. if (!ires) {
  1930. ret = -ENODEV;
  1931. goto out_release_io;
  1932. }
  1933. ndev->irq = ires->start;
  1934. if (irq_flags == -1 || ires->flags & IRQF_TRIGGER_MASK)
  1935. irq_flags = ires->flags & IRQF_TRIGGER_MASK;
  1936. ret = smc_request_attrib(pdev, ndev);
  1937. if (ret)
  1938. goto out_release_io;
  1939. #if defined(CONFIG_SA1100_ASSABET)
  1940. NCR_0 |= NCR_ENET_OSC_EN;
  1941. #endif
  1942. platform_set_drvdata(pdev, ndev);
  1943. ret = smc_enable_device(pdev);
  1944. if (ret)
  1945. goto out_release_attrib;
  1946. addr = ioremap(res->start, SMC_IO_EXTENT);
  1947. if (!addr) {
  1948. ret = -ENOMEM;
  1949. goto out_release_attrib;
  1950. }
  1951. #ifdef CONFIG_ARCH_PXA
  1952. {
  1953. struct smc_local *lp = netdev_priv(ndev);
  1954. lp->device = &pdev->dev;
  1955. lp->physaddr = res->start;
  1956. }
  1957. #endif
  1958. ret = smc_probe(ndev, addr, irq_flags);
  1959. if (ret != 0)
  1960. goto out_iounmap;
  1961. smc_request_datacs(pdev, ndev);
  1962. return 0;
  1963. out_iounmap:
  1964. platform_set_drvdata(pdev, NULL);
  1965. iounmap(addr);
  1966. out_release_attrib:
  1967. smc_release_attrib(pdev, ndev);
  1968. out_release_io:
  1969. release_mem_region(res->start, SMC_IO_EXTENT);
  1970. out_free_netdev:
  1971. free_netdev(ndev);
  1972. out:
  1973. printk("%s: not found (%d).\n", CARDNAME, ret);
  1974. return ret;
  1975. }
  1976. static int __devexit smc_drv_remove(struct platform_device *pdev)
  1977. {
  1978. struct net_device *ndev = platform_get_drvdata(pdev);
  1979. struct smc_local *lp = netdev_priv(ndev);
  1980. struct resource *res;
  1981. platform_set_drvdata(pdev, NULL);
  1982. unregister_netdev(ndev);
  1983. free_irq(ndev->irq, ndev);
  1984. #ifdef CONFIG_ARCH_PXA
  1985. if (ndev->dma != (unsigned char)-1)
  1986. pxa_free_dma(ndev->dma);
  1987. #endif
  1988. iounmap(lp->base);
  1989. smc_release_datacs(pdev,ndev);
  1990. smc_release_attrib(pdev,ndev);
  1991. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "smc91x-regs");
  1992. if (!res)
  1993. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1994. release_mem_region(res->start, SMC_IO_EXTENT);
  1995. free_netdev(ndev);
  1996. return 0;
  1997. }
  1998. static int smc_drv_suspend(struct device *dev)
  1999. {
  2000. struct platform_device *pdev = to_platform_device(dev);
  2001. struct net_device *ndev = platform_get_drvdata(pdev);
  2002. if (ndev) {
  2003. if (netif_running(ndev)) {
  2004. netif_device_detach(ndev);
  2005. smc_shutdown(ndev);
  2006. smc_phy_powerdown(ndev);
  2007. }
  2008. }
  2009. return 0;
  2010. }
  2011. static int smc_drv_resume(struct device *dev)
  2012. {
  2013. struct platform_device *pdev = to_platform_device(dev);
  2014. struct net_device *ndev = platform_get_drvdata(pdev);
  2015. if (ndev) {
  2016. struct smc_local *lp = netdev_priv(ndev);
  2017. smc_enable_device(pdev);
  2018. if (netif_running(ndev)) {
  2019. smc_reset(ndev);
  2020. smc_enable(ndev);
  2021. if (lp->phy_type != 0)
  2022. smc_phy_configure(&lp->phy_configure);
  2023. netif_device_attach(ndev);
  2024. }
  2025. }
  2026. return 0;
  2027. }
  2028. #ifdef CONFIG_OF
  2029. static const struct of_device_id smc91x_match[] = {
  2030. { .compatible = "smsc,lan91c94", },
  2031. { .compatible = "smsc,lan91c111", },
  2032. {},
  2033. };
  2034. MODULE_DEVICE_TABLE(of, smc91x_match);
  2035. #else
  2036. #define smc91x_match NULL
  2037. #endif
  2038. static struct dev_pm_ops smc_drv_pm_ops = {
  2039. .suspend = smc_drv_suspend,
  2040. .resume = smc_drv_resume,
  2041. };
  2042. static struct platform_driver smc_driver = {
  2043. .probe = smc_drv_probe,
  2044. .remove = __devexit_p(smc_drv_remove),
  2045. .driver = {
  2046. .name = CARDNAME,
  2047. .owner = THIS_MODULE,
  2048. .pm = &smc_drv_pm_ops,
  2049. .of_match_table = smc91x_match,
  2050. },
  2051. };
  2052. static int __init smc_init(void)
  2053. {
  2054. return platform_driver_register(&smc_driver);
  2055. }
  2056. static void __exit smc_cleanup(void)
  2057. {
  2058. platform_driver_unregister(&smc_driver);
  2059. }
  2060. module_init(smc_init);
  2061. module_exit(smc_cleanup);