dp83640.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * Driver for the National Semiconductor DP83640 PHYTER
  3. *
  4. * Copyright (C) 2010 OMICRON electronics GmbH
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/ethtool.h>
  21. #include <linux/kernel.h>
  22. #include <linux/list.h>
  23. #include <linux/mii.h>
  24. #include <linux/module.h>
  25. #include <linux/net_tstamp.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/phy.h>
  28. #include <linux/ptp_classify.h>
  29. #include <linux/ptp_clock_kernel.h>
  30. #include "dp83640_reg.h"
  31. #define DP83640_PHY_ID 0x20005ce1
  32. #define PAGESEL 0x13
  33. #define LAYER4 0x02
  34. #define LAYER2 0x01
  35. #define MAX_RXTS 64
  36. #define N_EXT_TS 1
  37. #define PSF_PTPVER 2
  38. #define PSF_EVNT 0x4000
  39. #define PSF_RX 0x2000
  40. #define PSF_TX 0x1000
  41. #define EXT_EVENT 1
  42. #define EXT_GPIO 1
  43. #define CAL_EVENT 2
  44. #define CAL_GPIO 9
  45. #define CAL_TRIGGER 2
  46. /* phyter seems to miss the mark by 16 ns */
  47. #define ADJTIME_FIX 16
  48. #if defined(__BIG_ENDIAN)
  49. #define ENDIAN_FLAG 0
  50. #elif defined(__LITTLE_ENDIAN)
  51. #define ENDIAN_FLAG PSF_ENDIAN
  52. #endif
  53. #define SKB_PTP_TYPE(__skb) (*(unsigned int *)((__skb)->cb))
  54. struct phy_rxts {
  55. u16 ns_lo; /* ns[15:0] */
  56. u16 ns_hi; /* overflow[1:0], ns[29:16] */
  57. u16 sec_lo; /* sec[15:0] */
  58. u16 sec_hi; /* sec[31:16] */
  59. u16 seqid; /* sequenceId[15:0] */
  60. u16 msgtype; /* messageType[3:0], hash[11:0] */
  61. };
  62. struct phy_txts {
  63. u16 ns_lo; /* ns[15:0] */
  64. u16 ns_hi; /* overflow[1:0], ns[29:16] */
  65. u16 sec_lo; /* sec[15:0] */
  66. u16 sec_hi; /* sec[31:16] */
  67. };
  68. struct rxts {
  69. struct list_head list;
  70. unsigned long tmo;
  71. u64 ns;
  72. u16 seqid;
  73. u8 msgtype;
  74. u16 hash;
  75. };
  76. struct dp83640_clock;
  77. struct dp83640_private {
  78. struct list_head list;
  79. struct dp83640_clock *clock;
  80. struct phy_device *phydev;
  81. struct work_struct ts_work;
  82. int hwts_tx_en;
  83. int hwts_rx_en;
  84. int layer;
  85. int version;
  86. /* remember state of cfg0 during calibration */
  87. int cfg0;
  88. /* remember the last event time stamp */
  89. struct phy_txts edata;
  90. /* list of rx timestamps */
  91. struct list_head rxts;
  92. struct list_head rxpool;
  93. struct rxts rx_pool_data[MAX_RXTS];
  94. /* protects above three fields from concurrent access */
  95. spinlock_t rx_lock;
  96. /* queues of incoming and outgoing packets */
  97. struct sk_buff_head rx_queue;
  98. struct sk_buff_head tx_queue;
  99. };
  100. struct dp83640_clock {
  101. /* keeps the instance in the 'phyter_clocks' list */
  102. struct list_head list;
  103. /* we create one clock instance per MII bus */
  104. struct mii_bus *bus;
  105. /* protects extended registers from concurrent access */
  106. struct mutex extreg_lock;
  107. /* remembers which page was last selected */
  108. int page;
  109. /* our advertised capabilities */
  110. struct ptp_clock_info caps;
  111. /* protects the three fields below from concurrent access */
  112. struct mutex clock_lock;
  113. /* the one phyter from which we shall read */
  114. struct dp83640_private *chosen;
  115. /* list of the other attached phyters, not chosen */
  116. struct list_head phylist;
  117. /* reference to our PTP hardware clock */
  118. struct ptp_clock *ptp_clock;
  119. };
  120. /* globals */
  121. static int chosen_phy = -1;
  122. static ushort cal_gpio = 4;
  123. module_param(chosen_phy, int, 0444);
  124. module_param(cal_gpio, ushort, 0444);
  125. MODULE_PARM_DESC(chosen_phy, \
  126. "The address of the PHY to use for the ancillary clock features");
  127. MODULE_PARM_DESC(cal_gpio, \
  128. "Which GPIO line to use for synchronizing multiple PHYs");
  129. /* a list of clocks and a mutex to protect it */
  130. static LIST_HEAD(phyter_clocks);
  131. static DEFINE_MUTEX(phyter_clocks_lock);
  132. static void rx_timestamp_work(struct work_struct *work);
  133. /* extended register access functions */
  134. #define BROADCAST_ADDR 31
  135. static inline int broadcast_write(struct mii_bus *bus, u32 regnum, u16 val)
  136. {
  137. return mdiobus_write(bus, BROADCAST_ADDR, regnum, val);
  138. }
  139. /* Caller must hold extreg_lock. */
  140. static int ext_read(struct phy_device *phydev, int page, u32 regnum)
  141. {
  142. struct dp83640_private *dp83640 = phydev->priv;
  143. int val;
  144. if (dp83640->clock->page != page) {
  145. broadcast_write(phydev->bus, PAGESEL, page);
  146. dp83640->clock->page = page;
  147. }
  148. val = phy_read(phydev, regnum);
  149. return val;
  150. }
  151. /* Caller must hold extreg_lock. */
  152. static void ext_write(int broadcast, struct phy_device *phydev,
  153. int page, u32 regnum, u16 val)
  154. {
  155. struct dp83640_private *dp83640 = phydev->priv;
  156. if (dp83640->clock->page != page) {
  157. broadcast_write(phydev->bus, PAGESEL, page);
  158. dp83640->clock->page = page;
  159. }
  160. if (broadcast)
  161. broadcast_write(phydev->bus, regnum, val);
  162. else
  163. phy_write(phydev, regnum, val);
  164. }
  165. /* Caller must hold extreg_lock. */
  166. static int tdr_write(int bc, struct phy_device *dev,
  167. const struct timespec *ts, u16 cmd)
  168. {
  169. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec & 0xffff);/* ns[15:0] */
  170. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_nsec >> 16); /* ns[31:16] */
  171. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec & 0xffff); /* sec[15:0] */
  172. ext_write(bc, dev, PAGE4, PTP_TDR, ts->tv_sec >> 16); /* sec[31:16]*/
  173. ext_write(bc, dev, PAGE4, PTP_CTL, cmd);
  174. return 0;
  175. }
  176. /* convert phy timestamps into driver timestamps */
  177. static void phy2rxts(struct phy_rxts *p, struct rxts *rxts)
  178. {
  179. u32 sec;
  180. sec = p->sec_lo;
  181. sec |= p->sec_hi << 16;
  182. rxts->ns = p->ns_lo;
  183. rxts->ns |= (p->ns_hi & 0x3fff) << 16;
  184. rxts->ns += ((u64)sec) * 1000000000ULL;
  185. rxts->seqid = p->seqid;
  186. rxts->msgtype = (p->msgtype >> 12) & 0xf;
  187. rxts->hash = p->msgtype & 0x0fff;
  188. rxts->tmo = jiffies + 2;
  189. }
  190. static u64 phy2txts(struct phy_txts *p)
  191. {
  192. u64 ns;
  193. u32 sec;
  194. sec = p->sec_lo;
  195. sec |= p->sec_hi << 16;
  196. ns = p->ns_lo;
  197. ns |= (p->ns_hi & 0x3fff) << 16;
  198. ns += ((u64)sec) * 1000000000ULL;
  199. return ns;
  200. }
  201. /* ptp clock methods */
  202. static int ptp_dp83640_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  203. {
  204. struct dp83640_clock *clock =
  205. container_of(ptp, struct dp83640_clock, caps);
  206. struct phy_device *phydev = clock->chosen->phydev;
  207. u64 rate;
  208. int neg_adj = 0;
  209. u16 hi, lo;
  210. if (ppb < 0) {
  211. neg_adj = 1;
  212. ppb = -ppb;
  213. }
  214. rate = ppb;
  215. rate <<= 26;
  216. rate = div_u64(rate, 1953125);
  217. hi = (rate >> 16) & PTP_RATE_HI_MASK;
  218. if (neg_adj)
  219. hi |= PTP_RATE_DIR;
  220. lo = rate & 0xffff;
  221. mutex_lock(&clock->extreg_lock);
  222. ext_write(1, phydev, PAGE4, PTP_RATEH, hi);
  223. ext_write(1, phydev, PAGE4, PTP_RATEL, lo);
  224. mutex_unlock(&clock->extreg_lock);
  225. return 0;
  226. }
  227. static int ptp_dp83640_adjtime(struct ptp_clock_info *ptp, s64 delta)
  228. {
  229. struct dp83640_clock *clock =
  230. container_of(ptp, struct dp83640_clock, caps);
  231. struct phy_device *phydev = clock->chosen->phydev;
  232. struct timespec ts;
  233. int err;
  234. delta += ADJTIME_FIX;
  235. ts = ns_to_timespec(delta);
  236. mutex_lock(&clock->extreg_lock);
  237. err = tdr_write(1, phydev, &ts, PTP_STEP_CLK);
  238. mutex_unlock(&clock->extreg_lock);
  239. return err;
  240. }
  241. static int ptp_dp83640_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  242. {
  243. struct dp83640_clock *clock =
  244. container_of(ptp, struct dp83640_clock, caps);
  245. struct phy_device *phydev = clock->chosen->phydev;
  246. unsigned int val[4];
  247. mutex_lock(&clock->extreg_lock);
  248. ext_write(0, phydev, PAGE4, PTP_CTL, PTP_RD_CLK);
  249. val[0] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[15:0] */
  250. val[1] = ext_read(phydev, PAGE4, PTP_TDR); /* ns[31:16] */
  251. val[2] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[15:0] */
  252. val[3] = ext_read(phydev, PAGE4, PTP_TDR); /* sec[31:16] */
  253. mutex_unlock(&clock->extreg_lock);
  254. ts->tv_nsec = val[0] | (val[1] << 16);
  255. ts->tv_sec = val[2] | (val[3] << 16);
  256. return 0;
  257. }
  258. static int ptp_dp83640_settime(struct ptp_clock_info *ptp,
  259. const struct timespec *ts)
  260. {
  261. struct dp83640_clock *clock =
  262. container_of(ptp, struct dp83640_clock, caps);
  263. struct phy_device *phydev = clock->chosen->phydev;
  264. int err;
  265. mutex_lock(&clock->extreg_lock);
  266. err = tdr_write(1, phydev, ts, PTP_LOAD_CLK);
  267. mutex_unlock(&clock->extreg_lock);
  268. return err;
  269. }
  270. static int ptp_dp83640_enable(struct ptp_clock_info *ptp,
  271. struct ptp_clock_request *rq, int on)
  272. {
  273. struct dp83640_clock *clock =
  274. container_of(ptp, struct dp83640_clock, caps);
  275. struct phy_device *phydev = clock->chosen->phydev;
  276. u16 evnt;
  277. switch (rq->type) {
  278. case PTP_CLK_REQ_EXTTS:
  279. if (rq->extts.index != 0)
  280. return -EINVAL;
  281. evnt = EVNT_WR | (EXT_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
  282. if (on) {
  283. evnt |= (EXT_GPIO & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
  284. evnt |= EVNT_RISE;
  285. }
  286. ext_write(0, phydev, PAGE5, PTP_EVNT, evnt);
  287. return 0;
  288. default:
  289. break;
  290. }
  291. return -EOPNOTSUPP;
  292. }
  293. static u8 status_frame_dst[6] = { 0x01, 0x1B, 0x19, 0x00, 0x00, 0x00 };
  294. static u8 status_frame_src[6] = { 0x08, 0x00, 0x17, 0x0B, 0x6B, 0x0F };
  295. static void enable_status_frames(struct phy_device *phydev, bool on)
  296. {
  297. u16 cfg0 = 0, ver;
  298. if (on)
  299. cfg0 = PSF_EVNT_EN | PSF_RXTS_EN | PSF_TXTS_EN | ENDIAN_FLAG;
  300. ver = (PSF_PTPVER & VERSIONPTP_MASK) << VERSIONPTP_SHIFT;
  301. ext_write(0, phydev, PAGE5, PSF_CFG0, cfg0);
  302. ext_write(0, phydev, PAGE6, PSF_CFG1, ver);
  303. if (!phydev->attached_dev) {
  304. pr_warning("dp83640: expected to find an attached netdevice\n");
  305. return;
  306. }
  307. if (on) {
  308. if (dev_mc_add(phydev->attached_dev, status_frame_dst))
  309. pr_warning("dp83640: failed to add mc address\n");
  310. } else {
  311. if (dev_mc_del(phydev->attached_dev, status_frame_dst))
  312. pr_warning("dp83640: failed to delete mc address\n");
  313. }
  314. }
  315. static bool is_status_frame(struct sk_buff *skb, int type)
  316. {
  317. struct ethhdr *h = eth_hdr(skb);
  318. if (PTP_CLASS_V2_L2 == type &&
  319. !memcmp(h->h_source, status_frame_src, sizeof(status_frame_src)))
  320. return true;
  321. else
  322. return false;
  323. }
  324. static int expired(struct rxts *rxts)
  325. {
  326. return time_after(jiffies, rxts->tmo);
  327. }
  328. /* Caller must hold rx_lock. */
  329. static void prune_rx_ts(struct dp83640_private *dp83640)
  330. {
  331. struct list_head *this, *next;
  332. struct rxts *rxts;
  333. list_for_each_safe(this, next, &dp83640->rxts) {
  334. rxts = list_entry(this, struct rxts, list);
  335. if (expired(rxts)) {
  336. list_del_init(&rxts->list);
  337. list_add(&rxts->list, &dp83640->rxpool);
  338. }
  339. }
  340. }
  341. /* synchronize the phyters so they act as one clock */
  342. static void enable_broadcast(struct phy_device *phydev, int init_page, int on)
  343. {
  344. int val;
  345. phy_write(phydev, PAGESEL, 0);
  346. val = phy_read(phydev, PHYCR2);
  347. if (on)
  348. val |= BC_WRITE;
  349. else
  350. val &= ~BC_WRITE;
  351. phy_write(phydev, PHYCR2, val);
  352. phy_write(phydev, PAGESEL, init_page);
  353. }
  354. static void recalibrate(struct dp83640_clock *clock)
  355. {
  356. s64 now, diff;
  357. struct phy_txts event_ts;
  358. struct timespec ts;
  359. struct list_head *this;
  360. struct dp83640_private *tmp;
  361. struct phy_device *master = clock->chosen->phydev;
  362. u16 cfg0, evnt, ptp_trig, trigger, val;
  363. trigger = CAL_TRIGGER;
  364. mutex_lock(&clock->extreg_lock);
  365. /*
  366. * enable broadcast, disable status frames, enable ptp clock
  367. */
  368. list_for_each(this, &clock->phylist) {
  369. tmp = list_entry(this, struct dp83640_private, list);
  370. enable_broadcast(tmp->phydev, clock->page, 1);
  371. tmp->cfg0 = ext_read(tmp->phydev, PAGE5, PSF_CFG0);
  372. ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, 0);
  373. ext_write(0, tmp->phydev, PAGE4, PTP_CTL, PTP_ENABLE);
  374. }
  375. enable_broadcast(master, clock->page, 1);
  376. cfg0 = ext_read(master, PAGE5, PSF_CFG0);
  377. ext_write(0, master, PAGE5, PSF_CFG0, 0);
  378. ext_write(0, master, PAGE4, PTP_CTL, PTP_ENABLE);
  379. /*
  380. * enable an event timestamp
  381. */
  382. evnt = EVNT_WR | EVNT_RISE | EVNT_SINGLE;
  383. evnt |= (CAL_EVENT & EVNT_SEL_MASK) << EVNT_SEL_SHIFT;
  384. evnt |= (cal_gpio & EVNT_GPIO_MASK) << EVNT_GPIO_SHIFT;
  385. list_for_each(this, &clock->phylist) {
  386. tmp = list_entry(this, struct dp83640_private, list);
  387. ext_write(0, tmp->phydev, PAGE5, PTP_EVNT, evnt);
  388. }
  389. ext_write(0, master, PAGE5, PTP_EVNT, evnt);
  390. /*
  391. * configure a trigger
  392. */
  393. ptp_trig = TRIG_WR | TRIG_IF_LATE | TRIG_PULSE;
  394. ptp_trig |= (trigger & TRIG_CSEL_MASK) << TRIG_CSEL_SHIFT;
  395. ptp_trig |= (cal_gpio & TRIG_GPIO_MASK) << TRIG_GPIO_SHIFT;
  396. ext_write(0, master, PAGE5, PTP_TRIG, ptp_trig);
  397. /* load trigger */
  398. val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
  399. val |= TRIG_LOAD;
  400. ext_write(0, master, PAGE4, PTP_CTL, val);
  401. /* enable trigger */
  402. val &= ~TRIG_LOAD;
  403. val |= TRIG_EN;
  404. ext_write(0, master, PAGE4, PTP_CTL, val);
  405. /* disable trigger */
  406. val = (trigger & TRIG_SEL_MASK) << TRIG_SEL_SHIFT;
  407. val |= TRIG_DIS;
  408. ext_write(0, master, PAGE4, PTP_CTL, val);
  409. /*
  410. * read out and correct offsets
  411. */
  412. val = ext_read(master, PAGE4, PTP_STS);
  413. pr_info("master PTP_STS 0x%04hx", val);
  414. val = ext_read(master, PAGE4, PTP_ESTS);
  415. pr_info("master PTP_ESTS 0x%04hx", val);
  416. event_ts.ns_lo = ext_read(master, PAGE4, PTP_EDATA);
  417. event_ts.ns_hi = ext_read(master, PAGE4, PTP_EDATA);
  418. event_ts.sec_lo = ext_read(master, PAGE4, PTP_EDATA);
  419. event_ts.sec_hi = ext_read(master, PAGE4, PTP_EDATA);
  420. now = phy2txts(&event_ts);
  421. list_for_each(this, &clock->phylist) {
  422. tmp = list_entry(this, struct dp83640_private, list);
  423. val = ext_read(tmp->phydev, PAGE4, PTP_STS);
  424. pr_info("slave PTP_STS 0x%04hx", val);
  425. val = ext_read(tmp->phydev, PAGE4, PTP_ESTS);
  426. pr_info("slave PTP_ESTS 0x%04hx", val);
  427. event_ts.ns_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  428. event_ts.ns_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  429. event_ts.sec_lo = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  430. event_ts.sec_hi = ext_read(tmp->phydev, PAGE4, PTP_EDATA);
  431. diff = now - (s64) phy2txts(&event_ts);
  432. pr_info("slave offset %lld nanoseconds\n", diff);
  433. diff += ADJTIME_FIX;
  434. ts = ns_to_timespec(diff);
  435. tdr_write(0, tmp->phydev, &ts, PTP_STEP_CLK);
  436. }
  437. /*
  438. * restore status frames
  439. */
  440. list_for_each(this, &clock->phylist) {
  441. tmp = list_entry(this, struct dp83640_private, list);
  442. ext_write(0, tmp->phydev, PAGE5, PSF_CFG0, tmp->cfg0);
  443. }
  444. ext_write(0, master, PAGE5, PSF_CFG0, cfg0);
  445. mutex_unlock(&clock->extreg_lock);
  446. }
  447. /* time stamping methods */
  448. static int decode_evnt(struct dp83640_private *dp83640,
  449. void *data, u16 ests)
  450. {
  451. struct phy_txts *phy_txts;
  452. struct ptp_clock_event event;
  453. int words = (ests >> EVNT_TS_LEN_SHIFT) & EVNT_TS_LEN_MASK;
  454. u16 ext_status = 0;
  455. if (ests & MULT_EVNT) {
  456. ext_status = *(u16 *) data;
  457. data += sizeof(ext_status);
  458. }
  459. phy_txts = data;
  460. switch (words) { /* fall through in every case */
  461. case 3:
  462. dp83640->edata.sec_hi = phy_txts->sec_hi;
  463. case 2:
  464. dp83640->edata.sec_lo = phy_txts->sec_lo;
  465. case 1:
  466. dp83640->edata.ns_hi = phy_txts->ns_hi;
  467. case 0:
  468. dp83640->edata.ns_lo = phy_txts->ns_lo;
  469. }
  470. event.type = PTP_CLOCK_EXTTS;
  471. event.index = 0;
  472. event.timestamp = phy2txts(&dp83640->edata);
  473. ptp_clock_event(dp83640->clock->ptp_clock, &event);
  474. words = ext_status ? words + 2 : words + 1;
  475. return words * sizeof(u16);
  476. }
  477. static void decode_rxts(struct dp83640_private *dp83640,
  478. struct phy_rxts *phy_rxts)
  479. {
  480. struct rxts *rxts;
  481. unsigned long flags;
  482. spin_lock_irqsave(&dp83640->rx_lock, flags);
  483. prune_rx_ts(dp83640);
  484. if (list_empty(&dp83640->rxpool)) {
  485. pr_warning("dp83640: rx timestamp pool is empty\n");
  486. goto out;
  487. }
  488. rxts = list_first_entry(&dp83640->rxpool, struct rxts, list);
  489. list_del_init(&rxts->list);
  490. phy2rxts(phy_rxts, rxts);
  491. list_add_tail(&rxts->list, &dp83640->rxts);
  492. out:
  493. spin_unlock_irqrestore(&dp83640->rx_lock, flags);
  494. }
  495. static void decode_txts(struct dp83640_private *dp83640,
  496. struct phy_txts *phy_txts)
  497. {
  498. struct skb_shared_hwtstamps shhwtstamps;
  499. struct sk_buff *skb;
  500. u64 ns;
  501. /* We must already have the skb that triggered this. */
  502. skb = skb_dequeue(&dp83640->tx_queue);
  503. if (!skb) {
  504. pr_warning("dp83640: have timestamp but tx_queue empty\n");
  505. return;
  506. }
  507. ns = phy2txts(phy_txts);
  508. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  509. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  510. skb_complete_tx_timestamp(skb, &shhwtstamps);
  511. }
  512. static void decode_status_frame(struct dp83640_private *dp83640,
  513. struct sk_buff *skb)
  514. {
  515. struct phy_rxts *phy_rxts;
  516. struct phy_txts *phy_txts;
  517. u8 *ptr;
  518. int len, size;
  519. u16 ests, type;
  520. ptr = skb->data + 2;
  521. for (len = skb_headlen(skb) - 2; len > sizeof(type); len -= size) {
  522. type = *(u16 *)ptr;
  523. ests = type & 0x0fff;
  524. type = type & 0xf000;
  525. len -= sizeof(type);
  526. ptr += sizeof(type);
  527. if (PSF_RX == type && len >= sizeof(*phy_rxts)) {
  528. phy_rxts = (struct phy_rxts *) ptr;
  529. decode_rxts(dp83640, phy_rxts);
  530. size = sizeof(*phy_rxts);
  531. } else if (PSF_TX == type && len >= sizeof(*phy_txts)) {
  532. phy_txts = (struct phy_txts *) ptr;
  533. decode_txts(dp83640, phy_txts);
  534. size = sizeof(*phy_txts);
  535. } else if (PSF_EVNT == type && len >= sizeof(*phy_txts)) {
  536. size = decode_evnt(dp83640, ptr, ests);
  537. } else {
  538. size = 0;
  539. break;
  540. }
  541. ptr += size;
  542. }
  543. }
  544. static int match(struct sk_buff *skb, unsigned int type, struct rxts *rxts)
  545. {
  546. u16 *seqid;
  547. unsigned int offset;
  548. u8 *msgtype, *data = skb_mac_header(skb);
  549. /* check sequenceID, messageType, 12 bit hash of offset 20-29 */
  550. switch (type) {
  551. case PTP_CLASS_V1_IPV4:
  552. case PTP_CLASS_V2_IPV4:
  553. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  554. break;
  555. case PTP_CLASS_V1_IPV6:
  556. case PTP_CLASS_V2_IPV6:
  557. offset = OFF_PTP6;
  558. break;
  559. case PTP_CLASS_V2_L2:
  560. offset = ETH_HLEN;
  561. break;
  562. case PTP_CLASS_V2_VLAN:
  563. offset = ETH_HLEN + VLAN_HLEN;
  564. break;
  565. default:
  566. return 0;
  567. }
  568. if (skb->len + ETH_HLEN < offset + OFF_PTP_SEQUENCE_ID + sizeof(*seqid))
  569. return 0;
  570. if (unlikely(type & PTP_CLASS_V1))
  571. msgtype = data + offset + OFF_PTP_CONTROL;
  572. else
  573. msgtype = data + offset;
  574. seqid = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  575. return (rxts->msgtype == (*msgtype & 0xf) &&
  576. rxts->seqid == ntohs(*seqid));
  577. }
  578. static void dp83640_free_clocks(void)
  579. {
  580. struct dp83640_clock *clock;
  581. struct list_head *this, *next;
  582. mutex_lock(&phyter_clocks_lock);
  583. list_for_each_safe(this, next, &phyter_clocks) {
  584. clock = list_entry(this, struct dp83640_clock, list);
  585. if (!list_empty(&clock->phylist)) {
  586. pr_warning("phy list non-empty while unloading");
  587. BUG();
  588. }
  589. list_del(&clock->list);
  590. mutex_destroy(&clock->extreg_lock);
  591. mutex_destroy(&clock->clock_lock);
  592. put_device(&clock->bus->dev);
  593. kfree(clock);
  594. }
  595. mutex_unlock(&phyter_clocks_lock);
  596. }
  597. static void dp83640_clock_init(struct dp83640_clock *clock, struct mii_bus *bus)
  598. {
  599. INIT_LIST_HEAD(&clock->list);
  600. clock->bus = bus;
  601. mutex_init(&clock->extreg_lock);
  602. mutex_init(&clock->clock_lock);
  603. INIT_LIST_HEAD(&clock->phylist);
  604. clock->caps.owner = THIS_MODULE;
  605. sprintf(clock->caps.name, "dp83640 timer");
  606. clock->caps.max_adj = 1953124;
  607. clock->caps.n_alarm = 0;
  608. clock->caps.n_ext_ts = N_EXT_TS;
  609. clock->caps.n_per_out = 0;
  610. clock->caps.pps = 0;
  611. clock->caps.adjfreq = ptp_dp83640_adjfreq;
  612. clock->caps.adjtime = ptp_dp83640_adjtime;
  613. clock->caps.gettime = ptp_dp83640_gettime;
  614. clock->caps.settime = ptp_dp83640_settime;
  615. clock->caps.enable = ptp_dp83640_enable;
  616. /*
  617. * Get a reference to this bus instance.
  618. */
  619. get_device(&bus->dev);
  620. }
  621. static int choose_this_phy(struct dp83640_clock *clock,
  622. struct phy_device *phydev)
  623. {
  624. if (chosen_phy == -1 && !clock->chosen)
  625. return 1;
  626. if (chosen_phy == phydev->addr)
  627. return 1;
  628. return 0;
  629. }
  630. static struct dp83640_clock *dp83640_clock_get(struct dp83640_clock *clock)
  631. {
  632. if (clock)
  633. mutex_lock(&clock->clock_lock);
  634. return clock;
  635. }
  636. /*
  637. * Look up and lock a clock by bus instance.
  638. * If there is no clock for this bus, then create it first.
  639. */
  640. static struct dp83640_clock *dp83640_clock_get_bus(struct mii_bus *bus)
  641. {
  642. struct dp83640_clock *clock = NULL, *tmp;
  643. struct list_head *this;
  644. mutex_lock(&phyter_clocks_lock);
  645. list_for_each(this, &phyter_clocks) {
  646. tmp = list_entry(this, struct dp83640_clock, list);
  647. if (tmp->bus == bus) {
  648. clock = tmp;
  649. break;
  650. }
  651. }
  652. if (clock)
  653. goto out;
  654. clock = kzalloc(sizeof(struct dp83640_clock), GFP_KERNEL);
  655. if (!clock)
  656. goto out;
  657. dp83640_clock_init(clock, bus);
  658. list_add_tail(&phyter_clocks, &clock->list);
  659. out:
  660. mutex_unlock(&phyter_clocks_lock);
  661. return dp83640_clock_get(clock);
  662. }
  663. static void dp83640_clock_put(struct dp83640_clock *clock)
  664. {
  665. mutex_unlock(&clock->clock_lock);
  666. }
  667. static int dp83640_probe(struct phy_device *phydev)
  668. {
  669. struct dp83640_clock *clock;
  670. struct dp83640_private *dp83640;
  671. int err = -ENOMEM, i;
  672. if (phydev->addr == BROADCAST_ADDR)
  673. return 0;
  674. clock = dp83640_clock_get_bus(phydev->bus);
  675. if (!clock)
  676. goto no_clock;
  677. dp83640 = kzalloc(sizeof(struct dp83640_private), GFP_KERNEL);
  678. if (!dp83640)
  679. goto no_memory;
  680. dp83640->phydev = phydev;
  681. INIT_WORK(&dp83640->ts_work, rx_timestamp_work);
  682. INIT_LIST_HEAD(&dp83640->rxts);
  683. INIT_LIST_HEAD(&dp83640->rxpool);
  684. for (i = 0; i < MAX_RXTS; i++)
  685. list_add(&dp83640->rx_pool_data[i].list, &dp83640->rxpool);
  686. phydev->priv = dp83640;
  687. spin_lock_init(&dp83640->rx_lock);
  688. skb_queue_head_init(&dp83640->rx_queue);
  689. skb_queue_head_init(&dp83640->tx_queue);
  690. dp83640->clock = clock;
  691. if (choose_this_phy(clock, phydev)) {
  692. clock->chosen = dp83640;
  693. clock->ptp_clock = ptp_clock_register(&clock->caps);
  694. if (IS_ERR(clock->ptp_clock)) {
  695. err = PTR_ERR(clock->ptp_clock);
  696. goto no_register;
  697. }
  698. } else
  699. list_add_tail(&dp83640->list, &clock->phylist);
  700. if (clock->chosen && !list_empty(&clock->phylist))
  701. recalibrate(clock);
  702. else
  703. enable_broadcast(dp83640->phydev, clock->page, 1);
  704. dp83640_clock_put(clock);
  705. return 0;
  706. no_register:
  707. clock->chosen = NULL;
  708. kfree(dp83640);
  709. no_memory:
  710. dp83640_clock_put(clock);
  711. no_clock:
  712. return err;
  713. }
  714. static void dp83640_remove(struct phy_device *phydev)
  715. {
  716. struct dp83640_clock *clock;
  717. struct list_head *this, *next;
  718. struct dp83640_private *tmp, *dp83640 = phydev->priv;
  719. struct sk_buff *skb;
  720. if (phydev->addr == BROADCAST_ADDR)
  721. return;
  722. enable_status_frames(phydev, false);
  723. cancel_work_sync(&dp83640->ts_work);
  724. while ((skb = skb_dequeue(&dp83640->rx_queue)) != NULL)
  725. kfree_skb(skb);
  726. while ((skb = skb_dequeue(&dp83640->tx_queue)) != NULL)
  727. skb_complete_tx_timestamp(skb, NULL);
  728. clock = dp83640_clock_get(dp83640->clock);
  729. if (dp83640 == clock->chosen) {
  730. ptp_clock_unregister(clock->ptp_clock);
  731. clock->chosen = NULL;
  732. } else {
  733. list_for_each_safe(this, next, &clock->phylist) {
  734. tmp = list_entry(this, struct dp83640_private, list);
  735. if (tmp == dp83640) {
  736. list_del_init(&tmp->list);
  737. break;
  738. }
  739. }
  740. }
  741. dp83640_clock_put(clock);
  742. kfree(dp83640);
  743. }
  744. static int dp83640_hwtstamp(struct phy_device *phydev, struct ifreq *ifr)
  745. {
  746. struct dp83640_private *dp83640 = phydev->priv;
  747. struct hwtstamp_config cfg;
  748. u16 txcfg0, rxcfg0;
  749. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  750. return -EFAULT;
  751. if (cfg.flags) /* reserved for future extensions */
  752. return -EINVAL;
  753. switch (cfg.tx_type) {
  754. case HWTSTAMP_TX_OFF:
  755. dp83640->hwts_tx_en = 0;
  756. break;
  757. case HWTSTAMP_TX_ON:
  758. dp83640->hwts_tx_en = 1;
  759. break;
  760. default:
  761. return -ERANGE;
  762. }
  763. switch (cfg.rx_filter) {
  764. case HWTSTAMP_FILTER_NONE:
  765. dp83640->hwts_rx_en = 0;
  766. dp83640->layer = 0;
  767. dp83640->version = 0;
  768. break;
  769. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  770. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  771. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  772. dp83640->hwts_rx_en = 1;
  773. dp83640->layer = LAYER4;
  774. dp83640->version = 1;
  775. break;
  776. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  777. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  778. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  779. dp83640->hwts_rx_en = 1;
  780. dp83640->layer = LAYER4;
  781. dp83640->version = 2;
  782. break;
  783. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  784. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  785. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  786. dp83640->hwts_rx_en = 1;
  787. dp83640->layer = LAYER2;
  788. dp83640->version = 2;
  789. break;
  790. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  791. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  792. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  793. dp83640->hwts_rx_en = 1;
  794. dp83640->layer = LAYER4|LAYER2;
  795. dp83640->version = 2;
  796. break;
  797. default:
  798. return -ERANGE;
  799. }
  800. txcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
  801. rxcfg0 = (dp83640->version & TX_PTP_VER_MASK) << TX_PTP_VER_SHIFT;
  802. if (dp83640->layer & LAYER2) {
  803. txcfg0 |= TX_L2_EN;
  804. rxcfg0 |= RX_L2_EN;
  805. }
  806. if (dp83640->layer & LAYER4) {
  807. txcfg0 |= TX_IPV6_EN | TX_IPV4_EN;
  808. rxcfg0 |= RX_IPV6_EN | RX_IPV4_EN;
  809. }
  810. if (dp83640->hwts_tx_en)
  811. txcfg0 |= TX_TS_EN;
  812. if (dp83640->hwts_rx_en)
  813. rxcfg0 |= RX_TS_EN;
  814. mutex_lock(&dp83640->clock->extreg_lock);
  815. if (dp83640->hwts_tx_en || dp83640->hwts_rx_en) {
  816. enable_status_frames(phydev, true);
  817. ext_write(0, phydev, PAGE4, PTP_CTL, PTP_ENABLE);
  818. }
  819. ext_write(0, phydev, PAGE5, PTP_TXCFG0, txcfg0);
  820. ext_write(0, phydev, PAGE5, PTP_RXCFG0, rxcfg0);
  821. mutex_unlock(&dp83640->clock->extreg_lock);
  822. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  823. }
  824. static void rx_timestamp_work(struct work_struct *work)
  825. {
  826. struct dp83640_private *dp83640 =
  827. container_of(work, struct dp83640_private, ts_work);
  828. struct list_head *this, *next;
  829. struct rxts *rxts;
  830. struct skb_shared_hwtstamps *shhwtstamps;
  831. struct sk_buff *skb;
  832. unsigned int type;
  833. unsigned long flags;
  834. /* Deliver each deferred packet, with or without a time stamp. */
  835. while ((skb = skb_dequeue(&dp83640->rx_queue)) != NULL) {
  836. type = SKB_PTP_TYPE(skb);
  837. spin_lock_irqsave(&dp83640->rx_lock, flags);
  838. list_for_each_safe(this, next, &dp83640->rxts) {
  839. rxts = list_entry(this, struct rxts, list);
  840. if (match(skb, type, rxts)) {
  841. shhwtstamps = skb_hwtstamps(skb);
  842. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  843. shhwtstamps->hwtstamp = ns_to_ktime(rxts->ns);
  844. list_del_init(&rxts->list);
  845. list_add(&rxts->list, &dp83640->rxpool);
  846. break;
  847. }
  848. }
  849. spin_unlock_irqrestore(&dp83640->rx_lock, flags);
  850. netif_rx(skb);
  851. }
  852. /* Clear out expired time stamps. */
  853. spin_lock_irqsave(&dp83640->rx_lock, flags);
  854. prune_rx_ts(dp83640);
  855. spin_unlock_irqrestore(&dp83640->rx_lock, flags);
  856. }
  857. static bool dp83640_rxtstamp(struct phy_device *phydev,
  858. struct sk_buff *skb, int type)
  859. {
  860. struct dp83640_private *dp83640 = phydev->priv;
  861. if (!dp83640->hwts_rx_en)
  862. return false;
  863. if (is_status_frame(skb, type)) {
  864. decode_status_frame(dp83640, skb);
  865. kfree_skb(skb);
  866. return true;
  867. }
  868. SKB_PTP_TYPE(skb) = type;
  869. skb_queue_tail(&dp83640->rx_queue, skb);
  870. schedule_work(&dp83640->ts_work);
  871. return true;
  872. }
  873. static void dp83640_txtstamp(struct phy_device *phydev,
  874. struct sk_buff *skb, int type)
  875. {
  876. struct dp83640_private *dp83640 = phydev->priv;
  877. if (!dp83640->hwts_tx_en) {
  878. skb_complete_tx_timestamp(skb, NULL);
  879. return;
  880. }
  881. skb_queue_tail(&dp83640->tx_queue, skb);
  882. schedule_work(&dp83640->ts_work);
  883. }
  884. static struct phy_driver dp83640_driver = {
  885. .phy_id = DP83640_PHY_ID,
  886. .phy_id_mask = 0xfffffff0,
  887. .name = "NatSemi DP83640",
  888. .features = PHY_BASIC_FEATURES,
  889. .flags = 0,
  890. .probe = dp83640_probe,
  891. .remove = dp83640_remove,
  892. .config_aneg = genphy_config_aneg,
  893. .read_status = genphy_read_status,
  894. .hwtstamp = dp83640_hwtstamp,
  895. .rxtstamp = dp83640_rxtstamp,
  896. .txtstamp = dp83640_txtstamp,
  897. .driver = {.owner = THIS_MODULE,}
  898. };
  899. static int __init dp83640_init(void)
  900. {
  901. return phy_driver_register(&dp83640_driver);
  902. }
  903. static void __exit dp83640_exit(void)
  904. {
  905. dp83640_free_clocks();
  906. phy_driver_unregister(&dp83640_driver);
  907. }
  908. MODULE_DESCRIPTION("National Semiconductor DP83640 PHY driver");
  909. MODULE_AUTHOR("Richard Cochran <richard.cochran@omicron.at>");
  910. MODULE_LICENSE("GPL");
  911. module_init(dp83640_init);
  912. module_exit(dp83640_exit);
  913. static struct mdio_device_id __maybe_unused dp83640_tbl[] = {
  914. { DP83640_PHY_ID, 0xfffffff0 },
  915. { }
  916. };
  917. MODULE_DEVICE_TABLE(mdio, dp83640_tbl);