netxen_nic.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called "COPYING".
  23. *
  24. */
  25. #ifndef _NETXEN_NIC_H_
  26. #define _NETXEN_NIC_H_
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/types.h>
  30. #include <linux/ioport.h>
  31. #include <linux/pci.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/ip.h>
  35. #include <linux/in.h>
  36. #include <linux/tcp.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/firmware.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/mii.h>
  41. #include <linux/timer.h>
  42. #include <linux/vmalloc.h>
  43. #include <asm/io.h>
  44. #include <asm/byteorder.h>
  45. #include "netxen_nic_hdr.h"
  46. #include "netxen_nic_hw.h"
  47. #define _NETXEN_NIC_LINUX_MAJOR 4
  48. #define _NETXEN_NIC_LINUX_MINOR 0
  49. #define _NETXEN_NIC_LINUX_SUBVERSION 75
  50. #define NETXEN_NIC_LINUX_VERSIONID "4.0.75"
  51. #define NETXEN_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  52. #define _major(v) (((v) >> 24) & 0xff)
  53. #define _minor(v) (((v) >> 16) & 0xff)
  54. #define _build(v) ((v) & 0xffff)
  55. /* version in image has weird encoding:
  56. * 7:0 - major
  57. * 15:8 - minor
  58. * 31:16 - build (little endian)
  59. */
  60. #define NETXEN_DECODE_VERSION(v) \
  61. NETXEN_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  62. #define NETXEN_NUM_FLASH_SECTORS (64)
  63. #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024)
  64. #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \
  65. * NETXEN_FLASH_SECTOR_SIZE)
  66. #define RCV_DESC_RINGSIZE(rds_ring) \
  67. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  68. #define RCV_BUFF_RINGSIZE(rds_ring) \
  69. (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc)
  70. #define STATUS_DESC_RINGSIZE(sds_ring) \
  71. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  72. #define TX_BUFF_RINGSIZE(tx_ring) \
  73. (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc)
  74. #define TX_DESC_RINGSIZE(tx_ring) \
  75. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  76. #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a)))
  77. #define NETXEN_RCV_PRODUCER_OFFSET 0
  78. #define NETXEN_RCV_PEG_DB_ID 2
  79. #define NETXEN_HOST_DUMMY_DMA_SIZE 1024
  80. #define FLASH_SUCCESS 0
  81. #define ADDR_IN_WINDOW1(off) \
  82. ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0
  83. #define ADDR_IN_RANGE(addr, low, high) \
  84. (((addr) < (high)) && ((addr) >= (low)))
  85. /*
  86. * normalize a 64MB crb address to 32MB PCI window
  87. * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1
  88. */
  89. #define NETXEN_CRB_NORMAL(reg) \
  90. ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST)
  91. #define NETXEN_CRB_NORMALIZE(adapter, reg) \
  92. pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg))
  93. #define DB_NORMALIZE(adapter, off) \
  94. (adapter->ahw.db_base + (off))
  95. #define NX_P2_C0 0x24
  96. #define NX_P2_C1 0x25
  97. #define NX_P3_A0 0x30
  98. #define NX_P3_A2 0x30
  99. #define NX_P3_B0 0x40
  100. #define NX_P3_B1 0x41
  101. #define NX_P3_B2 0x42
  102. #define NX_P3P_A0 0x50
  103. #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1)
  104. #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0)
  105. #define NX_IS_REVISION_P3P(REVISION) (REVISION >= NX_P3P_A0)
  106. #define FIRST_PAGE_GROUP_START 0
  107. #define FIRST_PAGE_GROUP_END 0x100000
  108. #define SECOND_PAGE_GROUP_START 0x6000000
  109. #define SECOND_PAGE_GROUP_END 0x68BC000
  110. #define THIRD_PAGE_GROUP_START 0x70E4000
  111. #define THIRD_PAGE_GROUP_END 0x8000000
  112. #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START
  113. #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START
  114. #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START
  115. #define P2_MAX_MTU (8000)
  116. #define P3_MAX_MTU (9600)
  117. #define NX_ETHERMTU 1500
  118. #define NX_MAX_ETHERHDR 32 /* This contains some padding */
  119. #define NX_P2_RX_BUF_MAX_LEN 1760
  120. #define NX_P3_RX_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU)
  121. #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU)
  122. #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU)
  123. #define NX_CT_DEFAULT_RX_BUF_LEN 2048
  124. #define NX_LRO_BUFFER_EXTRA 2048
  125. #define NX_RX_LRO_BUFFER_LENGTH (8060)
  126. /*
  127. * Maximum number of ring contexts
  128. */
  129. #define MAX_RING_CTX 1
  130. /* Opcodes to be used with the commands */
  131. #define TX_ETHER_PKT 0x01
  132. #define TX_TCP_PKT 0x02
  133. #define TX_UDP_PKT 0x03
  134. #define TX_IP_PKT 0x04
  135. #define TX_TCP_LSO 0x05
  136. #define TX_TCP_LSO6 0x06
  137. #define TX_IPSEC 0x07
  138. #define TX_IPSEC_CMD 0x0a
  139. #define TX_TCPV6_PKT 0x0b
  140. #define TX_UDPV6_PKT 0x0c
  141. /* The following opcodes are for internal consumption. */
  142. #define NETXEN_CONTROL_OP 0x10
  143. #define PEGNET_REQUEST 0x11
  144. #define MAX_NUM_CARDS 4
  145. #define NETXEN_MAX_FRAGS_PER_TX 14
  146. #define MAX_TSO_HEADER_DESC 2
  147. #define MGMT_CMD_DESC_RESV 4
  148. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  149. + MGMT_CMD_DESC_RESV)
  150. #define NX_MAX_TX_TIMEOUTS 2
  151. /*
  152. * Following are the states of the Phantom. Phantom will set them and
  153. * Host will read to check if the fields are correct.
  154. */
  155. #define PHAN_INITIALIZE_START 0xff00
  156. #define PHAN_INITIALIZE_FAILED 0xffff
  157. #define PHAN_INITIALIZE_COMPLETE 0xff01
  158. /* Host writes the following to notify that it has done the init-handshake */
  159. #define PHAN_INITIALIZE_ACK 0xf00f
  160. #define NUM_RCV_DESC_RINGS 3
  161. #define NUM_STS_DESC_RINGS 4
  162. #define RCV_RING_NORMAL 0
  163. #define RCV_RING_JUMBO 1
  164. #define RCV_RING_LRO 2
  165. #define MIN_CMD_DESCRIPTORS 64
  166. #define MIN_RCV_DESCRIPTORS 64
  167. #define MIN_JUMBO_DESCRIPTORS 32
  168. #define MAX_CMD_DESCRIPTORS 1024
  169. #define MAX_RCV_DESCRIPTORS_1G 4096
  170. #define MAX_RCV_DESCRIPTORS_10G 8192
  171. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  172. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  173. #define MAX_LRO_RCV_DESCRIPTORS 8
  174. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  175. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  176. #define NETXEN_CTX_SIGNATURE 0xdee0
  177. #define NETXEN_CTX_SIGNATURE_V2 0x0002dee0
  178. #define NETXEN_CTX_RESET 0xbad0
  179. #define NETXEN_CTX_D3_RESET 0xacc0
  180. #define NETXEN_RCV_PRODUCER(ringid) (ringid)
  181. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  182. #define PHAN_PEG_RCV_START_INITIALIZE 0xff00
  183. #define get_next_index(index, length) \
  184. (((index) + 1) & ((length) - 1))
  185. #define get_index_range(index,length,count) \
  186. (((index) + (count)) & ((length) - 1))
  187. #define MPORT_SINGLE_FUNCTION_MODE 0x1111
  188. #define MPORT_MULTI_FUNCTION_MODE 0x2222
  189. #define NX_MAX_PCI_FUNC 8
  190. /*
  191. * NetXen host-peg signal message structure
  192. *
  193. * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx
  194. * Bit 2 : priv_id => must be 1
  195. * Bit 3-17 : count => for doorbell
  196. * Bit 18-27 : ctx_id => Context id
  197. * Bit 28-31 : opcode
  198. */
  199. typedef u32 netxen_ctx_msg;
  200. #define netxen_set_msg_peg_id(config_word, val) \
  201. ((config_word) &= ~3, (config_word) |= val & 3)
  202. #define netxen_set_msg_privid(config_word) \
  203. ((config_word) |= 1 << 2)
  204. #define netxen_set_msg_count(config_word, val) \
  205. ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3)
  206. #define netxen_set_msg_ctxid(config_word, val) \
  207. ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18)
  208. #define netxen_set_msg_opcode(config_word, val) \
  209. ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28)
  210. struct netxen_rcv_ring {
  211. __le64 addr;
  212. __le32 size;
  213. __le32 rsrvd;
  214. };
  215. struct netxen_sts_ring {
  216. __le64 addr;
  217. __le32 size;
  218. __le16 msi_index;
  219. __le16 rsvd;
  220. } ;
  221. struct netxen_ring_ctx {
  222. /* one command ring */
  223. __le64 cmd_consumer_offset;
  224. __le64 cmd_ring_addr;
  225. __le32 cmd_ring_size;
  226. __le32 rsrvd;
  227. /* three receive rings */
  228. struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS];
  229. __le64 sts_ring_addr;
  230. __le32 sts_ring_size;
  231. __le32 ctx_id;
  232. __le64 rsrvd_2[3];
  233. __le32 sts_ring_count;
  234. __le32 rsrvd_3;
  235. struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS];
  236. } __attribute__ ((aligned(64)));
  237. /*
  238. * Following data structures describe the descriptors that will be used.
  239. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  240. * we are doing LSO (above the 1500 size packet) only.
  241. */
  242. /*
  243. * The size of reference handle been changed to 16 bits to pass the MSS fields
  244. * for the LSO packet
  245. */
  246. #define FLAGS_CHECKSUM_ENABLED 0x01
  247. #define FLAGS_LSO_ENABLED 0x02
  248. #define FLAGS_IPSEC_SA_ADD 0x04
  249. #define FLAGS_IPSEC_SA_DELETE 0x08
  250. #define FLAGS_VLAN_TAGGED 0x10
  251. #define FLAGS_VLAN_OOB 0x40
  252. #define netxen_set_tx_vlan_tci(cmd_desc, v) \
  253. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  254. #define netxen_set_cmd_desc_port(cmd_desc, var) \
  255. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  256. #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \
  257. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  258. #define netxen_set_tx_port(_desc, _port) \
  259. (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0)
  260. #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \
  261. (_desc)->flags_opcode = \
  262. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7))
  263. #define netxen_set_tx_frags_len(_desc, _frags, _len) \
  264. (_desc)->nfrags__length = \
  265. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8))
  266. struct cmd_desc_type0 {
  267. u8 tcp_hdr_offset; /* For LSO only */
  268. u8 ip_hdr_offset; /* For LSO only */
  269. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  270. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  271. __le64 addr_buffer2;
  272. __le16 reference_handle;
  273. __le16 mss;
  274. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  275. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  276. __le16 conn_id; /* IPSec offoad only */
  277. __le64 addr_buffer3;
  278. __le64 addr_buffer1;
  279. __le16 buffer_length[4];
  280. __le64 addr_buffer4;
  281. __le32 reserved2;
  282. __le16 reserved;
  283. __le16 vlan_TCI;
  284. } __attribute__ ((aligned(64)));
  285. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  286. struct rcv_desc {
  287. __le16 reference_handle;
  288. __le16 reserved;
  289. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  290. __le64 addr_buffer;
  291. };
  292. /* opcode field in status_desc */
  293. #define NETXEN_NIC_SYN_OFFLOAD 0x03
  294. #define NETXEN_NIC_RXPKT_DESC 0x04
  295. #define NETXEN_OLD_RXPKT_DESC 0x3f
  296. #define NETXEN_NIC_RESPONSE_DESC 0x05
  297. #define NETXEN_NIC_LRO_DESC 0x12
  298. /* for status field in status_desc */
  299. #define STATUS_NEED_CKSUM (1)
  300. #define STATUS_CKSUM_OK (2)
  301. /* owner bits of status_desc */
  302. #define STATUS_OWNER_HOST (0x1ULL << 56)
  303. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  304. /* Status descriptor:
  305. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  306. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  307. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  308. */
  309. #define netxen_get_sts_port(sts_data) \
  310. ((sts_data) & 0x0F)
  311. #define netxen_get_sts_status(sts_data) \
  312. (((sts_data) >> 4) & 0x0F)
  313. #define netxen_get_sts_type(sts_data) \
  314. (((sts_data) >> 8) & 0x0F)
  315. #define netxen_get_sts_totallength(sts_data) \
  316. (((sts_data) >> 12) & 0xFFFF)
  317. #define netxen_get_sts_refhandle(sts_data) \
  318. (((sts_data) >> 28) & 0xFFFF)
  319. #define netxen_get_sts_prot(sts_data) \
  320. (((sts_data) >> 44) & 0x0F)
  321. #define netxen_get_sts_pkt_offset(sts_data) \
  322. (((sts_data) >> 48) & 0x1F)
  323. #define netxen_get_sts_desc_cnt(sts_data) \
  324. (((sts_data) >> 53) & 0x7)
  325. #define netxen_get_sts_opcode(sts_data) \
  326. (((sts_data) >> 58) & 0x03F)
  327. #define netxen_get_lro_sts_refhandle(sts_data) \
  328. ((sts_data) & 0x0FFFF)
  329. #define netxen_get_lro_sts_length(sts_data) \
  330. (((sts_data) >> 16) & 0x0FFFF)
  331. #define netxen_get_lro_sts_l2_hdr_offset(sts_data) \
  332. (((sts_data) >> 32) & 0x0FF)
  333. #define netxen_get_lro_sts_l4_hdr_offset(sts_data) \
  334. (((sts_data) >> 40) & 0x0FF)
  335. #define netxen_get_lro_sts_timestamp(sts_data) \
  336. (((sts_data) >> 48) & 0x1)
  337. #define netxen_get_lro_sts_type(sts_data) \
  338. (((sts_data) >> 49) & 0x7)
  339. #define netxen_get_lro_sts_push_flag(sts_data) \
  340. (((sts_data) >> 52) & 0x1)
  341. #define netxen_get_lro_sts_seq_number(sts_data) \
  342. ((sts_data) & 0x0FFFFFFFF)
  343. struct status_desc {
  344. __le64 status_desc_data[2];
  345. } __attribute__ ((aligned(16)));
  346. /* UNIFIED ROMIMAGE *************************/
  347. #define NX_UNI_DIR_SECT_PRODUCT_TBL 0x0
  348. #define NX_UNI_DIR_SECT_BOOTLD 0x6
  349. #define NX_UNI_DIR_SECT_FW 0x7
  350. /*Offsets */
  351. #define NX_UNI_CHIP_REV_OFF 10
  352. #define NX_UNI_FLAGS_OFF 11
  353. #define NX_UNI_BIOS_VERSION_OFF 12
  354. #define NX_UNI_BOOTLD_IDX_OFF 27
  355. #define NX_UNI_FIRMWARE_IDX_OFF 29
  356. struct uni_table_desc{
  357. uint32_t findex;
  358. uint32_t num_entries;
  359. uint32_t entry_size;
  360. uint32_t reserved[5];
  361. };
  362. struct uni_data_desc{
  363. uint32_t findex;
  364. uint32_t size;
  365. uint32_t reserved[5];
  366. };
  367. /* UNIFIED ROMIMAGE *************************/
  368. /* The version of the main data structure */
  369. #define NETXEN_BDINFO_VERSION 1
  370. /* Magic number to let user know flash is programmed */
  371. #define NETXEN_BDINFO_MAGIC 0x12345678
  372. /* Max number of Gig ports on a Phantom board */
  373. #define NETXEN_MAX_PORTS 4
  374. #define NETXEN_BRDTYPE_P1_BD 0x0000
  375. #define NETXEN_BRDTYPE_P1_SB 0x0001
  376. #define NETXEN_BRDTYPE_P1_SMAX 0x0002
  377. #define NETXEN_BRDTYPE_P1_SOCK 0x0003
  378. #define NETXEN_BRDTYPE_P2_SOCK_31 0x0008
  379. #define NETXEN_BRDTYPE_P2_SOCK_35 0x0009
  380. #define NETXEN_BRDTYPE_P2_SB35_4G 0x000a
  381. #define NETXEN_BRDTYPE_P2_SB31_10G 0x000b
  382. #define NETXEN_BRDTYPE_P2_SB31_2G 0x000c
  383. #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d
  384. #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e
  385. #define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f
  386. #define NETXEN_BRDTYPE_P3_REF_QG 0x0021
  387. #define NETXEN_BRDTYPE_P3_HMEZ 0x0022
  388. #define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023
  389. #define NETXEN_BRDTYPE_P3_4_GB 0x0024
  390. #define NETXEN_BRDTYPE_P3_IMEZ 0x0025
  391. #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  392. #define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027
  393. #define NETXEN_BRDTYPE_P3_XG_LOM 0x0028
  394. #define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029
  395. #define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a
  396. #define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b
  397. #define NETXEN_BRDTYPE_P3_10G_CX4 0x0031
  398. #define NETXEN_BRDTYPE_P3_10G_XFP 0x0032
  399. #define NETXEN_BRDTYPE_P3_10G_TP 0x0080
  400. /* Flash memory map */
  401. #define NETXEN_CRBINIT_START 0 /* crbinit section */
  402. #define NETXEN_BRDCFG_START 0x4000 /* board config */
  403. #define NETXEN_INITCODE_START 0x6000 /* pegtune code */
  404. #define NETXEN_BOOTLD_START 0x10000 /* bootld */
  405. #define NETXEN_IMAGE_START 0x43000 /* compressed image */
  406. #define NETXEN_SECONDARY_START 0x200000 /* backup images */
  407. #define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */
  408. #define NETXEN_USER_START 0x3E8000 /* Firmare info */
  409. #define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */
  410. #define NETXEN_USER_START_OLD NETXEN_PXE_START /* very old flash */
  411. #define NX_OLD_MAC_ADDR_OFFSET (NETXEN_USER_START)
  412. #define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408)
  413. #define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c)
  414. #define NX_FW_MAC_ADDR_OFFSET (NETXEN_USER_START+0x418)
  415. #define NX_FW_SERIAL_NUM_OFFSET (NETXEN_USER_START+0x81c)
  416. #define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c)
  417. #define NX_HDR_VERSION_OFFSET (NETXEN_BRDCFG_START)
  418. #define NX_BRDTYPE_OFFSET (NETXEN_BRDCFG_START+0x8)
  419. #define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128)
  420. #define NX_FW_MIN_SIZE (0x3fffff)
  421. #define NX_P2_MN_ROMIMAGE 0
  422. #define NX_P3_CT_ROMIMAGE 1
  423. #define NX_P3_MN_ROMIMAGE 2
  424. #define NX_UNIFIED_ROMIMAGE 3
  425. #define NX_FLASH_ROMIMAGE 4
  426. #define NX_UNKNOWN_ROMIMAGE 0xff
  427. #define NX_P2_MN_ROMIMAGE_NAME "nxromimg.bin"
  428. #define NX_P3_CT_ROMIMAGE_NAME "nx3fwct.bin"
  429. #define NX_P3_MN_ROMIMAGE_NAME "nx3fwmn.bin"
  430. #define NX_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  431. #define NX_FLASH_ROMIMAGE_NAME "flash"
  432. extern char netxen_nic_driver_name[];
  433. /* Number of status descriptors to handle per interrupt */
  434. #define MAX_STATUS_HANDLE (64)
  435. /*
  436. * netxen_skb_frag{} is to contain mapping info for each SG list. This
  437. * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}.
  438. */
  439. struct netxen_skb_frag {
  440. u64 dma;
  441. u64 length;
  442. };
  443. struct netxen_recv_crb {
  444. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  445. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  446. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  447. };
  448. /* Following defines are for the state of the buffers */
  449. #define NETXEN_BUFFER_FREE 0
  450. #define NETXEN_BUFFER_BUSY 1
  451. /*
  452. * There will be one netxen_buffer per skb packet. These will be
  453. * used to save the dma info for pci_unmap_page()
  454. */
  455. struct netxen_cmd_buffer {
  456. struct sk_buff *skb;
  457. struct netxen_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  458. u32 frag_count;
  459. };
  460. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  461. struct netxen_rx_buffer {
  462. struct list_head list;
  463. struct sk_buff *skb;
  464. u64 dma;
  465. u16 ref_handle;
  466. u16 state;
  467. };
  468. /* Board types */
  469. #define NETXEN_NIC_GBE 0x01
  470. #define NETXEN_NIC_XGBE 0x02
  471. /*
  472. * One hardware_context{} per adapter
  473. * contains interrupt info as well shared hardware info.
  474. */
  475. struct netxen_hardware_context {
  476. void __iomem *pci_base0;
  477. void __iomem *pci_base1;
  478. void __iomem *pci_base2;
  479. void __iomem *db_base;
  480. void __iomem *ocm_win_crb;
  481. unsigned long db_len;
  482. unsigned long pci_len0;
  483. u32 ocm_win;
  484. u32 crb_win;
  485. rwlock_t crb_lock;
  486. spinlock_t mem_lock;
  487. u8 cut_through;
  488. u8 revision_id;
  489. u8 pci_func;
  490. u8 linkup;
  491. u16 port_type;
  492. u16 board_type;
  493. };
  494. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  495. #define ETHERNET_FCS_SIZE 4
  496. struct netxen_adapter_stats {
  497. u64 xmitcalled;
  498. u64 xmitfinished;
  499. u64 rxdropped;
  500. u64 txdropped;
  501. u64 csummed;
  502. u64 rx_pkts;
  503. u64 lro_pkts;
  504. u64 rxbytes;
  505. u64 txbytes;
  506. };
  507. /*
  508. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  509. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  510. */
  511. struct nx_host_rds_ring {
  512. u32 producer;
  513. u32 num_desc;
  514. u32 dma_size;
  515. u32 skb_size;
  516. u32 flags;
  517. void __iomem *crb_rcv_producer;
  518. struct rcv_desc *desc_head;
  519. struct netxen_rx_buffer *rx_buf_arr;
  520. struct list_head free_list;
  521. spinlock_t lock;
  522. dma_addr_t phys_addr;
  523. };
  524. struct nx_host_sds_ring {
  525. u32 consumer;
  526. u32 num_desc;
  527. void __iomem *crb_sts_consumer;
  528. void __iomem *crb_intr_mask;
  529. struct status_desc *desc_head;
  530. struct netxen_adapter *adapter;
  531. struct napi_struct napi;
  532. struct list_head free_list[NUM_RCV_DESC_RINGS];
  533. int irq;
  534. dma_addr_t phys_addr;
  535. char name[IFNAMSIZ+4];
  536. };
  537. struct nx_host_tx_ring {
  538. u32 producer;
  539. __le32 *hw_consumer;
  540. u32 sw_consumer;
  541. void __iomem *crb_cmd_producer;
  542. void __iomem *crb_cmd_consumer;
  543. u32 num_desc;
  544. struct netdev_queue *txq;
  545. struct netxen_cmd_buffer *cmd_buf_arr;
  546. struct cmd_desc_type0 *desc_head;
  547. dma_addr_t phys_addr;
  548. };
  549. /*
  550. * Receive context. There is one such structure per instance of the
  551. * receive processing. Any state information that is relevant to
  552. * the receive, and is must be in this structure. The global data may be
  553. * present elsewhere.
  554. */
  555. struct netxen_recv_context {
  556. u32 state;
  557. u16 context_id;
  558. u16 virt_port;
  559. struct nx_host_rds_ring *rds_rings;
  560. struct nx_host_sds_ring *sds_rings;
  561. struct netxen_ring_ctx *hwctx;
  562. dma_addr_t phys_addr;
  563. };
  564. /* New HW context creation */
  565. #define NX_OS_CRB_RETRY_COUNT 4000
  566. #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \
  567. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  568. #define NX_CDRP_CLEAR 0x00000000
  569. #define NX_CDRP_CMD_BIT 0x80000000
  570. /*
  571. * All responses must have the NX_CDRP_CMD_BIT cleared
  572. * in the crb NX_CDRP_CRB_OFFSET.
  573. */
  574. #define NX_CDRP_FORM_RSP(rsp) (rsp)
  575. #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0)
  576. #define NX_CDRP_RSP_OK 0x00000001
  577. #define NX_CDRP_RSP_FAIL 0x00000002
  578. #define NX_CDRP_RSP_TIMEOUT 0x00000003
  579. /*
  580. * All commands must have the NX_CDRP_CMD_BIT set in
  581. * the crb NX_CDRP_CRB_OFFSET.
  582. */
  583. #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd))
  584. #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0)
  585. #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  586. #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  587. #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  588. #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  589. #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  590. #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  591. #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007
  592. #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  593. #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009
  594. #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  595. #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  596. #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f
  597. #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010
  598. #define NX_CDRP_CMD_SET_MTU 0x00000012
  599. #define NX_CDRP_CMD_READ_PHY 0x00000013
  600. #define NX_CDRP_CMD_WRITE_PHY 0x00000014
  601. #define NX_CDRP_CMD_READ_HW_REG 0x00000015
  602. #define NX_CDRP_CMD_GET_FLOW_CTL 0x00000016
  603. #define NX_CDRP_CMD_SET_FLOW_CTL 0x00000017
  604. #define NX_CDRP_CMD_READ_MAX_MTU 0x00000018
  605. #define NX_CDRP_CMD_READ_MAX_LRO 0x00000019
  606. #define NX_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  607. #define NX_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  608. #define NX_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  609. #define NX_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  610. #define NX_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  611. #define NX_CDRP_CMD_CONFIG_GBE_PORT 0x0000001f
  612. #define NX_CDRP_CMD_MAX 0x00000020
  613. #define NX_RCODE_SUCCESS 0
  614. #define NX_RCODE_NO_HOST_MEM 1
  615. #define NX_RCODE_NO_HOST_RESOURCE 2
  616. #define NX_RCODE_NO_CARD_CRB 3
  617. #define NX_RCODE_NO_CARD_MEM 4
  618. #define NX_RCODE_NO_CARD_RESOURCE 5
  619. #define NX_RCODE_INVALID_ARGS 6
  620. #define NX_RCODE_INVALID_ACTION 7
  621. #define NX_RCODE_INVALID_STATE 8
  622. #define NX_RCODE_NOT_SUPPORTED 9
  623. #define NX_RCODE_NOT_PERMITTED 10
  624. #define NX_RCODE_NOT_READY 11
  625. #define NX_RCODE_DOES_NOT_EXIST 12
  626. #define NX_RCODE_ALREADY_EXISTS 13
  627. #define NX_RCODE_BAD_SIGNATURE 14
  628. #define NX_RCODE_CMD_NOT_IMPL 15
  629. #define NX_RCODE_CMD_INVALID 16
  630. #define NX_RCODE_TIMEOUT 17
  631. #define NX_RCODE_CMD_FAILED 18
  632. #define NX_RCODE_MAX_EXCEEDED 19
  633. #define NX_RCODE_MAX 20
  634. #define NX_DESTROY_CTX_RESET 0
  635. #define NX_DESTROY_CTX_D3_RESET 1
  636. #define NX_DESTROY_CTX_MAX 2
  637. /*
  638. * Capabilities
  639. */
  640. #define NX_CAP_BIT(class, bit) (1 << bit)
  641. #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0)
  642. #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1)
  643. #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2)
  644. #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3)
  645. #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4)
  646. #define NX_CAP0_LRO NX_CAP_BIT(0, 5)
  647. #define NX_CAP0_LSO NX_CAP_BIT(0, 6)
  648. #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7)
  649. #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8)
  650. #define NX_CAP0_HW_LRO NX_CAP_BIT(0, 10)
  651. /*
  652. * Context state
  653. */
  654. #define NX_HOST_CTX_STATE_FREED 0
  655. #define NX_HOST_CTX_STATE_ALLOCATED 1
  656. #define NX_HOST_CTX_STATE_ACTIVE 2
  657. #define NX_HOST_CTX_STATE_DISABLED 3
  658. #define NX_HOST_CTX_STATE_QUIESCED 4
  659. #define NX_HOST_CTX_STATE_MAX 5
  660. /*
  661. * Rx context
  662. */
  663. typedef struct {
  664. __le64 host_phys_addr; /* Ring base addr */
  665. __le32 ring_size; /* Ring entries */
  666. __le16 msi_index;
  667. __le16 rsvd; /* Padding */
  668. } nx_hostrq_sds_ring_t;
  669. typedef struct {
  670. __le64 host_phys_addr; /* Ring base addr */
  671. __le64 buff_size; /* Packet buffer size */
  672. __le32 ring_size; /* Ring entries */
  673. __le32 ring_kind; /* Class of ring */
  674. } nx_hostrq_rds_ring_t;
  675. typedef struct {
  676. __le64 host_rsp_dma_addr; /* Response dma'd here */
  677. __le32 capabilities[4]; /* Flag bit vector */
  678. __le32 host_int_crb_mode; /* Interrupt crb usage */
  679. __le32 host_rds_crb_mode; /* RDS crb usage */
  680. /* These ring offsets are relative to data[0] below */
  681. __le32 rds_ring_offset; /* Offset to RDS config */
  682. __le32 sds_ring_offset; /* Offset to SDS config */
  683. __le16 num_rds_rings; /* Count of RDS rings */
  684. __le16 num_sds_rings; /* Count of SDS rings */
  685. __le16 rsvd1; /* Padding */
  686. __le16 rsvd2; /* Padding */
  687. u8 reserved[128]; /* reserve space for future expansion*/
  688. /* MUST BE 64-bit aligned.
  689. The following is packed:
  690. - N hostrq_rds_rings
  691. - N hostrq_sds_rings */
  692. char data[0];
  693. } nx_hostrq_rx_ctx_t;
  694. typedef struct {
  695. __le32 host_producer_crb; /* Crb to use */
  696. __le32 rsvd1; /* Padding */
  697. } nx_cardrsp_rds_ring_t;
  698. typedef struct {
  699. __le32 host_consumer_crb; /* Crb to use */
  700. __le32 interrupt_crb; /* Crb to use */
  701. } nx_cardrsp_sds_ring_t;
  702. typedef struct {
  703. /* These ring offsets are relative to data[0] below */
  704. __le32 rds_ring_offset; /* Offset to RDS config */
  705. __le32 sds_ring_offset; /* Offset to SDS config */
  706. __le32 host_ctx_state; /* Starting State */
  707. __le32 num_fn_per_port; /* How many PCI fn share the port */
  708. __le16 num_rds_rings; /* Count of RDS rings */
  709. __le16 num_sds_rings; /* Count of SDS rings */
  710. __le16 context_id; /* Handle for context */
  711. u8 phys_port; /* Physical id of port */
  712. u8 virt_port; /* Virtual/Logical id of port */
  713. u8 reserved[128]; /* save space for future expansion */
  714. /* MUST BE 64-bit aligned.
  715. The following is packed:
  716. - N cardrsp_rds_rings
  717. - N cardrs_sds_rings */
  718. char data[0];
  719. } nx_cardrsp_rx_ctx_t;
  720. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  721. (sizeof(HOSTRQ_RX) + \
  722. (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \
  723. (sds_rings)*(sizeof(nx_hostrq_sds_ring_t)))
  724. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  725. (sizeof(CARDRSP_RX) + \
  726. (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \
  727. (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t)))
  728. /*
  729. * Tx context
  730. */
  731. typedef struct {
  732. __le64 host_phys_addr; /* Ring base addr */
  733. __le32 ring_size; /* Ring entries */
  734. __le32 rsvd; /* Padding */
  735. } nx_hostrq_cds_ring_t;
  736. typedef struct {
  737. __le64 host_rsp_dma_addr; /* Response dma'd here */
  738. __le64 cmd_cons_dma_addr; /* */
  739. __le64 dummy_dma_addr; /* */
  740. __le32 capabilities[4]; /* Flag bit vector */
  741. __le32 host_int_crb_mode; /* Interrupt crb usage */
  742. __le32 rsvd1; /* Padding */
  743. __le16 rsvd2; /* Padding */
  744. __le16 interrupt_ctl;
  745. __le16 msi_index;
  746. __le16 rsvd3; /* Padding */
  747. nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */
  748. u8 reserved[128]; /* future expansion */
  749. } nx_hostrq_tx_ctx_t;
  750. typedef struct {
  751. __le32 host_producer_crb; /* Crb to use */
  752. __le32 interrupt_crb; /* Crb to use */
  753. } nx_cardrsp_cds_ring_t;
  754. typedef struct {
  755. __le32 host_ctx_state; /* Starting state */
  756. __le16 context_id; /* Handle for context */
  757. u8 phys_port; /* Physical id of port */
  758. u8 virt_port; /* Virtual/Logical id of port */
  759. nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */
  760. u8 reserved[128]; /* future expansion */
  761. } nx_cardrsp_tx_ctx_t;
  762. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  763. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  764. /* CRB */
  765. #define NX_HOST_RDS_CRB_MODE_UNIQUE 0
  766. #define NX_HOST_RDS_CRB_MODE_SHARED 1
  767. #define NX_HOST_RDS_CRB_MODE_CUSTOM 2
  768. #define NX_HOST_RDS_CRB_MODE_MAX 3
  769. #define NX_HOST_INT_CRB_MODE_UNIQUE 0
  770. #define NX_HOST_INT_CRB_MODE_SHARED 1
  771. #define NX_HOST_INT_CRB_MODE_NORX 2
  772. #define NX_HOST_INT_CRB_MODE_NOTX 3
  773. #define NX_HOST_INT_CRB_MODE_NORXTX 4
  774. /* MAC */
  775. #define MC_COUNT_P2 16
  776. #define MC_COUNT_P3 38
  777. #define NETXEN_MAC_NOOP 0
  778. #define NETXEN_MAC_ADD 1
  779. #define NETXEN_MAC_DEL 2
  780. typedef struct nx_mac_list_s {
  781. struct list_head list;
  782. uint8_t mac_addr[ETH_ALEN+2];
  783. } nx_mac_list_t;
  784. /*
  785. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  786. * adjusted based on configured MTU.
  787. */
  788. #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  789. #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  790. #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  791. #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  792. #define NETXEN_NIC_INTR_DEFAULT 0x04
  793. typedef union {
  794. struct {
  795. uint16_t rx_packets;
  796. uint16_t rx_time_us;
  797. uint16_t tx_packets;
  798. uint16_t tx_time_us;
  799. } data;
  800. uint64_t word;
  801. } nx_nic_intr_coalesce_data_t;
  802. typedef struct {
  803. uint16_t stats_time_us;
  804. uint16_t rate_sample_time;
  805. uint16_t flags;
  806. uint16_t rsvd_1;
  807. uint32_t low_threshold;
  808. uint32_t high_threshold;
  809. nx_nic_intr_coalesce_data_t normal;
  810. nx_nic_intr_coalesce_data_t low;
  811. nx_nic_intr_coalesce_data_t high;
  812. nx_nic_intr_coalesce_data_t irq;
  813. } nx_nic_intr_coalesce_t;
  814. #define NX_HOST_REQUEST 0x13
  815. #define NX_NIC_REQUEST 0x14
  816. #define NX_MAC_EVENT 0x1
  817. #define NX_IP_UP 2
  818. #define NX_IP_DOWN 3
  819. /*
  820. * Driver --> Firmware
  821. */
  822. #define NX_NIC_H2C_OPCODE_START 0
  823. #define NX_NIC_H2C_OPCODE_CONFIG_RSS 1
  824. #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  825. #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  826. #define NX_NIC_H2C_OPCODE_CONFIG_LED 4
  827. #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  828. #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6
  829. #define NX_NIC_H2C_OPCODE_LRO_REQUEST 7
  830. #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8
  831. #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9
  832. #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  833. #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11
  834. #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  835. #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  836. #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  837. #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  838. #define NX_NIC_H2C_OPCODE_GET_NET_STATS 16
  839. #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  840. #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18
  841. #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  842. #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20
  843. #define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21
  844. #define NX_NIC_C2C_OPCODE 22
  845. #define NX_NIC_H2C_OPCODE_CONFIG_BRIDGING 23
  846. #define NX_NIC_H2C_OPCODE_CONFIG_HW_LRO 24
  847. #define NX_NIC_H2C_OPCODE_LAST 25
  848. /*
  849. * Firmware --> Driver
  850. */
  851. #define NX_NIC_C2H_OPCODE_START 128
  852. #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  853. #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  854. #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  855. #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  856. #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  857. #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  858. #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  859. #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136
  860. #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  861. #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  862. #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  863. #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  864. #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  865. #define NX_NIC_C2H_OPCODE_LAST 142
  866. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  867. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  868. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  869. #define NX_NIC_LRO_REQUEST_FIRST 0
  870. #define NX_NIC_LRO_REQUEST_ADD_FLOW 1
  871. #define NX_NIC_LRO_REQUEST_DELETE_FLOW 2
  872. #define NX_NIC_LRO_REQUEST_TIMER 3
  873. #define NX_NIC_LRO_REQUEST_CLEANUP 4
  874. #define NX_NIC_LRO_REQUEST_ADD_FLOW_SCHEDULED 5
  875. #define NX_TOE_LRO_REQUEST_ADD_FLOW 6
  876. #define NX_TOE_LRO_REQUEST_ADD_FLOW_RESPONSE 7
  877. #define NX_TOE_LRO_REQUEST_DELETE_FLOW 8
  878. #define NX_TOE_LRO_REQUEST_DELETE_FLOW_RESPONSE 9
  879. #define NX_TOE_LRO_REQUEST_TIMER 10
  880. #define NX_NIC_LRO_REQUEST_LAST 11
  881. #define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5)
  882. #define NX_FW_CAPABILITY_SWITCHING (1 << 6)
  883. #define NX_FW_CAPABILITY_PEXQ (1 << 7)
  884. #define NX_FW_CAPABILITY_BDG (1 << 8)
  885. #define NX_FW_CAPABILITY_FVLANTX (1 << 9)
  886. #define NX_FW_CAPABILITY_HW_LRO (1 << 10)
  887. #define NX_FW_CAPABILITY_GBE_LINK_CFG (1 << 11)
  888. /* module types */
  889. #define LINKEVENT_MODULE_NOT_PRESENT 1
  890. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  891. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  892. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  893. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  894. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  895. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  896. #define LINKEVENT_MODULE_TWINAX 8
  897. #define LINKSPEED_10GBPS 10000
  898. #define LINKSPEED_1GBPS 1000
  899. #define LINKSPEED_100MBPS 100
  900. #define LINKSPEED_10MBPS 10
  901. #define LINKSPEED_ENCODED_10MBPS 0
  902. #define LINKSPEED_ENCODED_100MBPS 1
  903. #define LINKSPEED_ENCODED_1GBPS 2
  904. #define LINKEVENT_AUTONEG_DISABLED 0
  905. #define LINKEVENT_AUTONEG_ENABLED 1
  906. #define LINKEVENT_HALF_DUPLEX 0
  907. #define LINKEVENT_FULL_DUPLEX 1
  908. #define LINKEVENT_LINKSPEED_MBPS 0
  909. #define LINKEVENT_LINKSPEED_ENCODED 1
  910. #define AUTO_FW_RESET_ENABLED 0xEF10AF12
  911. #define AUTO_FW_RESET_DISABLED 0xDCBAAF12
  912. /* firmware response header:
  913. * 63:58 - message type
  914. * 57:56 - owner
  915. * 55:53 - desc count
  916. * 52:48 - reserved
  917. * 47:40 - completion id
  918. * 39:32 - opcode
  919. * 31:16 - error code
  920. * 15:00 - reserved
  921. */
  922. #define netxen_get_nic_msgtype(msg_hdr) \
  923. ((msg_hdr >> 58) & 0x3F)
  924. #define netxen_get_nic_msg_compid(msg_hdr) \
  925. ((msg_hdr >> 40) & 0xFF)
  926. #define netxen_get_nic_msg_opcode(msg_hdr) \
  927. ((msg_hdr >> 32) & 0xFF)
  928. #define netxen_get_nic_msg_errcode(msg_hdr) \
  929. ((msg_hdr >> 16) & 0xFFFF)
  930. typedef struct {
  931. union {
  932. struct {
  933. u64 hdr;
  934. u64 body[7];
  935. };
  936. u64 words[8];
  937. };
  938. } nx_fw_msg_t;
  939. typedef struct {
  940. __le64 qhdr;
  941. __le64 req_hdr;
  942. __le64 words[6];
  943. } nx_nic_req_t;
  944. typedef struct {
  945. u8 op;
  946. u8 tag;
  947. u8 mac_addr[6];
  948. } nx_mac_req_t;
  949. #define MAX_PENDING_DESC_BLOCK_SIZE 64
  950. #define NETXEN_NIC_MSI_ENABLED 0x02
  951. #define NETXEN_NIC_MSIX_ENABLED 0x04
  952. #define NETXEN_NIC_LRO_ENABLED 0x08
  953. #define NETXEN_NIC_LRO_DISABLED 0x00
  954. #define NETXEN_NIC_BRIDGE_ENABLED 0X10
  955. #define NETXEN_NIC_DIAG_ENABLED 0x20
  956. #define NETXEN_IS_MSI_FAMILY(adapter) \
  957. ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED))
  958. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  959. #define NETXEN_MSIX_TBL_SPACE 8192
  960. #define NETXEN_PCI_REG_MSIX_TBL 0x44
  961. #define NETXEN_DB_MAPSIZE_BYTES 0x1000
  962. #define NETXEN_NETDEV_WEIGHT 128
  963. #define NETXEN_ADAPTER_UP_MAGIC 777
  964. #define NETXEN_NIC_PEG_TUNE 0
  965. #define __NX_FW_ATTACHED 0
  966. #define __NX_DEV_UP 1
  967. #define __NX_RESETTING 2
  968. struct netxen_dummy_dma {
  969. void *addr;
  970. dma_addr_t phys_addr;
  971. };
  972. struct netxen_adapter {
  973. struct netxen_hardware_context ahw;
  974. struct net_device *netdev;
  975. struct pci_dev *pdev;
  976. struct list_head mac_list;
  977. spinlock_t tx_clean_lock;
  978. u16 num_txd;
  979. u16 num_rxd;
  980. u16 num_jumbo_rxd;
  981. u16 num_lro_rxd;
  982. u8 max_rds_rings;
  983. u8 max_sds_rings;
  984. u8 driver_mismatch;
  985. u8 msix_supported;
  986. u8 __pad;
  987. u8 pci_using_dac;
  988. u8 portnum;
  989. u8 physical_port;
  990. u8 mc_enabled;
  991. u8 max_mc_count;
  992. u8 rss_supported;
  993. u8 link_changed;
  994. u8 fw_wait_cnt;
  995. u8 fw_fail_cnt;
  996. u8 tx_timeo_cnt;
  997. u8 need_fw_reset;
  998. u8 has_link_events;
  999. u8 fw_type;
  1000. u16 tx_context_id;
  1001. u16 mtu;
  1002. u16 is_up;
  1003. u16 link_speed;
  1004. u16 link_duplex;
  1005. u16 link_autoneg;
  1006. u16 module_type;
  1007. u32 capabilities;
  1008. u32 flags;
  1009. u32 irq;
  1010. u32 temp;
  1011. u32 int_vec_bit;
  1012. u32 heartbit;
  1013. u8 mac_addr[ETH_ALEN];
  1014. struct netxen_adapter_stats stats;
  1015. struct netxen_recv_context recv_ctx;
  1016. struct nx_host_tx_ring *tx_ring;
  1017. int (*macaddr_set) (struct netxen_adapter *, u8 *);
  1018. int (*set_mtu) (struct netxen_adapter *, int);
  1019. int (*set_promisc) (struct netxen_adapter *, u32);
  1020. void (*set_multi) (struct net_device *);
  1021. int (*phy_read) (struct netxen_adapter *, u32 reg, u32 *);
  1022. int (*phy_write) (struct netxen_adapter *, u32 reg, u32 val);
  1023. int (*init_port) (struct netxen_adapter *, int);
  1024. int (*stop_port) (struct netxen_adapter *);
  1025. u32 (*crb_read)(struct netxen_adapter *, ulong);
  1026. int (*crb_write)(struct netxen_adapter *, ulong, u32);
  1027. int (*pci_mem_read)(struct netxen_adapter *, u64, u64 *);
  1028. int (*pci_mem_write)(struct netxen_adapter *, u64, u64);
  1029. int (*pci_set_window)(struct netxen_adapter *, u64, u32 *);
  1030. u32 (*io_read)(struct netxen_adapter *, void __iomem *);
  1031. void (*io_write)(struct netxen_adapter *, void __iomem *, u32);
  1032. void __iomem *tgt_mask_reg;
  1033. void __iomem *pci_int_reg;
  1034. void __iomem *tgt_status_reg;
  1035. void __iomem *crb_int_state_reg;
  1036. void __iomem *isr_int_vec;
  1037. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  1038. struct netxen_dummy_dma dummy_dma;
  1039. struct delayed_work fw_work;
  1040. struct work_struct tx_timeout_task;
  1041. nx_nic_intr_coalesce_t coal;
  1042. unsigned long state;
  1043. __le32 file_prd_off; /*File fw product offset*/
  1044. u32 fw_version;
  1045. const struct firmware *fw;
  1046. };
  1047. int nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val);
  1048. int nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val);
  1049. #define NXRD32(adapter, off) \
  1050. (adapter->crb_read(adapter, off))
  1051. #define NXWR32(adapter, off, val) \
  1052. (adapter->crb_write(adapter, off, val))
  1053. #define NXRDIO(adapter, addr) \
  1054. (adapter->io_read(adapter, addr))
  1055. #define NXWRIO(adapter, addr, val) \
  1056. (adapter->io_write(adapter, addr, val))
  1057. int netxen_pcie_sem_lock(struct netxen_adapter *, int, u32);
  1058. void netxen_pcie_sem_unlock(struct netxen_adapter *, int);
  1059. #define netxen_rom_lock(a) \
  1060. netxen_pcie_sem_lock((a), 2, NETXEN_ROM_LOCK_ID)
  1061. #define netxen_rom_unlock(a) \
  1062. netxen_pcie_sem_unlock((a), 2)
  1063. #define netxen_phy_lock(a) \
  1064. netxen_pcie_sem_lock((a), 3, NETXEN_PHY_LOCK_ID)
  1065. #define netxen_phy_unlock(a) \
  1066. netxen_pcie_sem_unlock((a), 3)
  1067. #define netxen_api_lock(a) \
  1068. netxen_pcie_sem_lock((a), 5, 0)
  1069. #define netxen_api_unlock(a) \
  1070. netxen_pcie_sem_unlock((a), 5)
  1071. #define netxen_sw_lock(a) \
  1072. netxen_pcie_sem_lock((a), 6, 0)
  1073. #define netxen_sw_unlock(a) \
  1074. netxen_pcie_sem_unlock((a), 6)
  1075. #define crb_win_lock(a) \
  1076. netxen_pcie_sem_lock((a), 7, NETXEN_CRB_WIN_LOCK_ID)
  1077. #define crb_win_unlock(a) \
  1078. netxen_pcie_sem_unlock((a), 7)
  1079. int netxen_nic_get_board_info(struct netxen_adapter *adapter);
  1080. int netxen_nic_wol_supported(struct netxen_adapter *adapter);
  1081. /* Functions from netxen_nic_init.c */
  1082. int netxen_init_dummy_dma(struct netxen_adapter *adapter);
  1083. void netxen_free_dummy_dma(struct netxen_adapter *adapter);
  1084. int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val);
  1085. int netxen_load_firmware(struct netxen_adapter *adapter);
  1086. int netxen_need_fw_reset(struct netxen_adapter *adapter);
  1087. void netxen_request_firmware(struct netxen_adapter *adapter);
  1088. void netxen_release_firmware(struct netxen_adapter *adapter);
  1089. int netxen_pinit_from_rom(struct netxen_adapter *adapter);
  1090. int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp);
  1091. int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr,
  1092. u8 *bytes, size_t size);
  1093. int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr,
  1094. u8 *bytes, size_t size);
  1095. int netxen_flash_unlock(struct netxen_adapter *adapter);
  1096. int netxen_backup_crbinit(struct netxen_adapter *adapter);
  1097. int netxen_flash_erase_secondary(struct netxen_adapter *adapter);
  1098. int netxen_flash_erase_primary(struct netxen_adapter *adapter);
  1099. void netxen_halt_pegs(struct netxen_adapter *adapter);
  1100. int netxen_rom_se(struct netxen_adapter *adapter, int addr);
  1101. int netxen_alloc_sw_resources(struct netxen_adapter *adapter);
  1102. void netxen_free_sw_resources(struct netxen_adapter *adapter);
  1103. void netxen_setup_hwops(struct netxen_adapter *adapter);
  1104. void __iomem *netxen_get_ioaddr(struct netxen_adapter *, u32);
  1105. int netxen_alloc_hw_resources(struct netxen_adapter *adapter);
  1106. void netxen_free_hw_resources(struct netxen_adapter *adapter);
  1107. void netxen_release_rx_buffers(struct netxen_adapter *adapter);
  1108. void netxen_release_tx_buffers(struct netxen_adapter *adapter);
  1109. int netxen_init_firmware(struct netxen_adapter *adapter);
  1110. void netxen_nic_clear_stats(struct netxen_adapter *adapter);
  1111. void netxen_watchdog_task(struct work_struct *work);
  1112. void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid,
  1113. struct nx_host_rds_ring *rds_ring);
  1114. int netxen_process_cmd_ring(struct netxen_adapter *adapter);
  1115. int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max);
  1116. void netxen_p3_free_mac_list(struct netxen_adapter *adapter);
  1117. int netxen_config_intr_coalesce(struct netxen_adapter *adapter);
  1118. int netxen_config_rss(struct netxen_adapter *adapter, int enable);
  1119. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd);
  1120. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable);
  1121. void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup);
  1122. void netxen_pci_camqm_read_2M(struct netxen_adapter *, u64, u64 *);
  1123. void netxen_pci_camqm_write_2M(struct netxen_adapter *, u64, u64);
  1124. int nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
  1125. u32 speed, u32 duplex, u32 autoneg);
  1126. int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu);
  1127. int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu);
  1128. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable);
  1129. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable);
  1130. int netxen_send_lro_cleanup(struct netxen_adapter *adapter);
  1131. void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter,
  1132. struct nx_host_tx_ring *tx_ring);
  1133. /* Functions from netxen_nic_main.c */
  1134. int netxen_nic_reset_context(struct netxen_adapter *);
  1135. /*
  1136. * NetXen Board information
  1137. */
  1138. #define NETXEN_MAX_SHORT_NAME 32
  1139. struct netxen_brdinfo {
  1140. int brdtype; /* type of board */
  1141. long ports; /* max no of physical ports */
  1142. char short_name[NETXEN_MAX_SHORT_NAME];
  1143. };
  1144. static const struct netxen_brdinfo netxen_boards[] = {
  1145. {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"},
  1146. {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"},
  1147. {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"},
  1148. {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"},
  1149. {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"},
  1150. {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"},
  1151. {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "},
  1152. {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"},
  1153. {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"},
  1154. {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"},
  1155. {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"},
  1156. {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"},
  1157. {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"},
  1158. {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"},
  1159. {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"},
  1160. {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"},
  1161. {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"},
  1162. {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"},
  1163. {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"}
  1164. };
  1165. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards)
  1166. static inline void get_brd_name_by_type(u32 type, char *name)
  1167. {
  1168. int i, found = 0;
  1169. for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) {
  1170. if (netxen_boards[i].brdtype == type) {
  1171. strcpy(name, netxen_boards[i].short_name);
  1172. found = 1;
  1173. break;
  1174. }
  1175. }
  1176. if (!found)
  1177. name = "Unknown";
  1178. }
  1179. static inline u32 netxen_tx_avail(struct nx_host_tx_ring *tx_ring)
  1180. {
  1181. smp_mb();
  1182. return find_diff_among(tx_ring->producer,
  1183. tx_ring->sw_consumer, tx_ring->num_desc);
  1184. }
  1185. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac);
  1186. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac);
  1187. extern void netxen_change_ringparam(struct netxen_adapter *adapter);
  1188. extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr,
  1189. int *valp);
  1190. extern const struct ethtool_ops netxen_nic_ethtool_ops;
  1191. #endif /* __NETXEN_NIC_H_ */