myri10ge.c 113 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2009 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  41. #include <linux/tcp.h>
  42. #include <linux/netdevice.h>
  43. #include <linux/skbuff.h>
  44. #include <linux/string.h>
  45. #include <linux/module.h>
  46. #include <linux/pci.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/etherdevice.h>
  49. #include <linux/if_ether.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/inet_lro.h>
  52. #include <linux/dca.h>
  53. #include <linux/ip.h>
  54. #include <linux/inet.h>
  55. #include <linux/in.h>
  56. #include <linux/ethtool.h>
  57. #include <linux/firmware.h>
  58. #include <linux/delay.h>
  59. #include <linux/timer.h>
  60. #include <linux/vmalloc.h>
  61. #include <linux/crc32.h>
  62. #include <linux/moduleparam.h>
  63. #include <linux/io.h>
  64. #include <linux/log2.h>
  65. #include <linux/slab.h>
  66. #include <linux/prefetch.h>
  67. #include <net/checksum.h>
  68. #include <net/ip.h>
  69. #include <net/tcp.h>
  70. #include <asm/byteorder.h>
  71. #include <asm/io.h>
  72. #include <asm/processor.h>
  73. #ifdef CONFIG_MTRR
  74. #include <asm/mtrr.h>
  75. #endif
  76. #include "myri10ge_mcp.h"
  77. #include "myri10ge_mcp_gen_header.h"
  78. #define MYRI10GE_VERSION_STR "1.5.2-1.459"
  79. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  80. MODULE_AUTHOR("Maintainer: help@myri.com");
  81. MODULE_VERSION(MYRI10GE_VERSION_STR);
  82. MODULE_LICENSE("Dual BSD/GPL");
  83. #define MYRI10GE_MAX_ETHER_MTU 9014
  84. #define MYRI10GE_ETH_STOPPED 0
  85. #define MYRI10GE_ETH_STOPPING 1
  86. #define MYRI10GE_ETH_STARTING 2
  87. #define MYRI10GE_ETH_RUNNING 3
  88. #define MYRI10GE_ETH_OPEN_FAILED 4
  89. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  90. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  91. #define MYRI10GE_MAX_LRO_DESCRIPTORS 8
  92. #define MYRI10GE_LRO_MAX_PKTS 64
  93. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  94. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  95. #define MYRI10GE_ALLOC_ORDER 0
  96. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  97. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  98. #define MYRI10GE_MAX_SLICES 32
  99. struct myri10ge_rx_buffer_state {
  100. struct page *page;
  101. int page_offset;
  102. DEFINE_DMA_UNMAP_ADDR(bus);
  103. DEFINE_DMA_UNMAP_LEN(len);
  104. };
  105. struct myri10ge_tx_buffer_state {
  106. struct sk_buff *skb;
  107. int last;
  108. DEFINE_DMA_UNMAP_ADDR(bus);
  109. DEFINE_DMA_UNMAP_LEN(len);
  110. };
  111. struct myri10ge_cmd {
  112. u32 data0;
  113. u32 data1;
  114. u32 data2;
  115. };
  116. struct myri10ge_rx_buf {
  117. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  118. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  119. struct myri10ge_rx_buffer_state *info;
  120. struct page *page;
  121. dma_addr_t bus;
  122. int page_offset;
  123. int cnt;
  124. int fill_cnt;
  125. int alloc_fail;
  126. int mask; /* number of rx slots -1 */
  127. int watchdog_needed;
  128. };
  129. struct myri10ge_tx_buf {
  130. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  131. __be32 __iomem *send_go; /* "go" doorbell ptr */
  132. __be32 __iomem *send_stop; /* "stop" doorbell ptr */
  133. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  134. char *req_bytes;
  135. struct myri10ge_tx_buffer_state *info;
  136. int mask; /* number of transmit slots -1 */
  137. int req ____cacheline_aligned; /* transmit slots submitted */
  138. int pkt_start; /* packets started */
  139. int stop_queue;
  140. int linearized;
  141. int done ____cacheline_aligned; /* transmit slots completed */
  142. int pkt_done; /* packets completed */
  143. int wake_queue;
  144. int queue_active;
  145. };
  146. struct myri10ge_rx_done {
  147. struct mcp_slot *entry;
  148. dma_addr_t bus;
  149. int cnt;
  150. int idx;
  151. struct net_lro_mgr lro_mgr;
  152. struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
  153. };
  154. struct myri10ge_slice_netstats {
  155. unsigned long rx_packets;
  156. unsigned long tx_packets;
  157. unsigned long rx_bytes;
  158. unsigned long tx_bytes;
  159. unsigned long rx_dropped;
  160. unsigned long tx_dropped;
  161. };
  162. struct myri10ge_slice_state {
  163. struct myri10ge_tx_buf tx; /* transmit ring */
  164. struct myri10ge_rx_buf rx_small;
  165. struct myri10ge_rx_buf rx_big;
  166. struct myri10ge_rx_done rx_done;
  167. struct net_device *dev;
  168. struct napi_struct napi;
  169. struct myri10ge_priv *mgp;
  170. struct myri10ge_slice_netstats stats;
  171. __be32 __iomem *irq_claim;
  172. struct mcp_irq_data *fw_stats;
  173. dma_addr_t fw_stats_bus;
  174. int watchdog_tx_done;
  175. int watchdog_tx_req;
  176. int watchdog_rx_done;
  177. #ifdef CONFIG_MYRI10GE_DCA
  178. int cached_dca_tag;
  179. int cpu;
  180. __be32 __iomem *dca_tag;
  181. #endif
  182. char irq_desc[32];
  183. };
  184. struct myri10ge_priv {
  185. struct myri10ge_slice_state *ss;
  186. int tx_boundary; /* boundary transmits cannot cross */
  187. int num_slices;
  188. int running; /* running? */
  189. int small_bytes;
  190. int big_bytes;
  191. int max_intr_slots;
  192. struct net_device *dev;
  193. spinlock_t stats_lock;
  194. u8 __iomem *sram;
  195. int sram_size;
  196. unsigned long board_span;
  197. unsigned long iomem_base;
  198. __be32 __iomem *irq_deassert;
  199. char *mac_addr_string;
  200. struct mcp_cmd_response *cmd;
  201. dma_addr_t cmd_bus;
  202. struct pci_dev *pdev;
  203. int msi_enabled;
  204. int msix_enabled;
  205. struct msix_entry *msix_vectors;
  206. #ifdef CONFIG_MYRI10GE_DCA
  207. int dca_enabled;
  208. int relaxed_order;
  209. #endif
  210. u32 link_state;
  211. unsigned int rdma_tags_available;
  212. int intr_coal_delay;
  213. __be32 __iomem *intr_coal_delay_ptr;
  214. int mtrr;
  215. int wc_enabled;
  216. int down_cnt;
  217. wait_queue_head_t down_wq;
  218. struct work_struct watchdog_work;
  219. struct timer_list watchdog_timer;
  220. int watchdog_resets;
  221. int watchdog_pause;
  222. int pause;
  223. bool fw_name_allocated;
  224. char *fw_name;
  225. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  226. char *product_code_string;
  227. char fw_version[128];
  228. int fw_ver_major;
  229. int fw_ver_minor;
  230. int fw_ver_tiny;
  231. int adopted_rx_filter_bug;
  232. u8 mac_addr[6]; /* eeprom mac address */
  233. unsigned long serial_number;
  234. int vendor_specific_offset;
  235. int fw_multicast_support;
  236. u32 features;
  237. u32 max_tso6;
  238. u32 read_dma;
  239. u32 write_dma;
  240. u32 read_write_dma;
  241. u32 link_changes;
  242. u32 msg_enable;
  243. unsigned int board_number;
  244. int rebooted;
  245. };
  246. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  247. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  248. static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
  249. static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
  250. MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
  251. MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
  252. MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
  253. MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
  254. /* Careful: must be accessed under kparam_block_sysfs_write */
  255. static char *myri10ge_fw_name = NULL;
  256. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  257. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
  258. #define MYRI10GE_MAX_BOARDS 8
  259. static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
  260. {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
  261. module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
  262. 0444);
  263. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
  264. static int myri10ge_ecrc_enable = 1;
  265. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  266. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
  267. static int myri10ge_small_bytes = -1; /* -1 == auto */
  268. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  269. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
  270. static int myri10ge_msi = 1; /* enable msi by default */
  271. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  272. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
  273. static int myri10ge_intr_coal_delay = 75;
  274. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  275. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
  276. static int myri10ge_flow_control = 1;
  277. module_param(myri10ge_flow_control, int, S_IRUGO);
  278. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
  279. static int myri10ge_deassert_wait = 1;
  280. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  281. MODULE_PARM_DESC(myri10ge_deassert_wait,
  282. "Wait when deasserting legacy interrupts");
  283. static int myri10ge_force_firmware = 0;
  284. module_param(myri10ge_force_firmware, int, S_IRUGO);
  285. MODULE_PARM_DESC(myri10ge_force_firmware,
  286. "Force firmware to assume aligned completions");
  287. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  288. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  289. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
  290. static int myri10ge_napi_weight = 64;
  291. module_param(myri10ge_napi_weight, int, S_IRUGO);
  292. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
  293. static int myri10ge_watchdog_timeout = 1;
  294. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  295. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
  296. static int myri10ge_max_irq_loops = 1048576;
  297. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  298. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  299. "Set stuck legacy IRQ detection threshold");
  300. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  301. static int myri10ge_debug = -1; /* defaults above */
  302. module_param(myri10ge_debug, int, 0);
  303. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  304. static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
  305. module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
  306. MODULE_PARM_DESC(myri10ge_lro_max_pkts,
  307. "Number of LRO packets to be aggregated");
  308. static int myri10ge_fill_thresh = 256;
  309. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  310. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
  311. static int myri10ge_reset_recover = 1;
  312. static int myri10ge_max_slices = 1;
  313. module_param(myri10ge_max_slices, int, S_IRUGO);
  314. MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
  315. static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
  316. module_param(myri10ge_rss_hash, int, S_IRUGO);
  317. MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
  318. static int myri10ge_dca = 1;
  319. module_param(myri10ge_dca, int, S_IRUGO);
  320. MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
  321. #define MYRI10GE_FW_OFFSET 1024*1024
  322. #define MYRI10GE_HIGHPART_TO_U32(X) \
  323. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  324. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  325. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  326. static void myri10ge_set_multicast_list(struct net_device *dev);
  327. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  328. struct net_device *dev);
  329. static inline void put_be32(__be32 val, __be32 __iomem * p)
  330. {
  331. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  332. }
  333. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev);
  334. static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
  335. {
  336. if (mgp->fw_name_allocated)
  337. kfree(mgp->fw_name);
  338. mgp->fw_name = name;
  339. mgp->fw_name_allocated = allocated;
  340. }
  341. static int
  342. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  343. struct myri10ge_cmd *data, int atomic)
  344. {
  345. struct mcp_cmd *buf;
  346. char buf_bytes[sizeof(*buf) + 8];
  347. struct mcp_cmd_response *response = mgp->cmd;
  348. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  349. u32 dma_low, dma_high, result, value;
  350. int sleep_total = 0;
  351. /* ensure buf is aligned to 8 bytes */
  352. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  353. buf->data0 = htonl(data->data0);
  354. buf->data1 = htonl(data->data1);
  355. buf->data2 = htonl(data->data2);
  356. buf->cmd = htonl(cmd);
  357. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  358. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  359. buf->response_addr.low = htonl(dma_low);
  360. buf->response_addr.high = htonl(dma_high);
  361. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  362. mb();
  363. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  364. /* wait up to 15ms. Longest command is the DMA benchmark,
  365. * which is capped at 5ms, but runs from a timeout handler
  366. * that runs every 7.8ms. So a 15ms timeout leaves us with
  367. * a 2.2ms margin
  368. */
  369. if (atomic) {
  370. /* if atomic is set, do not sleep,
  371. * and try to get the completion quickly
  372. * (1ms will be enough for those commands) */
  373. for (sleep_total = 0;
  374. sleep_total < 1000 &&
  375. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  376. sleep_total += 10) {
  377. udelay(10);
  378. mb();
  379. }
  380. } else {
  381. /* use msleep for most command */
  382. for (sleep_total = 0;
  383. sleep_total < 15 &&
  384. response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  385. sleep_total++)
  386. msleep(1);
  387. }
  388. result = ntohl(response->result);
  389. value = ntohl(response->data);
  390. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  391. if (result == 0) {
  392. data->data0 = value;
  393. return 0;
  394. } else if (result == MXGEFW_CMD_UNKNOWN) {
  395. return -ENOSYS;
  396. } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
  397. return -E2BIG;
  398. } else if (result == MXGEFW_CMD_ERROR_RANGE &&
  399. cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
  400. (data->
  401. data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
  402. 0) {
  403. return -ERANGE;
  404. } else {
  405. dev_err(&mgp->pdev->dev,
  406. "command %d failed, result = %d\n",
  407. cmd, result);
  408. return -ENXIO;
  409. }
  410. }
  411. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  412. cmd, result);
  413. return -EAGAIN;
  414. }
  415. /*
  416. * The eeprom strings on the lanaiX have the format
  417. * SN=x\0
  418. * MAC=x:x:x:x:x:x\0
  419. * PT:ddd mmm xx xx:xx:xx xx\0
  420. * PV:ddd mmm xx xx:xx:xx xx\0
  421. */
  422. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  423. {
  424. char *ptr, *limit;
  425. int i;
  426. ptr = mgp->eeprom_strings;
  427. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  428. while (*ptr != '\0' && ptr < limit) {
  429. if (memcmp(ptr, "MAC=", 4) == 0) {
  430. ptr += 4;
  431. mgp->mac_addr_string = ptr;
  432. for (i = 0; i < 6; i++) {
  433. if ((ptr + 2) > limit)
  434. goto abort;
  435. mgp->mac_addr[i] =
  436. simple_strtoul(ptr, &ptr, 16);
  437. ptr += 1;
  438. }
  439. }
  440. if (memcmp(ptr, "PC=", 3) == 0) {
  441. ptr += 3;
  442. mgp->product_code_string = ptr;
  443. }
  444. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  445. ptr += 3;
  446. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  447. }
  448. while (ptr < limit && *ptr++) ;
  449. }
  450. return 0;
  451. abort:
  452. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  453. return -ENXIO;
  454. }
  455. /*
  456. * Enable or disable periodic RDMAs from the host to make certain
  457. * chipsets resend dropped PCIe messages
  458. */
  459. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  460. {
  461. char __iomem *submit;
  462. __be32 buf[16] __attribute__ ((__aligned__(8)));
  463. u32 dma_low, dma_high;
  464. int i;
  465. /* clear confirmation addr */
  466. mgp->cmd->data = 0;
  467. mb();
  468. /* send a rdma command to the PCIe engine, and wait for the
  469. * response in the confirmation address. The firmware should
  470. * write a -1 there to indicate it is alive and well
  471. */
  472. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  473. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  474. buf[0] = htonl(dma_high); /* confirm addr MSW */
  475. buf[1] = htonl(dma_low); /* confirm addr LSW */
  476. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  477. buf[3] = htonl(dma_high); /* dummy addr MSW */
  478. buf[4] = htonl(dma_low); /* dummy addr LSW */
  479. buf[5] = htonl(enable); /* enable? */
  480. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  481. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  482. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  483. msleep(1);
  484. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  485. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  486. (enable ? "enable" : "disable"));
  487. }
  488. static int
  489. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  490. struct mcp_gen_header *hdr)
  491. {
  492. struct device *dev = &mgp->pdev->dev;
  493. /* check firmware type */
  494. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  495. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  496. return -EINVAL;
  497. }
  498. /* save firmware version for ethtool */
  499. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  500. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  501. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  502. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
  503. mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  504. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  505. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  506. MXGEFW_VERSION_MINOR);
  507. return -EINVAL;
  508. }
  509. return 0;
  510. }
  511. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  512. {
  513. unsigned crc, reread_crc;
  514. const struct firmware *fw;
  515. struct device *dev = &mgp->pdev->dev;
  516. unsigned char *fw_readback;
  517. struct mcp_gen_header *hdr;
  518. size_t hdr_offset;
  519. int status;
  520. unsigned i;
  521. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  522. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  523. mgp->fw_name);
  524. status = -EINVAL;
  525. goto abort_with_nothing;
  526. }
  527. /* check size */
  528. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  529. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  530. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  531. status = -EINVAL;
  532. goto abort_with_fw;
  533. }
  534. /* check id */
  535. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  536. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  537. dev_err(dev, "Bad firmware file\n");
  538. status = -EINVAL;
  539. goto abort_with_fw;
  540. }
  541. hdr = (void *)(fw->data + hdr_offset);
  542. status = myri10ge_validate_firmware(mgp, hdr);
  543. if (status != 0)
  544. goto abort_with_fw;
  545. crc = crc32(~0, fw->data, fw->size);
  546. for (i = 0; i < fw->size; i += 256) {
  547. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  548. fw->data + i,
  549. min(256U, (unsigned)(fw->size - i)));
  550. mb();
  551. readb(mgp->sram);
  552. }
  553. fw_readback = vmalloc(fw->size);
  554. if (!fw_readback) {
  555. status = -ENOMEM;
  556. goto abort_with_fw;
  557. }
  558. /* corruption checking is good for parity recovery and buggy chipset */
  559. memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  560. reread_crc = crc32(~0, fw_readback, fw->size);
  561. vfree(fw_readback);
  562. if (crc != reread_crc) {
  563. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  564. (unsigned)fw->size, reread_crc, crc);
  565. status = -EIO;
  566. goto abort_with_fw;
  567. }
  568. *size = (u32) fw->size;
  569. abort_with_fw:
  570. release_firmware(fw);
  571. abort_with_nothing:
  572. return status;
  573. }
  574. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  575. {
  576. struct mcp_gen_header *hdr;
  577. struct device *dev = &mgp->pdev->dev;
  578. const size_t bytes = sizeof(struct mcp_gen_header);
  579. size_t hdr_offset;
  580. int status;
  581. /* find running firmware header */
  582. hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  583. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  584. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  585. (int)hdr_offset);
  586. return -EIO;
  587. }
  588. /* copy header of running firmware from SRAM to host memory to
  589. * validate firmware */
  590. hdr = kmalloc(bytes, GFP_KERNEL);
  591. if (hdr == NULL) {
  592. dev_err(dev, "could not malloc firmware hdr\n");
  593. return -ENOMEM;
  594. }
  595. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  596. status = myri10ge_validate_firmware(mgp, hdr);
  597. kfree(hdr);
  598. /* check to see if adopted firmware has bug where adopting
  599. * it will cause broadcasts to be filtered unless the NIC
  600. * is kept in ALLMULTI mode */
  601. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  602. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  603. mgp->adopted_rx_filter_bug = 1;
  604. dev_warn(dev, "Adopting fw %d.%d.%d: "
  605. "working around rx filter bug\n",
  606. mgp->fw_ver_major, mgp->fw_ver_minor,
  607. mgp->fw_ver_tiny);
  608. }
  609. return status;
  610. }
  611. static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
  612. {
  613. struct myri10ge_cmd cmd;
  614. int status;
  615. /* probe for IPv6 TSO support */
  616. mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  617. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
  618. &cmd, 0);
  619. if (status == 0) {
  620. mgp->max_tso6 = cmd.data0;
  621. mgp->features |= NETIF_F_TSO6;
  622. }
  623. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  624. if (status != 0) {
  625. dev_err(&mgp->pdev->dev,
  626. "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
  627. return -ENXIO;
  628. }
  629. mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
  630. return 0;
  631. }
  632. static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
  633. {
  634. char __iomem *submit;
  635. __be32 buf[16] __attribute__ ((__aligned__(8)));
  636. u32 dma_low, dma_high, size;
  637. int status, i;
  638. size = 0;
  639. status = myri10ge_load_hotplug_firmware(mgp, &size);
  640. if (status) {
  641. if (!adopt)
  642. return status;
  643. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  644. /* Do not attempt to adopt firmware if there
  645. * was a bad crc */
  646. if (status == -EIO)
  647. return status;
  648. status = myri10ge_adopt_running_firmware(mgp);
  649. if (status != 0) {
  650. dev_err(&mgp->pdev->dev,
  651. "failed to adopt running firmware\n");
  652. return status;
  653. }
  654. dev_info(&mgp->pdev->dev,
  655. "Successfully adopted running firmware\n");
  656. if (mgp->tx_boundary == 4096) {
  657. dev_warn(&mgp->pdev->dev,
  658. "Using firmware currently running on NIC"
  659. ". For optimal\n");
  660. dev_warn(&mgp->pdev->dev,
  661. "performance consider loading optimized "
  662. "firmware\n");
  663. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  664. }
  665. set_fw_name(mgp, "adopted", false);
  666. mgp->tx_boundary = 2048;
  667. myri10ge_dummy_rdma(mgp, 1);
  668. status = myri10ge_get_firmware_capabilities(mgp);
  669. return status;
  670. }
  671. /* clear confirmation addr */
  672. mgp->cmd->data = 0;
  673. mb();
  674. /* send a reload command to the bootstrap MCP, and wait for the
  675. * response in the confirmation address. The firmware should
  676. * write a -1 there to indicate it is alive and well
  677. */
  678. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  679. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  680. buf[0] = htonl(dma_high); /* confirm addr MSW */
  681. buf[1] = htonl(dma_low); /* confirm addr LSW */
  682. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  683. /* FIX: All newest firmware should un-protect the bottom of
  684. * the sram before handoff. However, the very first interfaces
  685. * do not. Therefore the handoff copy must skip the first 8 bytes
  686. */
  687. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  688. buf[4] = htonl(size - 8); /* length of code */
  689. buf[5] = htonl(8); /* where to copy to */
  690. buf[6] = htonl(0); /* where to jump to */
  691. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  692. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  693. mb();
  694. msleep(1);
  695. mb();
  696. i = 0;
  697. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
  698. msleep(1 << i);
  699. i++;
  700. }
  701. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  702. dev_err(&mgp->pdev->dev, "handoff failed\n");
  703. return -ENXIO;
  704. }
  705. myri10ge_dummy_rdma(mgp, 1);
  706. status = myri10ge_get_firmware_capabilities(mgp);
  707. return status;
  708. }
  709. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  710. {
  711. struct myri10ge_cmd cmd;
  712. int status;
  713. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  714. | (addr[2] << 8) | addr[3]);
  715. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  716. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  717. return status;
  718. }
  719. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  720. {
  721. struct myri10ge_cmd cmd;
  722. int status, ctl;
  723. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  724. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  725. if (status) {
  726. netdev_err(mgp->dev, "Failed to set flow control mode\n");
  727. return status;
  728. }
  729. mgp->pause = pause;
  730. return 0;
  731. }
  732. static void
  733. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  734. {
  735. struct myri10ge_cmd cmd;
  736. int status, ctl;
  737. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  738. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  739. if (status)
  740. netdev_err(mgp->dev, "Failed to set promisc mode\n");
  741. }
  742. static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
  743. {
  744. struct myri10ge_cmd cmd;
  745. int status;
  746. u32 len;
  747. struct page *dmatest_page;
  748. dma_addr_t dmatest_bus;
  749. char *test = " ";
  750. dmatest_page = alloc_page(GFP_KERNEL);
  751. if (!dmatest_page)
  752. return -ENOMEM;
  753. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  754. DMA_BIDIRECTIONAL);
  755. /* Run a small DMA test.
  756. * The magic multipliers to the length tell the firmware
  757. * to do DMA read, write, or read+write tests. The
  758. * results are returned in cmd.data0. The upper 16
  759. * bits or the return is the number of transfers completed.
  760. * The lower 16 bits is the time in 0.5us ticks that the
  761. * transfers took to complete.
  762. */
  763. len = mgp->tx_boundary;
  764. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  765. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  766. cmd.data2 = len * 0x10000;
  767. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  768. if (status != 0) {
  769. test = "read";
  770. goto abort;
  771. }
  772. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  773. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  774. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  775. cmd.data2 = len * 0x1;
  776. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  777. if (status != 0) {
  778. test = "write";
  779. goto abort;
  780. }
  781. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  782. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  783. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  784. cmd.data2 = len * 0x10001;
  785. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  786. if (status != 0) {
  787. test = "read/write";
  788. goto abort;
  789. }
  790. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  791. (cmd.data0 & 0xffff);
  792. abort:
  793. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  794. put_page(dmatest_page);
  795. if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
  796. dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
  797. test, status);
  798. return status;
  799. }
  800. static int myri10ge_reset(struct myri10ge_priv *mgp)
  801. {
  802. struct myri10ge_cmd cmd;
  803. struct myri10ge_slice_state *ss;
  804. int i, status;
  805. size_t bytes;
  806. #ifdef CONFIG_MYRI10GE_DCA
  807. unsigned long dca_tag_off;
  808. #endif
  809. /* try to send a reset command to the card to see if it
  810. * is alive */
  811. memset(&cmd, 0, sizeof(cmd));
  812. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  813. if (status != 0) {
  814. dev_err(&mgp->pdev->dev, "failed reset\n");
  815. return -ENXIO;
  816. }
  817. (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
  818. /*
  819. * Use non-ndis mcp_slot (eg, 4 bytes total,
  820. * no toeplitz hash value returned. Older firmware will
  821. * not understand this command, but will use the correct
  822. * sized mcp_slot, so we ignore error returns
  823. */
  824. cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
  825. (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
  826. /* Now exchange information about interrupts */
  827. bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
  828. cmd.data0 = (u32) bytes;
  829. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  830. /*
  831. * Even though we already know how many slices are supported
  832. * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
  833. * has magic side effects, and must be called after a reset.
  834. * It must be called prior to calling any RSS related cmds,
  835. * including assigning an interrupt queue for anything but
  836. * slice 0. It must also be called *after*
  837. * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
  838. * the firmware to compute offsets.
  839. */
  840. if (mgp->num_slices > 1) {
  841. /* ask the maximum number of slices it supports */
  842. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
  843. &cmd, 0);
  844. if (status != 0) {
  845. dev_err(&mgp->pdev->dev,
  846. "failed to get number of slices\n");
  847. }
  848. /*
  849. * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
  850. * to setting up the interrupt queue DMA
  851. */
  852. cmd.data0 = mgp->num_slices;
  853. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  854. if (mgp->dev->real_num_tx_queues > 1)
  855. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  856. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  857. &cmd, 0);
  858. /* Firmware older than 1.4.32 only supports multiple
  859. * RX queues, so if we get an error, first retry using a
  860. * single TX queue before giving up */
  861. if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
  862. netif_set_real_num_tx_queues(mgp->dev, 1);
  863. cmd.data0 = mgp->num_slices;
  864. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  865. status = myri10ge_send_cmd(mgp,
  866. MXGEFW_CMD_ENABLE_RSS_QUEUES,
  867. &cmd, 0);
  868. }
  869. if (status != 0) {
  870. dev_err(&mgp->pdev->dev,
  871. "failed to set number of slices\n");
  872. return status;
  873. }
  874. }
  875. for (i = 0; i < mgp->num_slices; i++) {
  876. ss = &mgp->ss[i];
  877. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
  878. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
  879. cmd.data2 = i;
  880. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
  881. &cmd, 0);
  882. };
  883. status |=
  884. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  885. for (i = 0; i < mgp->num_slices; i++) {
  886. ss = &mgp->ss[i];
  887. ss->irq_claim =
  888. (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
  889. }
  890. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  891. &cmd, 0);
  892. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  893. status |= myri10ge_send_cmd
  894. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  895. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  896. if (status != 0) {
  897. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  898. return status;
  899. }
  900. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  901. #ifdef CONFIG_MYRI10GE_DCA
  902. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
  903. dca_tag_off = cmd.data0;
  904. for (i = 0; i < mgp->num_slices; i++) {
  905. ss = &mgp->ss[i];
  906. if (status == 0) {
  907. ss->dca_tag = (__iomem __be32 *)
  908. (mgp->sram + dca_tag_off + 4 * i);
  909. } else {
  910. ss->dca_tag = NULL;
  911. }
  912. }
  913. #endif /* CONFIG_MYRI10GE_DCA */
  914. /* reset mcp/driver shared state back to 0 */
  915. mgp->link_changes = 0;
  916. for (i = 0; i < mgp->num_slices; i++) {
  917. ss = &mgp->ss[i];
  918. memset(ss->rx_done.entry, 0, bytes);
  919. ss->tx.req = 0;
  920. ss->tx.done = 0;
  921. ss->tx.pkt_start = 0;
  922. ss->tx.pkt_done = 0;
  923. ss->rx_big.cnt = 0;
  924. ss->rx_small.cnt = 0;
  925. ss->rx_done.idx = 0;
  926. ss->rx_done.cnt = 0;
  927. ss->tx.wake_queue = 0;
  928. ss->tx.stop_queue = 0;
  929. }
  930. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  931. myri10ge_change_pause(mgp, mgp->pause);
  932. myri10ge_set_multicast_list(mgp->dev);
  933. return status;
  934. }
  935. #ifdef CONFIG_MYRI10GE_DCA
  936. static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
  937. {
  938. int ret, cap, err;
  939. u16 ctl;
  940. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  941. if (!cap)
  942. return 0;
  943. err = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
  944. ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
  945. if (ret != on) {
  946. ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
  947. ctl |= (on << 4);
  948. pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
  949. }
  950. return ret;
  951. }
  952. static void
  953. myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
  954. {
  955. ss->cached_dca_tag = tag;
  956. put_be32(htonl(tag), ss->dca_tag);
  957. }
  958. static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
  959. {
  960. int cpu = get_cpu();
  961. int tag;
  962. if (cpu != ss->cpu) {
  963. tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
  964. if (ss->cached_dca_tag != tag)
  965. myri10ge_write_dca(ss, cpu, tag);
  966. ss->cpu = cpu;
  967. }
  968. put_cpu();
  969. }
  970. static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
  971. {
  972. int err, i;
  973. struct pci_dev *pdev = mgp->pdev;
  974. if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
  975. return;
  976. if (!myri10ge_dca) {
  977. dev_err(&pdev->dev, "dca disabled by administrator\n");
  978. return;
  979. }
  980. err = dca_add_requester(&pdev->dev);
  981. if (err) {
  982. if (err != -ENODEV)
  983. dev_err(&pdev->dev,
  984. "dca_add_requester() failed, err=%d\n", err);
  985. return;
  986. }
  987. mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
  988. mgp->dca_enabled = 1;
  989. for (i = 0; i < mgp->num_slices; i++) {
  990. mgp->ss[i].cpu = -1;
  991. mgp->ss[i].cached_dca_tag = -1;
  992. myri10ge_update_dca(&mgp->ss[i]);
  993. }
  994. }
  995. static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
  996. {
  997. struct pci_dev *pdev = mgp->pdev;
  998. int err;
  999. if (!mgp->dca_enabled)
  1000. return;
  1001. mgp->dca_enabled = 0;
  1002. if (mgp->relaxed_order)
  1003. myri10ge_toggle_relaxed(pdev, 1);
  1004. err = dca_remove_requester(&pdev->dev);
  1005. }
  1006. static int myri10ge_notify_dca_device(struct device *dev, void *data)
  1007. {
  1008. struct myri10ge_priv *mgp;
  1009. unsigned long event;
  1010. mgp = dev_get_drvdata(dev);
  1011. event = *(unsigned long *)data;
  1012. if (event == DCA_PROVIDER_ADD)
  1013. myri10ge_setup_dca(mgp);
  1014. else if (event == DCA_PROVIDER_REMOVE)
  1015. myri10ge_teardown_dca(mgp);
  1016. return 0;
  1017. }
  1018. #endif /* CONFIG_MYRI10GE_DCA */
  1019. static inline void
  1020. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  1021. struct mcp_kreq_ether_recv *src)
  1022. {
  1023. __be32 low;
  1024. low = src->addr_low;
  1025. src->addr_low = htonl(DMA_BIT_MASK(32));
  1026. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  1027. mb();
  1028. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  1029. mb();
  1030. src->addr_low = low;
  1031. put_be32(low, &dst->addr_low);
  1032. mb();
  1033. }
  1034. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  1035. {
  1036. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  1037. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  1038. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  1039. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  1040. skb->csum = hw_csum;
  1041. skb->ip_summed = CHECKSUM_COMPLETE;
  1042. }
  1043. }
  1044. static inline void
  1045. myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
  1046. struct skb_frag_struct *rx_frags, int len, int hlen)
  1047. {
  1048. struct skb_frag_struct *skb_frags;
  1049. skb->len = skb->data_len = len;
  1050. skb->truesize = len + sizeof(struct sk_buff);
  1051. /* attach the page(s) */
  1052. skb_frags = skb_shinfo(skb)->frags;
  1053. while (len > 0) {
  1054. memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
  1055. len -= rx_frags->size;
  1056. skb_frags++;
  1057. rx_frags++;
  1058. skb_shinfo(skb)->nr_frags++;
  1059. }
  1060. /* pskb_may_pull is not available in irq context, but
  1061. * skb_pull() (for ether_pad and eth_type_trans()) requires
  1062. * the beginning of the packet in skb_headlen(), move it
  1063. * manually */
  1064. skb_copy_to_linear_data(skb, va, hlen);
  1065. skb_shinfo(skb)->frags[0].page_offset += hlen;
  1066. skb_shinfo(skb)->frags[0].size -= hlen;
  1067. skb->data_len -= hlen;
  1068. skb->tail += hlen;
  1069. skb_pull(skb, MXGEFW_PAD);
  1070. }
  1071. static void
  1072. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  1073. int bytes, int watchdog)
  1074. {
  1075. struct page *page;
  1076. int idx;
  1077. #if MYRI10GE_ALLOC_SIZE > 4096
  1078. int end_offset;
  1079. #endif
  1080. if (unlikely(rx->watchdog_needed && !watchdog))
  1081. return;
  1082. /* try to refill entire ring */
  1083. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  1084. idx = rx->fill_cnt & rx->mask;
  1085. if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
  1086. /* we can use part of previous page */
  1087. get_page(rx->page);
  1088. } else {
  1089. /* we need a new page */
  1090. page =
  1091. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  1092. MYRI10GE_ALLOC_ORDER);
  1093. if (unlikely(page == NULL)) {
  1094. if (rx->fill_cnt - rx->cnt < 16)
  1095. rx->watchdog_needed = 1;
  1096. return;
  1097. }
  1098. rx->page = page;
  1099. rx->page_offset = 0;
  1100. rx->bus = pci_map_page(mgp->pdev, page, 0,
  1101. MYRI10GE_ALLOC_SIZE,
  1102. PCI_DMA_FROMDEVICE);
  1103. }
  1104. rx->info[idx].page = rx->page;
  1105. rx->info[idx].page_offset = rx->page_offset;
  1106. /* note that this is the address of the start of the
  1107. * page */
  1108. dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  1109. rx->shadow[idx].addr_low =
  1110. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  1111. rx->shadow[idx].addr_high =
  1112. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  1113. /* start next packet on a cacheline boundary */
  1114. rx->page_offset += SKB_DATA_ALIGN(bytes);
  1115. #if MYRI10GE_ALLOC_SIZE > 4096
  1116. /* don't cross a 4KB boundary */
  1117. end_offset = rx->page_offset + bytes - 1;
  1118. if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
  1119. rx->page_offset = end_offset & ~4095;
  1120. #endif
  1121. rx->fill_cnt++;
  1122. /* copy 8 descriptors to the firmware at a time */
  1123. if ((idx & 7) == 7) {
  1124. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  1125. &rx->shadow[idx - 7]);
  1126. }
  1127. }
  1128. }
  1129. static inline void
  1130. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  1131. struct myri10ge_rx_buffer_state *info, int bytes)
  1132. {
  1133. /* unmap the recvd page if we're the only or last user of it */
  1134. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  1135. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  1136. pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
  1137. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  1138. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  1139. }
  1140. }
  1141. #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
  1142. * page into an skb */
  1143. static inline int
  1144. myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum,
  1145. int lro_enabled)
  1146. {
  1147. struct myri10ge_priv *mgp = ss->mgp;
  1148. struct sk_buff *skb;
  1149. struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
  1150. struct myri10ge_rx_buf *rx;
  1151. int i, idx, hlen, remainder, bytes;
  1152. struct pci_dev *pdev = mgp->pdev;
  1153. struct net_device *dev = mgp->dev;
  1154. u8 *va;
  1155. if (len <= mgp->small_bytes) {
  1156. rx = &ss->rx_small;
  1157. bytes = mgp->small_bytes;
  1158. } else {
  1159. rx = &ss->rx_big;
  1160. bytes = mgp->big_bytes;
  1161. }
  1162. len += MXGEFW_PAD;
  1163. idx = rx->cnt & rx->mask;
  1164. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  1165. prefetch(va);
  1166. /* Fill skb_frag_struct(s) with data from our receive */
  1167. for (i = 0, remainder = len; remainder > 0; i++) {
  1168. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  1169. rx_frags[i].page = rx->info[idx].page;
  1170. rx_frags[i].page_offset = rx->info[idx].page_offset;
  1171. if (remainder < MYRI10GE_ALLOC_SIZE)
  1172. rx_frags[i].size = remainder;
  1173. else
  1174. rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
  1175. rx->cnt++;
  1176. idx = rx->cnt & rx->mask;
  1177. remainder -= MYRI10GE_ALLOC_SIZE;
  1178. }
  1179. if (lro_enabled) {
  1180. rx_frags[0].page_offset += MXGEFW_PAD;
  1181. rx_frags[0].size -= MXGEFW_PAD;
  1182. len -= MXGEFW_PAD;
  1183. lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
  1184. /* opaque, will come back in get_frag_header */
  1185. len, len,
  1186. (void *)(__force unsigned long)csum, csum);
  1187. return 1;
  1188. }
  1189. hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
  1190. /* allocate an skb to attach the page(s) to. This is done
  1191. * after trying LRO, so as to avoid skb allocation overheads */
  1192. skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
  1193. if (unlikely(skb == NULL)) {
  1194. ss->stats.rx_dropped++;
  1195. do {
  1196. i--;
  1197. put_page(rx_frags[i].page);
  1198. } while (i != 0);
  1199. return 0;
  1200. }
  1201. /* Attach the pages to the skb, and trim off any padding */
  1202. myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
  1203. if (skb_shinfo(skb)->frags[0].size <= 0) {
  1204. put_page(skb_shinfo(skb)->frags[0].page);
  1205. skb_shinfo(skb)->nr_frags = 0;
  1206. }
  1207. skb->protocol = eth_type_trans(skb, dev);
  1208. skb_record_rx_queue(skb, ss - &mgp->ss[0]);
  1209. if (dev->features & NETIF_F_RXCSUM) {
  1210. if ((skb->protocol == htons(ETH_P_IP)) ||
  1211. (skb->protocol == htons(ETH_P_IPV6))) {
  1212. skb->csum = csum;
  1213. skb->ip_summed = CHECKSUM_COMPLETE;
  1214. } else
  1215. myri10ge_vlan_ip_csum(skb, csum);
  1216. }
  1217. netif_receive_skb(skb);
  1218. return 1;
  1219. }
  1220. static inline void
  1221. myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
  1222. {
  1223. struct pci_dev *pdev = ss->mgp->pdev;
  1224. struct myri10ge_tx_buf *tx = &ss->tx;
  1225. struct netdev_queue *dev_queue;
  1226. struct sk_buff *skb;
  1227. int idx, len;
  1228. while (tx->pkt_done != mcp_index) {
  1229. idx = tx->done & tx->mask;
  1230. skb = tx->info[idx].skb;
  1231. /* Mark as free */
  1232. tx->info[idx].skb = NULL;
  1233. if (tx->info[idx].last) {
  1234. tx->pkt_done++;
  1235. tx->info[idx].last = 0;
  1236. }
  1237. tx->done++;
  1238. len = dma_unmap_len(&tx->info[idx], len);
  1239. dma_unmap_len_set(&tx->info[idx], len, 0);
  1240. if (skb) {
  1241. ss->stats.tx_bytes += skb->len;
  1242. ss->stats.tx_packets++;
  1243. dev_kfree_skb_irq(skb);
  1244. if (len)
  1245. pci_unmap_single(pdev,
  1246. dma_unmap_addr(&tx->info[idx],
  1247. bus), len,
  1248. PCI_DMA_TODEVICE);
  1249. } else {
  1250. if (len)
  1251. pci_unmap_page(pdev,
  1252. dma_unmap_addr(&tx->info[idx],
  1253. bus), len,
  1254. PCI_DMA_TODEVICE);
  1255. }
  1256. }
  1257. dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
  1258. /*
  1259. * Make a minimal effort to prevent the NIC from polling an
  1260. * idle tx queue. If we can't get the lock we leave the queue
  1261. * active. In this case, either a thread was about to start
  1262. * using the queue anyway, or we lost a race and the NIC will
  1263. * waste some of its resources polling an inactive queue for a
  1264. * while.
  1265. */
  1266. if ((ss->mgp->dev->real_num_tx_queues > 1) &&
  1267. __netif_tx_trylock(dev_queue)) {
  1268. if (tx->req == tx->done) {
  1269. tx->queue_active = 0;
  1270. put_be32(htonl(1), tx->send_stop);
  1271. mb();
  1272. mmiowb();
  1273. }
  1274. __netif_tx_unlock(dev_queue);
  1275. }
  1276. /* start the queue if we've stopped it */
  1277. if (netif_tx_queue_stopped(dev_queue) &&
  1278. tx->req - tx->done < (tx->mask >> 1)) {
  1279. tx->wake_queue++;
  1280. netif_tx_wake_queue(dev_queue);
  1281. }
  1282. }
  1283. static inline int
  1284. myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
  1285. {
  1286. struct myri10ge_rx_done *rx_done = &ss->rx_done;
  1287. struct myri10ge_priv *mgp = ss->mgp;
  1288. unsigned long rx_bytes = 0;
  1289. unsigned long rx_packets = 0;
  1290. unsigned long rx_ok;
  1291. int idx = rx_done->idx;
  1292. int cnt = rx_done->cnt;
  1293. int work_done = 0;
  1294. u16 length;
  1295. __wsum checksum;
  1296. /*
  1297. * Prevent compiler from generating more than one ->features memory
  1298. * access to avoid theoretical race condition with functions that
  1299. * change NETIF_F_LRO flag at runtime.
  1300. */
  1301. bool lro_enabled = ACCESS_ONCE(mgp->dev->features) & NETIF_F_LRO;
  1302. while (rx_done->entry[idx].length != 0 && work_done < budget) {
  1303. length = ntohs(rx_done->entry[idx].length);
  1304. rx_done->entry[idx].length = 0;
  1305. checksum = csum_unfold(rx_done->entry[idx].checksum);
  1306. rx_ok = myri10ge_rx_done(ss, length, checksum, lro_enabled);
  1307. rx_packets += rx_ok;
  1308. rx_bytes += rx_ok * (unsigned long)length;
  1309. cnt++;
  1310. idx = cnt & (mgp->max_intr_slots - 1);
  1311. work_done++;
  1312. }
  1313. rx_done->idx = idx;
  1314. rx_done->cnt = cnt;
  1315. ss->stats.rx_packets += rx_packets;
  1316. ss->stats.rx_bytes += rx_bytes;
  1317. if (lro_enabled)
  1318. lro_flush_all(&rx_done->lro_mgr);
  1319. /* restock receive rings if needed */
  1320. if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
  1321. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1322. mgp->small_bytes + MXGEFW_PAD, 0);
  1323. if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
  1324. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1325. return work_done;
  1326. }
  1327. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  1328. {
  1329. struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
  1330. if (unlikely(stats->stats_updated)) {
  1331. unsigned link_up = ntohl(stats->link_up);
  1332. if (mgp->link_state != link_up) {
  1333. mgp->link_state = link_up;
  1334. if (mgp->link_state == MXGEFW_LINK_UP) {
  1335. if (netif_msg_link(mgp))
  1336. netdev_info(mgp->dev, "link up\n");
  1337. netif_carrier_on(mgp->dev);
  1338. mgp->link_changes++;
  1339. } else {
  1340. if (netif_msg_link(mgp))
  1341. netdev_info(mgp->dev, "link %s\n",
  1342. link_up == MXGEFW_LINK_MYRINET ?
  1343. "mismatch (Myrinet detected)" :
  1344. "down");
  1345. netif_carrier_off(mgp->dev);
  1346. mgp->link_changes++;
  1347. }
  1348. }
  1349. if (mgp->rdma_tags_available !=
  1350. ntohl(stats->rdma_tags_available)) {
  1351. mgp->rdma_tags_available =
  1352. ntohl(stats->rdma_tags_available);
  1353. netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
  1354. mgp->rdma_tags_available);
  1355. }
  1356. mgp->down_cnt += stats->link_down;
  1357. if (stats->link_down)
  1358. wake_up(&mgp->down_wq);
  1359. }
  1360. }
  1361. static int myri10ge_poll(struct napi_struct *napi, int budget)
  1362. {
  1363. struct myri10ge_slice_state *ss =
  1364. container_of(napi, struct myri10ge_slice_state, napi);
  1365. int work_done;
  1366. #ifdef CONFIG_MYRI10GE_DCA
  1367. if (ss->mgp->dca_enabled)
  1368. myri10ge_update_dca(ss);
  1369. #endif
  1370. /* process as many rx events as NAPI will allow */
  1371. work_done = myri10ge_clean_rx_done(ss, budget);
  1372. if (work_done < budget) {
  1373. napi_complete(napi);
  1374. put_be32(htonl(3), ss->irq_claim);
  1375. }
  1376. return work_done;
  1377. }
  1378. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1379. {
  1380. struct myri10ge_slice_state *ss = arg;
  1381. struct myri10ge_priv *mgp = ss->mgp;
  1382. struct mcp_irq_data *stats = ss->fw_stats;
  1383. struct myri10ge_tx_buf *tx = &ss->tx;
  1384. u32 send_done_count;
  1385. int i;
  1386. /* an interrupt on a non-zero receive-only slice is implicitly
  1387. * valid since MSI-X irqs are not shared */
  1388. if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
  1389. napi_schedule(&ss->napi);
  1390. return IRQ_HANDLED;
  1391. }
  1392. /* make sure it is our IRQ, and that the DMA has finished */
  1393. if (unlikely(!stats->valid))
  1394. return IRQ_NONE;
  1395. /* low bit indicates receives are present, so schedule
  1396. * napi poll handler */
  1397. if (stats->valid & 1)
  1398. napi_schedule(&ss->napi);
  1399. if (!mgp->msi_enabled && !mgp->msix_enabled) {
  1400. put_be32(0, mgp->irq_deassert);
  1401. if (!myri10ge_deassert_wait)
  1402. stats->valid = 0;
  1403. mb();
  1404. } else
  1405. stats->valid = 0;
  1406. /* Wait for IRQ line to go low, if using INTx */
  1407. i = 0;
  1408. while (1) {
  1409. i++;
  1410. /* check for transmit completes and receives */
  1411. send_done_count = ntohl(stats->send_done_count);
  1412. if (send_done_count != tx->pkt_done)
  1413. myri10ge_tx_done(ss, (int)send_done_count);
  1414. if (unlikely(i > myri10ge_max_irq_loops)) {
  1415. netdev_err(mgp->dev, "irq stuck?\n");
  1416. stats->valid = 0;
  1417. schedule_work(&mgp->watchdog_work);
  1418. }
  1419. if (likely(stats->valid == 0))
  1420. break;
  1421. cpu_relax();
  1422. barrier();
  1423. }
  1424. /* Only slice 0 updates stats */
  1425. if (ss == mgp->ss)
  1426. myri10ge_check_statblock(mgp);
  1427. put_be32(htonl(3), ss->irq_claim + 1);
  1428. return IRQ_HANDLED;
  1429. }
  1430. static int
  1431. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1432. {
  1433. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1434. char *ptr;
  1435. int i;
  1436. cmd->autoneg = AUTONEG_DISABLE;
  1437. ethtool_cmd_speed_set(cmd, SPEED_10000);
  1438. cmd->duplex = DUPLEX_FULL;
  1439. /*
  1440. * parse the product code to deterimine the interface type
  1441. * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
  1442. * after the 3rd dash in the driver's cached copy of the
  1443. * EEPROM's product code string.
  1444. */
  1445. ptr = mgp->product_code_string;
  1446. if (ptr == NULL) {
  1447. netdev_err(netdev, "Missing product code\n");
  1448. return 0;
  1449. }
  1450. for (i = 0; i < 3; i++, ptr++) {
  1451. ptr = strchr(ptr, '-');
  1452. if (ptr == NULL) {
  1453. netdev_err(netdev, "Invalid product code %s\n",
  1454. mgp->product_code_string);
  1455. return 0;
  1456. }
  1457. }
  1458. if (*ptr == '2')
  1459. ptr++;
  1460. if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
  1461. /* We've found either an XFP, quad ribbon fiber, or SFP+ */
  1462. cmd->port = PORT_FIBRE;
  1463. cmd->supported |= SUPPORTED_FIBRE;
  1464. cmd->advertising |= ADVERTISED_FIBRE;
  1465. } else {
  1466. cmd->port = PORT_OTHER;
  1467. }
  1468. if (*ptr == 'R' || *ptr == 'S')
  1469. cmd->transceiver = XCVR_EXTERNAL;
  1470. else
  1471. cmd->transceiver = XCVR_INTERNAL;
  1472. return 0;
  1473. }
  1474. static void
  1475. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1476. {
  1477. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1478. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1479. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1480. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1481. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1482. }
  1483. static int
  1484. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1485. {
  1486. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1487. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1488. return 0;
  1489. }
  1490. static int
  1491. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1492. {
  1493. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1494. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1495. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1496. return 0;
  1497. }
  1498. static void
  1499. myri10ge_get_pauseparam(struct net_device *netdev,
  1500. struct ethtool_pauseparam *pause)
  1501. {
  1502. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1503. pause->autoneg = 0;
  1504. pause->rx_pause = mgp->pause;
  1505. pause->tx_pause = mgp->pause;
  1506. }
  1507. static int
  1508. myri10ge_set_pauseparam(struct net_device *netdev,
  1509. struct ethtool_pauseparam *pause)
  1510. {
  1511. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1512. if (pause->tx_pause != mgp->pause)
  1513. return myri10ge_change_pause(mgp, pause->tx_pause);
  1514. if (pause->rx_pause != mgp->pause)
  1515. return myri10ge_change_pause(mgp, pause->rx_pause);
  1516. if (pause->autoneg != 0)
  1517. return -EINVAL;
  1518. return 0;
  1519. }
  1520. static void
  1521. myri10ge_get_ringparam(struct net_device *netdev,
  1522. struct ethtool_ringparam *ring)
  1523. {
  1524. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1525. ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
  1526. ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
  1527. ring->rx_jumbo_max_pending = 0;
  1528. ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
  1529. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1530. ring->rx_pending = ring->rx_max_pending;
  1531. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1532. ring->tx_pending = ring->tx_max_pending;
  1533. }
  1534. static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
  1535. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1536. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1537. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1538. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1539. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1540. "tx_heartbeat_errors", "tx_window_errors",
  1541. /* device-specific stats */
  1542. "tx_boundary", "WC", "irq", "MSI", "MSIX",
  1543. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1544. "serial_number", "watchdog_resets",
  1545. #ifdef CONFIG_MYRI10GE_DCA
  1546. "dca_capable_firmware", "dca_device_present",
  1547. #endif
  1548. "link_changes", "link_up", "dropped_link_overflow",
  1549. "dropped_link_error_or_filtered",
  1550. "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
  1551. "dropped_unicast_filtered", "dropped_multicast_filtered",
  1552. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1553. "dropped_no_big_buffer"
  1554. };
  1555. static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
  1556. "----------- slice ---------",
  1557. "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
  1558. "rx_small_cnt", "rx_big_cnt",
  1559. "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
  1560. "LRO flushed",
  1561. "LRO avg aggr", "LRO no_desc"
  1562. };
  1563. #define MYRI10GE_NET_STATS_LEN 21
  1564. #define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
  1565. #define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
  1566. static void
  1567. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1568. {
  1569. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1570. int i;
  1571. switch (stringset) {
  1572. case ETH_SS_STATS:
  1573. memcpy(data, *myri10ge_gstrings_main_stats,
  1574. sizeof(myri10ge_gstrings_main_stats));
  1575. data += sizeof(myri10ge_gstrings_main_stats);
  1576. for (i = 0; i < mgp->num_slices; i++) {
  1577. memcpy(data, *myri10ge_gstrings_slice_stats,
  1578. sizeof(myri10ge_gstrings_slice_stats));
  1579. data += sizeof(myri10ge_gstrings_slice_stats);
  1580. }
  1581. break;
  1582. }
  1583. }
  1584. static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
  1585. {
  1586. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1587. switch (sset) {
  1588. case ETH_SS_STATS:
  1589. return MYRI10GE_MAIN_STATS_LEN +
  1590. mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
  1591. default:
  1592. return -EOPNOTSUPP;
  1593. }
  1594. }
  1595. static void
  1596. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1597. struct ethtool_stats *stats, u64 * data)
  1598. {
  1599. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1600. struct myri10ge_slice_state *ss;
  1601. int slice;
  1602. int i;
  1603. /* force stats update */
  1604. (void)myri10ge_get_stats(netdev);
  1605. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1606. data[i] = ((unsigned long *)&netdev->stats)[i];
  1607. data[i++] = (unsigned int)mgp->tx_boundary;
  1608. data[i++] = (unsigned int)mgp->wc_enabled;
  1609. data[i++] = (unsigned int)mgp->pdev->irq;
  1610. data[i++] = (unsigned int)mgp->msi_enabled;
  1611. data[i++] = (unsigned int)mgp->msix_enabled;
  1612. data[i++] = (unsigned int)mgp->read_dma;
  1613. data[i++] = (unsigned int)mgp->write_dma;
  1614. data[i++] = (unsigned int)mgp->read_write_dma;
  1615. data[i++] = (unsigned int)mgp->serial_number;
  1616. data[i++] = (unsigned int)mgp->watchdog_resets;
  1617. #ifdef CONFIG_MYRI10GE_DCA
  1618. data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
  1619. data[i++] = (unsigned int)(mgp->dca_enabled);
  1620. #endif
  1621. data[i++] = (unsigned int)mgp->link_changes;
  1622. /* firmware stats are useful only in the first slice */
  1623. ss = &mgp->ss[0];
  1624. data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
  1625. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
  1626. data[i++] =
  1627. (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
  1628. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
  1629. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
  1630. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
  1631. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
  1632. data[i++] =
  1633. (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
  1634. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
  1635. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
  1636. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
  1637. data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
  1638. for (slice = 0; slice < mgp->num_slices; slice++) {
  1639. ss = &mgp->ss[slice];
  1640. data[i++] = slice;
  1641. data[i++] = (unsigned int)ss->tx.pkt_start;
  1642. data[i++] = (unsigned int)ss->tx.pkt_done;
  1643. data[i++] = (unsigned int)ss->tx.req;
  1644. data[i++] = (unsigned int)ss->tx.done;
  1645. data[i++] = (unsigned int)ss->rx_small.cnt;
  1646. data[i++] = (unsigned int)ss->rx_big.cnt;
  1647. data[i++] = (unsigned int)ss->tx.wake_queue;
  1648. data[i++] = (unsigned int)ss->tx.stop_queue;
  1649. data[i++] = (unsigned int)ss->tx.linearized;
  1650. data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
  1651. data[i++] = ss->rx_done.lro_mgr.stats.flushed;
  1652. if (ss->rx_done.lro_mgr.stats.flushed)
  1653. data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
  1654. ss->rx_done.lro_mgr.stats.flushed;
  1655. else
  1656. data[i++] = 0;
  1657. data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
  1658. }
  1659. }
  1660. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1661. {
  1662. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1663. mgp->msg_enable = value;
  1664. }
  1665. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1666. {
  1667. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1668. return mgp->msg_enable;
  1669. }
  1670. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1671. .get_settings = myri10ge_get_settings,
  1672. .get_drvinfo = myri10ge_get_drvinfo,
  1673. .get_coalesce = myri10ge_get_coalesce,
  1674. .set_coalesce = myri10ge_set_coalesce,
  1675. .get_pauseparam = myri10ge_get_pauseparam,
  1676. .set_pauseparam = myri10ge_set_pauseparam,
  1677. .get_ringparam = myri10ge_get_ringparam,
  1678. .get_link = ethtool_op_get_link,
  1679. .get_strings = myri10ge_get_strings,
  1680. .get_sset_count = myri10ge_get_sset_count,
  1681. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1682. .set_msglevel = myri10ge_set_msglevel,
  1683. .get_msglevel = myri10ge_get_msglevel,
  1684. };
  1685. static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
  1686. {
  1687. struct myri10ge_priv *mgp = ss->mgp;
  1688. struct myri10ge_cmd cmd;
  1689. struct net_device *dev = mgp->dev;
  1690. int tx_ring_size, rx_ring_size;
  1691. int tx_ring_entries, rx_ring_entries;
  1692. int i, slice, status;
  1693. size_t bytes;
  1694. /* get ring sizes */
  1695. slice = ss - mgp->ss;
  1696. cmd.data0 = slice;
  1697. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1698. tx_ring_size = cmd.data0;
  1699. cmd.data0 = slice;
  1700. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1701. if (status != 0)
  1702. return status;
  1703. rx_ring_size = cmd.data0;
  1704. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1705. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1706. ss->tx.mask = tx_ring_entries - 1;
  1707. ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
  1708. status = -ENOMEM;
  1709. /* allocate the host shadow rings */
  1710. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1711. * sizeof(*ss->tx.req_list);
  1712. ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1713. if (ss->tx.req_bytes == NULL)
  1714. goto abort_with_nothing;
  1715. /* ensure req_list entries are aligned to 8 bytes */
  1716. ss->tx.req_list = (struct mcp_kreq_ether_send *)
  1717. ALIGN((unsigned long)ss->tx.req_bytes, 8);
  1718. ss->tx.queue_active = 0;
  1719. bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
  1720. ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1721. if (ss->rx_small.shadow == NULL)
  1722. goto abort_with_tx_req_bytes;
  1723. bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
  1724. ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1725. if (ss->rx_big.shadow == NULL)
  1726. goto abort_with_rx_small_shadow;
  1727. /* allocate the host info rings */
  1728. bytes = tx_ring_entries * sizeof(*ss->tx.info);
  1729. ss->tx.info = kzalloc(bytes, GFP_KERNEL);
  1730. if (ss->tx.info == NULL)
  1731. goto abort_with_rx_big_shadow;
  1732. bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
  1733. ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1734. if (ss->rx_small.info == NULL)
  1735. goto abort_with_tx_info;
  1736. bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
  1737. ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1738. if (ss->rx_big.info == NULL)
  1739. goto abort_with_rx_small_info;
  1740. /* Fill the receive rings */
  1741. ss->rx_big.cnt = 0;
  1742. ss->rx_small.cnt = 0;
  1743. ss->rx_big.fill_cnt = 0;
  1744. ss->rx_small.fill_cnt = 0;
  1745. ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1746. ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1747. ss->rx_small.watchdog_needed = 0;
  1748. ss->rx_big.watchdog_needed = 0;
  1749. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  1750. mgp->small_bytes + MXGEFW_PAD, 0);
  1751. if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
  1752. netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
  1753. slice, ss->rx_small.fill_cnt);
  1754. goto abort_with_rx_small_ring;
  1755. }
  1756. myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
  1757. if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
  1758. netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
  1759. slice, ss->rx_big.fill_cnt);
  1760. goto abort_with_rx_big_ring;
  1761. }
  1762. return 0;
  1763. abort_with_rx_big_ring:
  1764. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1765. int idx = i & ss->rx_big.mask;
  1766. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1767. mgp->big_bytes);
  1768. put_page(ss->rx_big.info[idx].page);
  1769. }
  1770. abort_with_rx_small_ring:
  1771. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1772. int idx = i & ss->rx_small.mask;
  1773. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1774. mgp->small_bytes + MXGEFW_PAD);
  1775. put_page(ss->rx_small.info[idx].page);
  1776. }
  1777. kfree(ss->rx_big.info);
  1778. abort_with_rx_small_info:
  1779. kfree(ss->rx_small.info);
  1780. abort_with_tx_info:
  1781. kfree(ss->tx.info);
  1782. abort_with_rx_big_shadow:
  1783. kfree(ss->rx_big.shadow);
  1784. abort_with_rx_small_shadow:
  1785. kfree(ss->rx_small.shadow);
  1786. abort_with_tx_req_bytes:
  1787. kfree(ss->tx.req_bytes);
  1788. ss->tx.req_bytes = NULL;
  1789. ss->tx.req_list = NULL;
  1790. abort_with_nothing:
  1791. return status;
  1792. }
  1793. static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
  1794. {
  1795. struct myri10ge_priv *mgp = ss->mgp;
  1796. struct sk_buff *skb;
  1797. struct myri10ge_tx_buf *tx;
  1798. int i, len, idx;
  1799. /* If not allocated, skip it */
  1800. if (ss->tx.req_list == NULL)
  1801. return;
  1802. for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
  1803. idx = i & ss->rx_big.mask;
  1804. if (i == ss->rx_big.fill_cnt - 1)
  1805. ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1806. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
  1807. mgp->big_bytes);
  1808. put_page(ss->rx_big.info[idx].page);
  1809. }
  1810. for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
  1811. idx = i & ss->rx_small.mask;
  1812. if (i == ss->rx_small.fill_cnt - 1)
  1813. ss->rx_small.info[idx].page_offset =
  1814. MYRI10GE_ALLOC_SIZE;
  1815. myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
  1816. mgp->small_bytes + MXGEFW_PAD);
  1817. put_page(ss->rx_small.info[idx].page);
  1818. }
  1819. tx = &ss->tx;
  1820. while (tx->done != tx->req) {
  1821. idx = tx->done & tx->mask;
  1822. skb = tx->info[idx].skb;
  1823. /* Mark as free */
  1824. tx->info[idx].skb = NULL;
  1825. tx->done++;
  1826. len = dma_unmap_len(&tx->info[idx], len);
  1827. dma_unmap_len_set(&tx->info[idx], len, 0);
  1828. if (skb) {
  1829. ss->stats.tx_dropped++;
  1830. dev_kfree_skb_any(skb);
  1831. if (len)
  1832. pci_unmap_single(mgp->pdev,
  1833. dma_unmap_addr(&tx->info[idx],
  1834. bus), len,
  1835. PCI_DMA_TODEVICE);
  1836. } else {
  1837. if (len)
  1838. pci_unmap_page(mgp->pdev,
  1839. dma_unmap_addr(&tx->info[idx],
  1840. bus), len,
  1841. PCI_DMA_TODEVICE);
  1842. }
  1843. }
  1844. kfree(ss->rx_big.info);
  1845. kfree(ss->rx_small.info);
  1846. kfree(ss->tx.info);
  1847. kfree(ss->rx_big.shadow);
  1848. kfree(ss->rx_small.shadow);
  1849. kfree(ss->tx.req_bytes);
  1850. ss->tx.req_bytes = NULL;
  1851. ss->tx.req_list = NULL;
  1852. }
  1853. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1854. {
  1855. struct pci_dev *pdev = mgp->pdev;
  1856. struct myri10ge_slice_state *ss;
  1857. struct net_device *netdev = mgp->dev;
  1858. int i;
  1859. int status;
  1860. mgp->msi_enabled = 0;
  1861. mgp->msix_enabled = 0;
  1862. status = 0;
  1863. if (myri10ge_msi) {
  1864. if (mgp->num_slices > 1) {
  1865. status =
  1866. pci_enable_msix(pdev, mgp->msix_vectors,
  1867. mgp->num_slices);
  1868. if (status == 0) {
  1869. mgp->msix_enabled = 1;
  1870. } else {
  1871. dev_err(&pdev->dev,
  1872. "Error %d setting up MSI-X\n", status);
  1873. return status;
  1874. }
  1875. }
  1876. if (mgp->msix_enabled == 0) {
  1877. status = pci_enable_msi(pdev);
  1878. if (status != 0) {
  1879. dev_err(&pdev->dev,
  1880. "Error %d setting up MSI; falling back to xPIC\n",
  1881. status);
  1882. } else {
  1883. mgp->msi_enabled = 1;
  1884. }
  1885. }
  1886. }
  1887. if (mgp->msix_enabled) {
  1888. for (i = 0; i < mgp->num_slices; i++) {
  1889. ss = &mgp->ss[i];
  1890. snprintf(ss->irq_desc, sizeof(ss->irq_desc),
  1891. "%s:slice-%d", netdev->name, i);
  1892. status = request_irq(mgp->msix_vectors[i].vector,
  1893. myri10ge_intr, 0, ss->irq_desc,
  1894. ss);
  1895. if (status != 0) {
  1896. dev_err(&pdev->dev,
  1897. "slice %d failed to allocate IRQ\n", i);
  1898. i--;
  1899. while (i >= 0) {
  1900. free_irq(mgp->msix_vectors[i].vector,
  1901. &mgp->ss[i]);
  1902. i--;
  1903. }
  1904. pci_disable_msix(pdev);
  1905. return status;
  1906. }
  1907. }
  1908. } else {
  1909. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1910. mgp->dev->name, &mgp->ss[0]);
  1911. if (status != 0) {
  1912. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1913. if (mgp->msi_enabled)
  1914. pci_disable_msi(pdev);
  1915. }
  1916. }
  1917. return status;
  1918. }
  1919. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1920. {
  1921. struct pci_dev *pdev = mgp->pdev;
  1922. int i;
  1923. if (mgp->msix_enabled) {
  1924. for (i = 0; i < mgp->num_slices; i++)
  1925. free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
  1926. } else {
  1927. free_irq(pdev->irq, &mgp->ss[0]);
  1928. }
  1929. if (mgp->msi_enabled)
  1930. pci_disable_msi(pdev);
  1931. if (mgp->msix_enabled)
  1932. pci_disable_msix(pdev);
  1933. }
  1934. static int
  1935. myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
  1936. void **ip_hdr, void **tcpudp_hdr,
  1937. u64 * hdr_flags, void *priv)
  1938. {
  1939. struct ethhdr *eh;
  1940. struct vlan_ethhdr *veh;
  1941. struct iphdr *iph;
  1942. u8 *va = page_address(frag->page) + frag->page_offset;
  1943. unsigned long ll_hlen;
  1944. /* passed opaque through lro_receive_frags() */
  1945. __wsum csum = (__force __wsum) (unsigned long)priv;
  1946. /* find the mac header, aborting if not IPv4 */
  1947. eh = (struct ethhdr *)va;
  1948. *mac_hdr = eh;
  1949. ll_hlen = ETH_HLEN;
  1950. if (eh->h_proto != htons(ETH_P_IP)) {
  1951. if (eh->h_proto == htons(ETH_P_8021Q)) {
  1952. veh = (struct vlan_ethhdr *)va;
  1953. if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
  1954. return -1;
  1955. ll_hlen += VLAN_HLEN;
  1956. /*
  1957. * HW checksum starts ETH_HLEN bytes into
  1958. * frame, so we must subtract off the VLAN
  1959. * header's checksum before csum can be used
  1960. */
  1961. csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
  1962. VLAN_HLEN, 0));
  1963. } else {
  1964. return -1;
  1965. }
  1966. }
  1967. *hdr_flags = LRO_IPV4;
  1968. iph = (struct iphdr *)(va + ll_hlen);
  1969. *ip_hdr = iph;
  1970. if (iph->protocol != IPPROTO_TCP)
  1971. return -1;
  1972. if (iph->frag_off & htons(IP_MF | IP_OFFSET))
  1973. return -1;
  1974. *hdr_flags |= LRO_TCP;
  1975. *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
  1976. /* verify the IP checksum */
  1977. if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
  1978. return -1;
  1979. /* verify the checksum */
  1980. if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
  1981. ntohs(iph->tot_len) - (iph->ihl << 2),
  1982. IPPROTO_TCP, csum)))
  1983. return -1;
  1984. return 0;
  1985. }
  1986. static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
  1987. {
  1988. struct myri10ge_cmd cmd;
  1989. struct myri10ge_slice_state *ss;
  1990. int status;
  1991. ss = &mgp->ss[slice];
  1992. status = 0;
  1993. if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
  1994. cmd.data0 = slice;
  1995. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
  1996. &cmd, 0);
  1997. ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
  1998. (mgp->sram + cmd.data0);
  1999. }
  2000. cmd.data0 = slice;
  2001. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
  2002. &cmd, 0);
  2003. ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
  2004. (mgp->sram + cmd.data0);
  2005. cmd.data0 = slice;
  2006. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  2007. ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
  2008. (mgp->sram + cmd.data0);
  2009. ss->tx.send_go = (__iomem __be32 *)
  2010. (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
  2011. ss->tx.send_stop = (__iomem __be32 *)
  2012. (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
  2013. return status;
  2014. }
  2015. static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
  2016. {
  2017. struct myri10ge_cmd cmd;
  2018. struct myri10ge_slice_state *ss;
  2019. int status;
  2020. ss = &mgp->ss[slice];
  2021. cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
  2022. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
  2023. cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
  2024. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  2025. if (status == -ENOSYS) {
  2026. dma_addr_t bus = ss->fw_stats_bus;
  2027. if (slice != 0)
  2028. return -EINVAL;
  2029. bus += offsetof(struct mcp_irq_data, send_done_count);
  2030. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  2031. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  2032. status = myri10ge_send_cmd(mgp,
  2033. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  2034. &cmd, 0);
  2035. /* Firmware cannot support multicast without STATS_DMA_V2 */
  2036. mgp->fw_multicast_support = 0;
  2037. } else {
  2038. mgp->fw_multicast_support = 1;
  2039. }
  2040. return 0;
  2041. }
  2042. static int myri10ge_open(struct net_device *dev)
  2043. {
  2044. struct myri10ge_slice_state *ss;
  2045. struct myri10ge_priv *mgp = netdev_priv(dev);
  2046. struct myri10ge_cmd cmd;
  2047. int i, status, big_pow2, slice;
  2048. u8 *itable;
  2049. struct net_lro_mgr *lro_mgr;
  2050. if (mgp->running != MYRI10GE_ETH_STOPPED)
  2051. return -EBUSY;
  2052. mgp->running = MYRI10GE_ETH_STARTING;
  2053. status = myri10ge_reset(mgp);
  2054. if (status != 0) {
  2055. netdev_err(dev, "failed reset\n");
  2056. goto abort_with_nothing;
  2057. }
  2058. if (mgp->num_slices > 1) {
  2059. cmd.data0 = mgp->num_slices;
  2060. cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
  2061. if (mgp->dev->real_num_tx_queues > 1)
  2062. cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
  2063. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
  2064. &cmd, 0);
  2065. if (status != 0) {
  2066. netdev_err(dev, "failed to set number of slices\n");
  2067. goto abort_with_nothing;
  2068. }
  2069. /* setup the indirection table */
  2070. cmd.data0 = mgp->num_slices;
  2071. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
  2072. &cmd, 0);
  2073. status |= myri10ge_send_cmd(mgp,
  2074. MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
  2075. &cmd, 0);
  2076. if (status != 0) {
  2077. netdev_err(dev, "failed to setup rss tables\n");
  2078. goto abort_with_nothing;
  2079. }
  2080. /* just enable an identity mapping */
  2081. itable = mgp->sram + cmd.data0;
  2082. for (i = 0; i < mgp->num_slices; i++)
  2083. __raw_writeb(i, &itable[i]);
  2084. cmd.data0 = 1;
  2085. cmd.data1 = myri10ge_rss_hash;
  2086. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
  2087. &cmd, 0);
  2088. if (status != 0) {
  2089. netdev_err(dev, "failed to enable slices\n");
  2090. goto abort_with_nothing;
  2091. }
  2092. }
  2093. status = myri10ge_request_irq(mgp);
  2094. if (status != 0)
  2095. goto abort_with_nothing;
  2096. /* decide what small buffer size to use. For good TCP rx
  2097. * performance, it is important to not receive 1514 byte
  2098. * frames into jumbo buffers, as it confuses the socket buffer
  2099. * accounting code, leading to drops and erratic performance.
  2100. */
  2101. if (dev->mtu <= ETH_DATA_LEN)
  2102. /* enough for a TCP header */
  2103. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  2104. ? (128 - MXGEFW_PAD)
  2105. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  2106. else
  2107. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  2108. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  2109. /* Override the small buffer size? */
  2110. if (myri10ge_small_bytes > 0)
  2111. mgp->small_bytes = myri10ge_small_bytes;
  2112. /* Firmware needs the big buff size as a power of 2. Lie and
  2113. * tell him the buffer is larger, because we only use 1
  2114. * buffer/pkt, and the mtu will prevent overruns.
  2115. */
  2116. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2117. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  2118. while (!is_power_of_2(big_pow2))
  2119. big_pow2++;
  2120. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  2121. } else {
  2122. big_pow2 = MYRI10GE_ALLOC_SIZE;
  2123. mgp->big_bytes = big_pow2;
  2124. }
  2125. /* setup the per-slice data structures */
  2126. for (slice = 0; slice < mgp->num_slices; slice++) {
  2127. ss = &mgp->ss[slice];
  2128. status = myri10ge_get_txrx(mgp, slice);
  2129. if (status != 0) {
  2130. netdev_err(dev, "failed to get ring sizes or locations\n");
  2131. goto abort_with_rings;
  2132. }
  2133. status = myri10ge_allocate_rings(ss);
  2134. if (status != 0)
  2135. goto abort_with_rings;
  2136. /* only firmware which supports multiple TX queues
  2137. * supports setting up the tx stats on non-zero
  2138. * slices */
  2139. if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
  2140. status = myri10ge_set_stats(mgp, slice);
  2141. if (status) {
  2142. netdev_err(dev, "Couldn't set stats DMA\n");
  2143. goto abort_with_rings;
  2144. }
  2145. lro_mgr = &ss->rx_done.lro_mgr;
  2146. lro_mgr->dev = dev;
  2147. lro_mgr->features = LRO_F_NAPI;
  2148. lro_mgr->ip_summed = CHECKSUM_COMPLETE;
  2149. lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
  2150. lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
  2151. lro_mgr->lro_arr = ss->rx_done.lro_desc;
  2152. lro_mgr->get_frag_header = myri10ge_get_frag_header;
  2153. lro_mgr->max_aggr = myri10ge_lro_max_pkts;
  2154. lro_mgr->frag_align_pad = 2;
  2155. if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
  2156. lro_mgr->max_aggr = MAX_SKB_FRAGS;
  2157. /* must happen prior to any irq */
  2158. napi_enable(&(ss)->napi);
  2159. }
  2160. /* now give firmware buffers sizes, and MTU */
  2161. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  2162. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  2163. cmd.data0 = mgp->small_bytes;
  2164. status |=
  2165. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  2166. cmd.data0 = big_pow2;
  2167. status |=
  2168. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  2169. if (status) {
  2170. netdev_err(dev, "Couldn't set buffer sizes\n");
  2171. goto abort_with_rings;
  2172. }
  2173. /*
  2174. * Set Linux style TSO mode; this is needed only on newer
  2175. * firmware versions. Older versions default to Linux
  2176. * style TSO
  2177. */
  2178. cmd.data0 = 0;
  2179. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
  2180. if (status && status != -ENOSYS) {
  2181. netdev_err(dev, "Couldn't set TSO mode\n");
  2182. goto abort_with_rings;
  2183. }
  2184. mgp->link_state = ~0U;
  2185. mgp->rdma_tags_available = 15;
  2186. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  2187. if (status) {
  2188. netdev_err(dev, "Couldn't bring up link\n");
  2189. goto abort_with_rings;
  2190. }
  2191. mgp->running = MYRI10GE_ETH_RUNNING;
  2192. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  2193. add_timer(&mgp->watchdog_timer);
  2194. netif_tx_wake_all_queues(dev);
  2195. return 0;
  2196. abort_with_rings:
  2197. while (slice) {
  2198. slice--;
  2199. napi_disable(&mgp->ss[slice].napi);
  2200. }
  2201. for (i = 0; i < mgp->num_slices; i++)
  2202. myri10ge_free_rings(&mgp->ss[i]);
  2203. myri10ge_free_irq(mgp);
  2204. abort_with_nothing:
  2205. mgp->running = MYRI10GE_ETH_STOPPED;
  2206. return -ENOMEM;
  2207. }
  2208. static int myri10ge_close(struct net_device *dev)
  2209. {
  2210. struct myri10ge_priv *mgp = netdev_priv(dev);
  2211. struct myri10ge_cmd cmd;
  2212. int status, old_down_cnt;
  2213. int i;
  2214. if (mgp->running != MYRI10GE_ETH_RUNNING)
  2215. return 0;
  2216. if (mgp->ss[0].tx.req_bytes == NULL)
  2217. return 0;
  2218. del_timer_sync(&mgp->watchdog_timer);
  2219. mgp->running = MYRI10GE_ETH_STOPPING;
  2220. for (i = 0; i < mgp->num_slices; i++) {
  2221. napi_disable(&mgp->ss[i].napi);
  2222. }
  2223. netif_carrier_off(dev);
  2224. netif_tx_stop_all_queues(dev);
  2225. if (mgp->rebooted == 0) {
  2226. old_down_cnt = mgp->down_cnt;
  2227. mb();
  2228. status =
  2229. myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  2230. if (status)
  2231. netdev_err(dev, "Couldn't bring down link\n");
  2232. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
  2233. HZ);
  2234. if (old_down_cnt == mgp->down_cnt)
  2235. netdev_err(dev, "never got down irq\n");
  2236. }
  2237. netif_tx_disable(dev);
  2238. myri10ge_free_irq(mgp);
  2239. for (i = 0; i < mgp->num_slices; i++)
  2240. myri10ge_free_rings(&mgp->ss[i]);
  2241. mgp->running = MYRI10GE_ETH_STOPPED;
  2242. return 0;
  2243. }
  2244. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2245. * backwards one at a time and handle ring wraps */
  2246. static inline void
  2247. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  2248. struct mcp_kreq_ether_send *src, int cnt)
  2249. {
  2250. int idx, starting_slot;
  2251. starting_slot = tx->req;
  2252. while (cnt > 1) {
  2253. cnt--;
  2254. idx = (starting_slot + cnt) & tx->mask;
  2255. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  2256. mb();
  2257. }
  2258. }
  2259. /*
  2260. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  2261. * at most 32 bytes at a time, so as to avoid involving the software
  2262. * pio handler in the nic. We re-write the first segment's flags
  2263. * to mark them valid only after writing the entire chain.
  2264. */
  2265. static inline void
  2266. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  2267. int cnt)
  2268. {
  2269. int idx, i;
  2270. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  2271. struct mcp_kreq_ether_send *srcp;
  2272. u8 last_flags;
  2273. idx = tx->req & tx->mask;
  2274. last_flags = src->flags;
  2275. src->flags = 0;
  2276. mb();
  2277. dst = dstp = &tx->lanai[idx];
  2278. srcp = src;
  2279. if ((idx + cnt) < tx->mask) {
  2280. for (i = 0; i < (cnt - 1); i += 2) {
  2281. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  2282. mb(); /* force write every 32 bytes */
  2283. srcp += 2;
  2284. dstp += 2;
  2285. }
  2286. } else {
  2287. /* submit all but the first request, and ensure
  2288. * that it is submitted below */
  2289. myri10ge_submit_req_backwards(tx, src, cnt);
  2290. i = 0;
  2291. }
  2292. if (i < cnt) {
  2293. /* submit the first request */
  2294. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  2295. mb(); /* barrier before setting valid flag */
  2296. }
  2297. /* re-write the last 32-bits with the valid flags */
  2298. src->flags = last_flags;
  2299. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  2300. tx->req += cnt;
  2301. mb();
  2302. }
  2303. /*
  2304. * Transmit a packet. We need to split the packet so that a single
  2305. * segment does not cross myri10ge->tx_boundary, so this makes segment
  2306. * counting tricky. So rather than try to count segments up front, we
  2307. * just give up if there are too few segments to hold a reasonably
  2308. * fragmented packet currently available. If we run
  2309. * out of segments while preparing a packet for DMA, we just linearize
  2310. * it and try again.
  2311. */
  2312. static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
  2313. struct net_device *dev)
  2314. {
  2315. struct myri10ge_priv *mgp = netdev_priv(dev);
  2316. struct myri10ge_slice_state *ss;
  2317. struct mcp_kreq_ether_send *req;
  2318. struct myri10ge_tx_buf *tx;
  2319. struct skb_frag_struct *frag;
  2320. struct netdev_queue *netdev_queue;
  2321. dma_addr_t bus;
  2322. u32 low;
  2323. __be32 high_swapped;
  2324. unsigned int len;
  2325. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  2326. u16 pseudo_hdr_offset, cksum_offset, queue;
  2327. int cum_len, seglen, boundary, rdma_count;
  2328. u8 flags, odd_flag;
  2329. queue = skb_get_queue_mapping(skb);
  2330. ss = &mgp->ss[queue];
  2331. netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
  2332. tx = &ss->tx;
  2333. again:
  2334. req = tx->req_list;
  2335. avail = tx->mask - 1 - (tx->req - tx->done);
  2336. mss = 0;
  2337. max_segments = MXGEFW_MAX_SEND_DESC;
  2338. if (skb_is_gso(skb)) {
  2339. mss = skb_shinfo(skb)->gso_size;
  2340. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  2341. }
  2342. if ((unlikely(avail < max_segments))) {
  2343. /* we are out of transmit resources */
  2344. tx->stop_queue++;
  2345. netif_tx_stop_queue(netdev_queue);
  2346. return NETDEV_TX_BUSY;
  2347. }
  2348. /* Setup checksum offloading, if needed */
  2349. cksum_offset = 0;
  2350. pseudo_hdr_offset = 0;
  2351. odd_flag = 0;
  2352. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  2353. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  2354. cksum_offset = skb_checksum_start_offset(skb);
  2355. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  2356. /* If the headers are excessively large, then we must
  2357. * fall back to a software checksum */
  2358. if (unlikely(!mss && (cksum_offset > 255 ||
  2359. pseudo_hdr_offset > 127))) {
  2360. if (skb_checksum_help(skb))
  2361. goto drop;
  2362. cksum_offset = 0;
  2363. pseudo_hdr_offset = 0;
  2364. } else {
  2365. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  2366. flags |= MXGEFW_FLAGS_CKSUM;
  2367. }
  2368. }
  2369. cum_len = 0;
  2370. if (mss) { /* TSO */
  2371. /* this removes any CKSUM flag from before */
  2372. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  2373. /* negative cum_len signifies to the
  2374. * send loop that we are still in the
  2375. * header portion of the TSO packet.
  2376. * TSO header can be at most 1KB long */
  2377. cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
  2378. /* for IPv6 TSO, the checksum offset stores the
  2379. * TCP header length, to save the firmware from
  2380. * the need to parse the headers */
  2381. if (skb_is_gso_v6(skb)) {
  2382. cksum_offset = tcp_hdrlen(skb);
  2383. /* Can only handle headers <= max_tso6 long */
  2384. if (unlikely(-cum_len > mgp->max_tso6))
  2385. return myri10ge_sw_tso(skb, dev);
  2386. }
  2387. /* for TSO, pseudo_hdr_offset holds mss.
  2388. * The firmware figures out where to put
  2389. * the checksum by parsing the header. */
  2390. pseudo_hdr_offset = mss;
  2391. } else
  2392. /* Mark small packets, and pad out tiny packets */
  2393. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  2394. flags |= MXGEFW_FLAGS_SMALL;
  2395. /* pad frames to at least ETH_ZLEN bytes */
  2396. if (unlikely(skb->len < ETH_ZLEN)) {
  2397. if (skb_padto(skb, ETH_ZLEN)) {
  2398. /* The packet is gone, so we must
  2399. * return 0 */
  2400. ss->stats.tx_dropped += 1;
  2401. return NETDEV_TX_OK;
  2402. }
  2403. /* adjust the len to account for the zero pad
  2404. * so that the nic can know how long it is */
  2405. skb->len = ETH_ZLEN;
  2406. }
  2407. }
  2408. /* map the skb for DMA */
  2409. len = skb_headlen(skb);
  2410. idx = tx->req & tx->mask;
  2411. tx->info[idx].skb = skb;
  2412. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2413. dma_unmap_addr_set(&tx->info[idx], bus, bus);
  2414. dma_unmap_len_set(&tx->info[idx], len, len);
  2415. frag_cnt = skb_shinfo(skb)->nr_frags;
  2416. frag_idx = 0;
  2417. count = 0;
  2418. rdma_count = 0;
  2419. /* "rdma_count" is the number of RDMAs belonging to the
  2420. * current packet BEFORE the current send request. For
  2421. * non-TSO packets, this is equal to "count".
  2422. * For TSO packets, rdma_count needs to be reset
  2423. * to 0 after a segment cut.
  2424. *
  2425. * The rdma_count field of the send request is
  2426. * the number of RDMAs of the packet starting at
  2427. * that request. For TSO send requests with one ore more cuts
  2428. * in the middle, this is the number of RDMAs starting
  2429. * after the last cut in the request. All previous
  2430. * segments before the last cut implicitly have 1 RDMA.
  2431. *
  2432. * Since the number of RDMAs is not known beforehand,
  2433. * it must be filled-in retroactively - after each
  2434. * segmentation cut or at the end of the entire packet.
  2435. */
  2436. while (1) {
  2437. /* Break the SKB or Fragment up into pieces which
  2438. * do not cross mgp->tx_boundary */
  2439. low = MYRI10GE_LOWPART_TO_U32(bus);
  2440. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  2441. while (len) {
  2442. u8 flags_next;
  2443. int cum_len_next;
  2444. if (unlikely(count == max_segments))
  2445. goto abort_linearize;
  2446. boundary =
  2447. (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
  2448. seglen = boundary - low;
  2449. if (seglen > len)
  2450. seglen = len;
  2451. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  2452. cum_len_next = cum_len + seglen;
  2453. if (mss) { /* TSO */
  2454. (req - rdma_count)->rdma_count = rdma_count + 1;
  2455. if (likely(cum_len >= 0)) { /* payload */
  2456. int next_is_first, chop;
  2457. chop = (cum_len_next > mss);
  2458. cum_len_next = cum_len_next % mss;
  2459. next_is_first = (cum_len_next == 0);
  2460. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  2461. flags_next |= next_is_first *
  2462. MXGEFW_FLAGS_FIRST;
  2463. rdma_count |= -(chop | next_is_first);
  2464. rdma_count += chop & !next_is_first;
  2465. } else if (likely(cum_len_next >= 0)) { /* header ends */
  2466. int small;
  2467. rdma_count = -1;
  2468. cum_len_next = 0;
  2469. seglen = -cum_len;
  2470. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  2471. flags_next = MXGEFW_FLAGS_TSO_PLD |
  2472. MXGEFW_FLAGS_FIRST |
  2473. (small * MXGEFW_FLAGS_SMALL);
  2474. }
  2475. }
  2476. req->addr_high = high_swapped;
  2477. req->addr_low = htonl(low);
  2478. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  2479. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  2480. req->rdma_count = 1;
  2481. req->length = htons(seglen);
  2482. req->cksum_offset = cksum_offset;
  2483. req->flags = flags | ((cum_len & 1) * odd_flag);
  2484. low += seglen;
  2485. len -= seglen;
  2486. cum_len = cum_len_next;
  2487. flags = flags_next;
  2488. req++;
  2489. count++;
  2490. rdma_count++;
  2491. if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
  2492. if (unlikely(cksum_offset > seglen))
  2493. cksum_offset -= seglen;
  2494. else
  2495. cksum_offset = 0;
  2496. }
  2497. }
  2498. if (frag_idx == frag_cnt)
  2499. break;
  2500. /* map next fragment for DMA */
  2501. idx = (count + tx->req) & tx->mask;
  2502. frag = &skb_shinfo(skb)->frags[frag_idx];
  2503. frag_idx++;
  2504. len = frag->size;
  2505. bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
  2506. len, PCI_DMA_TODEVICE);
  2507. dma_unmap_addr_set(&tx->info[idx], bus, bus);
  2508. dma_unmap_len_set(&tx->info[idx], len, len);
  2509. }
  2510. (req - rdma_count)->rdma_count = rdma_count;
  2511. if (mss)
  2512. do {
  2513. req--;
  2514. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  2515. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  2516. MXGEFW_FLAGS_FIRST)));
  2517. idx = ((count - 1) + tx->req) & tx->mask;
  2518. tx->info[idx].last = 1;
  2519. myri10ge_submit_req(tx, tx->req_list, count);
  2520. /* if using multiple tx queues, make sure NIC polls the
  2521. * current slice */
  2522. if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
  2523. tx->queue_active = 1;
  2524. put_be32(htonl(1), tx->send_go);
  2525. mb();
  2526. mmiowb();
  2527. }
  2528. tx->pkt_start++;
  2529. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  2530. tx->stop_queue++;
  2531. netif_tx_stop_queue(netdev_queue);
  2532. }
  2533. return NETDEV_TX_OK;
  2534. abort_linearize:
  2535. /* Free any DMA resources we've alloced and clear out the skb
  2536. * slot so as to not trip up assertions, and to avoid a
  2537. * double-free if linearizing fails */
  2538. last_idx = (idx + 1) & tx->mask;
  2539. idx = tx->req & tx->mask;
  2540. tx->info[idx].skb = NULL;
  2541. do {
  2542. len = dma_unmap_len(&tx->info[idx], len);
  2543. if (len) {
  2544. if (tx->info[idx].skb != NULL)
  2545. pci_unmap_single(mgp->pdev,
  2546. dma_unmap_addr(&tx->info[idx],
  2547. bus), len,
  2548. PCI_DMA_TODEVICE);
  2549. else
  2550. pci_unmap_page(mgp->pdev,
  2551. dma_unmap_addr(&tx->info[idx],
  2552. bus), len,
  2553. PCI_DMA_TODEVICE);
  2554. dma_unmap_len_set(&tx->info[idx], len, 0);
  2555. tx->info[idx].skb = NULL;
  2556. }
  2557. idx = (idx + 1) & tx->mask;
  2558. } while (idx != last_idx);
  2559. if (skb_is_gso(skb)) {
  2560. netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
  2561. goto drop;
  2562. }
  2563. if (skb_linearize(skb))
  2564. goto drop;
  2565. tx->linearized++;
  2566. goto again;
  2567. drop:
  2568. dev_kfree_skb_any(skb);
  2569. ss->stats.tx_dropped += 1;
  2570. return NETDEV_TX_OK;
  2571. }
  2572. static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
  2573. struct net_device *dev)
  2574. {
  2575. struct sk_buff *segs, *curr;
  2576. struct myri10ge_priv *mgp = netdev_priv(dev);
  2577. struct myri10ge_slice_state *ss;
  2578. netdev_tx_t status;
  2579. segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
  2580. if (IS_ERR(segs))
  2581. goto drop;
  2582. while (segs) {
  2583. curr = segs;
  2584. segs = segs->next;
  2585. curr->next = NULL;
  2586. status = myri10ge_xmit(curr, dev);
  2587. if (status != 0) {
  2588. dev_kfree_skb_any(curr);
  2589. if (segs != NULL) {
  2590. curr = segs;
  2591. segs = segs->next;
  2592. curr->next = NULL;
  2593. dev_kfree_skb_any(segs);
  2594. }
  2595. goto drop;
  2596. }
  2597. }
  2598. dev_kfree_skb_any(skb);
  2599. return NETDEV_TX_OK;
  2600. drop:
  2601. ss = &mgp->ss[skb_get_queue_mapping(skb)];
  2602. dev_kfree_skb_any(skb);
  2603. ss->stats.tx_dropped += 1;
  2604. return NETDEV_TX_OK;
  2605. }
  2606. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
  2607. {
  2608. struct myri10ge_priv *mgp = netdev_priv(dev);
  2609. struct myri10ge_slice_netstats *slice_stats;
  2610. struct net_device_stats *stats = &dev->stats;
  2611. int i;
  2612. spin_lock(&mgp->stats_lock);
  2613. memset(stats, 0, sizeof(*stats));
  2614. for (i = 0; i < mgp->num_slices; i++) {
  2615. slice_stats = &mgp->ss[i].stats;
  2616. stats->rx_packets += slice_stats->rx_packets;
  2617. stats->tx_packets += slice_stats->tx_packets;
  2618. stats->rx_bytes += slice_stats->rx_bytes;
  2619. stats->tx_bytes += slice_stats->tx_bytes;
  2620. stats->rx_dropped += slice_stats->rx_dropped;
  2621. stats->tx_dropped += slice_stats->tx_dropped;
  2622. }
  2623. spin_unlock(&mgp->stats_lock);
  2624. return stats;
  2625. }
  2626. static void myri10ge_set_multicast_list(struct net_device *dev)
  2627. {
  2628. struct myri10ge_priv *mgp = netdev_priv(dev);
  2629. struct myri10ge_cmd cmd;
  2630. struct netdev_hw_addr *ha;
  2631. __be32 data[2] = { 0, 0 };
  2632. int err;
  2633. /* can be called from atomic contexts,
  2634. * pass 1 to force atomicity in myri10ge_send_cmd() */
  2635. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  2636. /* This firmware is known to not support multicast */
  2637. if (!mgp->fw_multicast_support)
  2638. return;
  2639. /* Disable multicast filtering */
  2640. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  2641. if (err != 0) {
  2642. netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
  2643. err);
  2644. goto abort;
  2645. }
  2646. if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
  2647. /* request to disable multicast filtering, so quit here */
  2648. return;
  2649. }
  2650. /* Flush the filters */
  2651. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  2652. &cmd, 1);
  2653. if (err != 0) {
  2654. netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
  2655. err);
  2656. goto abort;
  2657. }
  2658. /* Walk the multicast list, and add each address */
  2659. netdev_for_each_mc_addr(ha, dev) {
  2660. memcpy(data, &ha->addr, 6);
  2661. cmd.data0 = ntohl(data[0]);
  2662. cmd.data1 = ntohl(data[1]);
  2663. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2664. &cmd, 1);
  2665. if (err != 0) {
  2666. netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
  2667. err, ha->addr);
  2668. goto abort;
  2669. }
  2670. }
  2671. /* Enable multicast filtering */
  2672. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2673. if (err != 0) {
  2674. netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
  2675. err);
  2676. goto abort;
  2677. }
  2678. return;
  2679. abort:
  2680. return;
  2681. }
  2682. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2683. {
  2684. struct sockaddr *sa = addr;
  2685. struct myri10ge_priv *mgp = netdev_priv(dev);
  2686. int status;
  2687. if (!is_valid_ether_addr(sa->sa_data))
  2688. return -EADDRNOTAVAIL;
  2689. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2690. if (status != 0) {
  2691. netdev_err(dev, "changing mac address failed with %d\n",
  2692. status);
  2693. return status;
  2694. }
  2695. /* change the dev structure */
  2696. memcpy(dev->dev_addr, sa->sa_data, 6);
  2697. return 0;
  2698. }
  2699. static u32 myri10ge_fix_features(struct net_device *dev, u32 features)
  2700. {
  2701. if (!(features & NETIF_F_RXCSUM))
  2702. features &= ~NETIF_F_LRO;
  2703. return features;
  2704. }
  2705. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2706. {
  2707. struct myri10ge_priv *mgp = netdev_priv(dev);
  2708. int error = 0;
  2709. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2710. netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
  2711. return -EINVAL;
  2712. }
  2713. netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
  2714. if (mgp->running) {
  2715. /* if we change the mtu on an active device, we must
  2716. * reset the device so the firmware sees the change */
  2717. myri10ge_close(dev);
  2718. dev->mtu = new_mtu;
  2719. myri10ge_open(dev);
  2720. } else
  2721. dev->mtu = new_mtu;
  2722. return error;
  2723. }
  2724. /*
  2725. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2726. * Only do it if the bridge is a root port since we don't want to disturb
  2727. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2728. */
  2729. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2730. {
  2731. struct pci_dev *bridge = mgp->pdev->bus->self;
  2732. struct device *dev = &mgp->pdev->dev;
  2733. unsigned cap;
  2734. unsigned err_cap;
  2735. u16 val;
  2736. u8 ext_type;
  2737. int ret;
  2738. if (!myri10ge_ecrc_enable || !bridge)
  2739. return;
  2740. /* check that the bridge is a root port */
  2741. cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2742. pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
  2743. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2744. if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
  2745. if (myri10ge_ecrc_enable > 1) {
  2746. struct pci_dev *prev_bridge, *old_bridge = bridge;
  2747. /* Walk the hierarchy up to the root port
  2748. * where ECRC has to be enabled */
  2749. do {
  2750. prev_bridge = bridge;
  2751. bridge = bridge->bus->self;
  2752. if (!bridge || prev_bridge == bridge) {
  2753. dev_err(dev,
  2754. "Failed to find root port"
  2755. " to force ECRC\n");
  2756. return;
  2757. }
  2758. cap =
  2759. pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2760. pci_read_config_word(bridge,
  2761. cap + PCI_CAP_FLAGS, &val);
  2762. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2763. } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
  2764. dev_info(dev,
  2765. "Forcing ECRC on non-root port %s"
  2766. " (enabling on root port %s)\n",
  2767. pci_name(old_bridge), pci_name(bridge));
  2768. } else {
  2769. dev_err(dev,
  2770. "Not enabling ECRC on non-root port %s\n",
  2771. pci_name(bridge));
  2772. return;
  2773. }
  2774. }
  2775. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2776. if (!cap)
  2777. return;
  2778. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2779. if (ret) {
  2780. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2781. pci_name(bridge));
  2782. dev_err(dev, "\t pci=nommconf in use? "
  2783. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2784. return;
  2785. }
  2786. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2787. return;
  2788. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2789. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2790. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2791. }
  2792. /*
  2793. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2794. * when the PCI-E Completion packets are aligned on an 8-byte
  2795. * boundary. Some PCI-E chip sets always align Completion packets; on
  2796. * the ones that do not, the alignment can be enforced by enabling
  2797. * ECRC generation (if supported).
  2798. *
  2799. * When PCI-E Completion packets are not aligned, it is actually more
  2800. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2801. *
  2802. * If the driver can neither enable ECRC nor verify that it has
  2803. * already been enabled, then it must use a firmware image which works
  2804. * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
  2805. * should also ensure that it never gives the device a Read-DMA which is
  2806. * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
  2807. * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
  2808. * firmware image, and set tx_boundary to 4KB.
  2809. */
  2810. static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
  2811. {
  2812. struct pci_dev *pdev = mgp->pdev;
  2813. struct device *dev = &pdev->dev;
  2814. int status;
  2815. mgp->tx_boundary = 4096;
  2816. /*
  2817. * Verify the max read request size was set to 4KB
  2818. * before trying the test with 4KB.
  2819. */
  2820. status = pcie_get_readrq(pdev);
  2821. if (status < 0) {
  2822. dev_err(dev, "Couldn't read max read req size: %d\n", status);
  2823. goto abort;
  2824. }
  2825. if (status != 4096) {
  2826. dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
  2827. mgp->tx_boundary = 2048;
  2828. }
  2829. /*
  2830. * load the optimized firmware (which assumes aligned PCIe
  2831. * completions) in order to see if it works on this host.
  2832. */
  2833. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2834. status = myri10ge_load_firmware(mgp, 1);
  2835. if (status != 0) {
  2836. goto abort;
  2837. }
  2838. /*
  2839. * Enable ECRC if possible
  2840. */
  2841. myri10ge_enable_ecrc(mgp);
  2842. /*
  2843. * Run a DMA test which watches for unaligned completions and
  2844. * aborts on the first one seen.
  2845. */
  2846. status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
  2847. if (status == 0)
  2848. return; /* keep the aligned firmware */
  2849. if (status != -E2BIG)
  2850. dev_warn(dev, "DMA test failed: %d\n", status);
  2851. if (status == -ENOSYS)
  2852. dev_warn(dev, "Falling back to ethp! "
  2853. "Please install up to date fw\n");
  2854. abort:
  2855. /* fall back to using the unaligned firmware */
  2856. mgp->tx_boundary = 2048;
  2857. set_fw_name(mgp, myri10ge_fw_unaligned, false);
  2858. }
  2859. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2860. {
  2861. int overridden = 0;
  2862. if (myri10ge_force_firmware == 0) {
  2863. int link_width, exp_cap;
  2864. u16 lnk;
  2865. exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
  2866. pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  2867. link_width = (lnk >> 4) & 0x3f;
  2868. /* Check to see if Link is less than 8 or if the
  2869. * upstream bridge is known to provide aligned
  2870. * completions */
  2871. if (link_width < 8) {
  2872. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2873. link_width);
  2874. mgp->tx_boundary = 4096;
  2875. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2876. } else {
  2877. myri10ge_firmware_probe(mgp);
  2878. }
  2879. } else {
  2880. if (myri10ge_force_firmware == 1) {
  2881. dev_info(&mgp->pdev->dev,
  2882. "Assuming aligned completions (forced)\n");
  2883. mgp->tx_boundary = 4096;
  2884. set_fw_name(mgp, myri10ge_fw_aligned, false);
  2885. } else {
  2886. dev_info(&mgp->pdev->dev,
  2887. "Assuming unaligned completions (forced)\n");
  2888. mgp->tx_boundary = 2048;
  2889. set_fw_name(mgp, myri10ge_fw_unaligned, false);
  2890. }
  2891. }
  2892. kparam_block_sysfs_write(myri10ge_fw_name);
  2893. if (myri10ge_fw_name != NULL) {
  2894. char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
  2895. if (fw_name) {
  2896. overridden = 1;
  2897. set_fw_name(mgp, fw_name, true);
  2898. }
  2899. }
  2900. kparam_unblock_sysfs_write(myri10ge_fw_name);
  2901. if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
  2902. myri10ge_fw_names[mgp->board_number] != NULL &&
  2903. strlen(myri10ge_fw_names[mgp->board_number])) {
  2904. set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
  2905. overridden = 1;
  2906. }
  2907. if (overridden)
  2908. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2909. mgp->fw_name);
  2910. }
  2911. #ifdef CONFIG_PM
  2912. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2913. {
  2914. struct myri10ge_priv *mgp;
  2915. struct net_device *netdev;
  2916. mgp = pci_get_drvdata(pdev);
  2917. if (mgp == NULL)
  2918. return -EINVAL;
  2919. netdev = mgp->dev;
  2920. netif_device_detach(netdev);
  2921. if (netif_running(netdev)) {
  2922. netdev_info(netdev, "closing\n");
  2923. rtnl_lock();
  2924. myri10ge_close(netdev);
  2925. rtnl_unlock();
  2926. }
  2927. myri10ge_dummy_rdma(mgp, 0);
  2928. pci_save_state(pdev);
  2929. pci_disable_device(pdev);
  2930. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2931. }
  2932. static int myri10ge_resume(struct pci_dev *pdev)
  2933. {
  2934. struct myri10ge_priv *mgp;
  2935. struct net_device *netdev;
  2936. int status;
  2937. u16 vendor;
  2938. mgp = pci_get_drvdata(pdev);
  2939. if (mgp == NULL)
  2940. return -EINVAL;
  2941. netdev = mgp->dev;
  2942. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2943. msleep(5); /* give card time to respond */
  2944. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2945. if (vendor == 0xffff) {
  2946. netdev_err(mgp->dev, "device disappeared!\n");
  2947. return -EIO;
  2948. }
  2949. pci_restore_state(pdev);
  2950. status = pci_enable_device(pdev);
  2951. if (status) {
  2952. dev_err(&pdev->dev, "failed to enable device\n");
  2953. return status;
  2954. }
  2955. pci_set_master(pdev);
  2956. myri10ge_reset(mgp);
  2957. myri10ge_dummy_rdma(mgp, 1);
  2958. /* Save configuration space to be restored if the
  2959. * nic resets due to a parity error */
  2960. pci_save_state(pdev);
  2961. if (netif_running(netdev)) {
  2962. rtnl_lock();
  2963. status = myri10ge_open(netdev);
  2964. rtnl_unlock();
  2965. if (status != 0)
  2966. goto abort_with_enabled;
  2967. }
  2968. netif_device_attach(netdev);
  2969. return 0;
  2970. abort_with_enabled:
  2971. pci_disable_device(pdev);
  2972. return -EIO;
  2973. }
  2974. #endif /* CONFIG_PM */
  2975. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  2976. {
  2977. struct pci_dev *pdev = mgp->pdev;
  2978. int vs = mgp->vendor_specific_offset;
  2979. u32 reboot;
  2980. /*enter read32 mode */
  2981. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  2982. /*read REBOOT_STATUS (0xfffffff0) */
  2983. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  2984. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  2985. return reboot;
  2986. }
  2987. /*
  2988. * This watchdog is used to check whether the board has suffered
  2989. * from a parity error and needs to be recovered.
  2990. */
  2991. static void myri10ge_watchdog(struct work_struct *work)
  2992. {
  2993. struct myri10ge_priv *mgp =
  2994. container_of(work, struct myri10ge_priv, watchdog_work);
  2995. struct myri10ge_tx_buf *tx;
  2996. u32 reboot;
  2997. int status, rebooted;
  2998. int i;
  2999. u16 cmd, vendor;
  3000. mgp->watchdog_resets++;
  3001. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  3002. rebooted = 0;
  3003. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  3004. /* Bus master DMA disabled? Check to see
  3005. * if the card rebooted due to a parity error
  3006. * For now, just report it */
  3007. reboot = myri10ge_read_reboot(mgp);
  3008. netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
  3009. reboot,
  3010. myri10ge_reset_recover ? "" : " not");
  3011. if (myri10ge_reset_recover == 0)
  3012. return;
  3013. rtnl_lock();
  3014. mgp->rebooted = 1;
  3015. rebooted = 1;
  3016. myri10ge_close(mgp->dev);
  3017. myri10ge_reset_recover--;
  3018. mgp->rebooted = 0;
  3019. /*
  3020. * A rebooted nic will come back with config space as
  3021. * it was after power was applied to PCIe bus.
  3022. * Attempt to restore config space which was saved
  3023. * when the driver was loaded, or the last time the
  3024. * nic was resumed from power saving mode.
  3025. */
  3026. pci_restore_state(mgp->pdev);
  3027. /* save state again for accounting reasons */
  3028. pci_save_state(mgp->pdev);
  3029. } else {
  3030. /* if we get back -1's from our slot, perhaps somebody
  3031. * powered off our card. Don't try to reset it in
  3032. * this case */
  3033. if (cmd == 0xffff) {
  3034. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  3035. if (vendor == 0xffff) {
  3036. netdev_err(mgp->dev, "device disappeared!\n");
  3037. return;
  3038. }
  3039. }
  3040. /* Perhaps it is a software error. Try to reset */
  3041. netdev_err(mgp->dev, "device timeout, resetting\n");
  3042. for (i = 0; i < mgp->num_slices; i++) {
  3043. tx = &mgp->ss[i].tx;
  3044. netdev_err(mgp->dev, "(%d): %d %d %d %d %d %d\n",
  3045. i, tx->queue_active, tx->req,
  3046. tx->done, tx->pkt_start, tx->pkt_done,
  3047. (int)ntohl(mgp->ss[i].fw_stats->
  3048. send_done_count));
  3049. msleep(2000);
  3050. netdev_info(mgp->dev, "(%d): %d %d %d %d %d %d\n",
  3051. i, tx->queue_active, tx->req,
  3052. tx->done, tx->pkt_start, tx->pkt_done,
  3053. (int)ntohl(mgp->ss[i].fw_stats->
  3054. send_done_count));
  3055. }
  3056. }
  3057. if (!rebooted) {
  3058. rtnl_lock();
  3059. myri10ge_close(mgp->dev);
  3060. }
  3061. status = myri10ge_load_firmware(mgp, 1);
  3062. if (status != 0)
  3063. netdev_err(mgp->dev, "failed to load firmware\n");
  3064. else
  3065. myri10ge_open(mgp->dev);
  3066. rtnl_unlock();
  3067. }
  3068. /*
  3069. * We use our own timer routine rather than relying upon
  3070. * netdev->tx_timeout because we have a very large hardware transmit
  3071. * queue. Due to the large queue, the netdev->tx_timeout function
  3072. * cannot detect a NIC with a parity error in a timely fashion if the
  3073. * NIC is lightly loaded.
  3074. */
  3075. static void myri10ge_watchdog_timer(unsigned long arg)
  3076. {
  3077. struct myri10ge_priv *mgp;
  3078. struct myri10ge_slice_state *ss;
  3079. int i, reset_needed, busy_slice_cnt;
  3080. u32 rx_pause_cnt;
  3081. u16 cmd;
  3082. mgp = (struct myri10ge_priv *)arg;
  3083. rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
  3084. busy_slice_cnt = 0;
  3085. for (i = 0, reset_needed = 0;
  3086. i < mgp->num_slices && reset_needed == 0; ++i) {
  3087. ss = &mgp->ss[i];
  3088. if (ss->rx_small.watchdog_needed) {
  3089. myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
  3090. mgp->small_bytes + MXGEFW_PAD,
  3091. 1);
  3092. if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
  3093. myri10ge_fill_thresh)
  3094. ss->rx_small.watchdog_needed = 0;
  3095. }
  3096. if (ss->rx_big.watchdog_needed) {
  3097. myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
  3098. mgp->big_bytes, 1);
  3099. if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
  3100. myri10ge_fill_thresh)
  3101. ss->rx_big.watchdog_needed = 0;
  3102. }
  3103. if (ss->tx.req != ss->tx.done &&
  3104. ss->tx.done == ss->watchdog_tx_done &&
  3105. ss->watchdog_tx_req != ss->watchdog_tx_done) {
  3106. /* nic seems like it might be stuck.. */
  3107. if (rx_pause_cnt != mgp->watchdog_pause) {
  3108. if (net_ratelimit())
  3109. netdev_err(mgp->dev, "slice %d: TX paused, check link partner\n",
  3110. i);
  3111. } else {
  3112. netdev_warn(mgp->dev, "slice %d stuck:", i);
  3113. reset_needed = 1;
  3114. }
  3115. }
  3116. if (ss->watchdog_tx_done != ss->tx.done ||
  3117. ss->watchdog_rx_done != ss->rx_done.cnt) {
  3118. busy_slice_cnt++;
  3119. }
  3120. ss->watchdog_tx_done = ss->tx.done;
  3121. ss->watchdog_tx_req = ss->tx.req;
  3122. ss->watchdog_rx_done = ss->rx_done.cnt;
  3123. }
  3124. /* if we've sent or received no traffic, poll the NIC to
  3125. * ensure it is still there. Otherwise, we risk not noticing
  3126. * an error in a timely fashion */
  3127. if (busy_slice_cnt == 0) {
  3128. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  3129. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  3130. reset_needed = 1;
  3131. }
  3132. }
  3133. mgp->watchdog_pause = rx_pause_cnt;
  3134. if (reset_needed) {
  3135. schedule_work(&mgp->watchdog_work);
  3136. } else {
  3137. /* rearm timer */
  3138. mod_timer(&mgp->watchdog_timer,
  3139. jiffies + myri10ge_watchdog_timeout * HZ);
  3140. }
  3141. }
  3142. static void myri10ge_free_slices(struct myri10ge_priv *mgp)
  3143. {
  3144. struct myri10ge_slice_state *ss;
  3145. struct pci_dev *pdev = mgp->pdev;
  3146. size_t bytes;
  3147. int i;
  3148. if (mgp->ss == NULL)
  3149. return;
  3150. for (i = 0; i < mgp->num_slices; i++) {
  3151. ss = &mgp->ss[i];
  3152. if (ss->rx_done.entry != NULL) {
  3153. bytes = mgp->max_intr_slots *
  3154. sizeof(*ss->rx_done.entry);
  3155. dma_free_coherent(&pdev->dev, bytes,
  3156. ss->rx_done.entry, ss->rx_done.bus);
  3157. ss->rx_done.entry = NULL;
  3158. }
  3159. if (ss->fw_stats != NULL) {
  3160. bytes = sizeof(*ss->fw_stats);
  3161. dma_free_coherent(&pdev->dev, bytes,
  3162. ss->fw_stats, ss->fw_stats_bus);
  3163. ss->fw_stats = NULL;
  3164. netif_napi_del(&ss->napi);
  3165. }
  3166. }
  3167. kfree(mgp->ss);
  3168. mgp->ss = NULL;
  3169. }
  3170. static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
  3171. {
  3172. struct myri10ge_slice_state *ss;
  3173. struct pci_dev *pdev = mgp->pdev;
  3174. size_t bytes;
  3175. int i;
  3176. bytes = sizeof(*mgp->ss) * mgp->num_slices;
  3177. mgp->ss = kzalloc(bytes, GFP_KERNEL);
  3178. if (mgp->ss == NULL) {
  3179. return -ENOMEM;
  3180. }
  3181. for (i = 0; i < mgp->num_slices; i++) {
  3182. ss = &mgp->ss[i];
  3183. bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
  3184. ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  3185. &ss->rx_done.bus,
  3186. GFP_KERNEL);
  3187. if (ss->rx_done.entry == NULL)
  3188. goto abort;
  3189. memset(ss->rx_done.entry, 0, bytes);
  3190. bytes = sizeof(*ss->fw_stats);
  3191. ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
  3192. &ss->fw_stats_bus,
  3193. GFP_KERNEL);
  3194. if (ss->fw_stats == NULL)
  3195. goto abort;
  3196. ss->mgp = mgp;
  3197. ss->dev = mgp->dev;
  3198. netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
  3199. myri10ge_napi_weight);
  3200. }
  3201. return 0;
  3202. abort:
  3203. myri10ge_free_slices(mgp);
  3204. return -ENOMEM;
  3205. }
  3206. /*
  3207. * This function determines the number of slices supported.
  3208. * The number slices is the minimum of the number of CPUS,
  3209. * the number of MSI-X irqs supported, the number of slices
  3210. * supported by the firmware
  3211. */
  3212. static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
  3213. {
  3214. struct myri10ge_cmd cmd;
  3215. struct pci_dev *pdev = mgp->pdev;
  3216. char *old_fw;
  3217. bool old_allocated;
  3218. int i, status, ncpus, msix_cap;
  3219. mgp->num_slices = 1;
  3220. msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  3221. ncpus = num_online_cpus();
  3222. if (myri10ge_max_slices == 1 || msix_cap == 0 ||
  3223. (myri10ge_max_slices == -1 && ncpus < 2))
  3224. return;
  3225. /* try to load the slice aware rss firmware */
  3226. old_fw = mgp->fw_name;
  3227. old_allocated = mgp->fw_name_allocated;
  3228. /* don't free old_fw if we override it. */
  3229. mgp->fw_name_allocated = false;
  3230. if (myri10ge_fw_name != NULL) {
  3231. dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
  3232. myri10ge_fw_name);
  3233. set_fw_name(mgp, myri10ge_fw_name, false);
  3234. } else if (old_fw == myri10ge_fw_aligned)
  3235. set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
  3236. else
  3237. set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
  3238. status = myri10ge_load_firmware(mgp, 0);
  3239. if (status != 0) {
  3240. dev_info(&pdev->dev, "Rss firmware not found\n");
  3241. if (old_allocated)
  3242. kfree(old_fw);
  3243. return;
  3244. }
  3245. /* hit the board with a reset to ensure it is alive */
  3246. memset(&cmd, 0, sizeof(cmd));
  3247. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  3248. if (status != 0) {
  3249. dev_err(&mgp->pdev->dev, "failed reset\n");
  3250. goto abort_with_fw;
  3251. }
  3252. mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
  3253. /* tell it the size of the interrupt queues */
  3254. cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
  3255. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  3256. if (status != 0) {
  3257. dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
  3258. goto abort_with_fw;
  3259. }
  3260. /* ask the maximum number of slices it supports */
  3261. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
  3262. if (status != 0)
  3263. goto abort_with_fw;
  3264. else
  3265. mgp->num_slices = cmd.data0;
  3266. /* Only allow multiple slices if MSI-X is usable */
  3267. if (!myri10ge_msi) {
  3268. goto abort_with_fw;
  3269. }
  3270. /* if the admin did not specify a limit to how many
  3271. * slices we should use, cap it automatically to the
  3272. * number of CPUs currently online */
  3273. if (myri10ge_max_slices == -1)
  3274. myri10ge_max_slices = ncpus;
  3275. if (mgp->num_slices > myri10ge_max_slices)
  3276. mgp->num_slices = myri10ge_max_slices;
  3277. /* Now try to allocate as many MSI-X vectors as we have
  3278. * slices. We give up on MSI-X if we can only get a single
  3279. * vector. */
  3280. mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
  3281. GFP_KERNEL);
  3282. if (mgp->msix_vectors == NULL)
  3283. goto disable_msix;
  3284. for (i = 0; i < mgp->num_slices; i++) {
  3285. mgp->msix_vectors[i].entry = i;
  3286. }
  3287. while (mgp->num_slices > 1) {
  3288. /* make sure it is a power of two */
  3289. while (!is_power_of_2(mgp->num_slices))
  3290. mgp->num_slices--;
  3291. if (mgp->num_slices == 1)
  3292. goto disable_msix;
  3293. status = pci_enable_msix(pdev, mgp->msix_vectors,
  3294. mgp->num_slices);
  3295. if (status == 0) {
  3296. pci_disable_msix(pdev);
  3297. if (old_allocated)
  3298. kfree(old_fw);
  3299. return;
  3300. }
  3301. if (status > 0)
  3302. mgp->num_slices = status;
  3303. else
  3304. goto disable_msix;
  3305. }
  3306. disable_msix:
  3307. if (mgp->msix_vectors != NULL) {
  3308. kfree(mgp->msix_vectors);
  3309. mgp->msix_vectors = NULL;
  3310. }
  3311. abort_with_fw:
  3312. mgp->num_slices = 1;
  3313. set_fw_name(mgp, old_fw, old_allocated);
  3314. myri10ge_load_firmware(mgp, 0);
  3315. }
  3316. static const struct net_device_ops myri10ge_netdev_ops = {
  3317. .ndo_open = myri10ge_open,
  3318. .ndo_stop = myri10ge_close,
  3319. .ndo_start_xmit = myri10ge_xmit,
  3320. .ndo_get_stats = myri10ge_get_stats,
  3321. .ndo_validate_addr = eth_validate_addr,
  3322. .ndo_change_mtu = myri10ge_change_mtu,
  3323. .ndo_fix_features = myri10ge_fix_features,
  3324. .ndo_set_multicast_list = myri10ge_set_multicast_list,
  3325. .ndo_set_mac_address = myri10ge_set_mac_address,
  3326. };
  3327. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3328. {
  3329. struct net_device *netdev;
  3330. struct myri10ge_priv *mgp;
  3331. struct device *dev = &pdev->dev;
  3332. int i;
  3333. int status = -ENXIO;
  3334. int dac_enabled;
  3335. unsigned hdr_offset, ss_offset;
  3336. static int board_number;
  3337. netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
  3338. if (netdev == NULL) {
  3339. dev_err(dev, "Could not allocate ethernet device\n");
  3340. return -ENOMEM;
  3341. }
  3342. SET_NETDEV_DEV(netdev, &pdev->dev);
  3343. mgp = netdev_priv(netdev);
  3344. mgp->dev = netdev;
  3345. mgp->pdev = pdev;
  3346. mgp->pause = myri10ge_flow_control;
  3347. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  3348. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  3349. mgp->board_number = board_number;
  3350. init_waitqueue_head(&mgp->down_wq);
  3351. if (pci_enable_device(pdev)) {
  3352. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  3353. status = -ENODEV;
  3354. goto abort_with_netdev;
  3355. }
  3356. /* Find the vendor-specific cap so we can check
  3357. * the reboot register later on */
  3358. mgp->vendor_specific_offset
  3359. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  3360. /* Set our max read request to 4KB */
  3361. status = pcie_set_readrq(pdev, 4096);
  3362. if (status != 0) {
  3363. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  3364. status);
  3365. goto abort_with_enabled;
  3366. }
  3367. pci_set_master(pdev);
  3368. dac_enabled = 1;
  3369. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  3370. if (status != 0) {
  3371. dac_enabled = 0;
  3372. dev_err(&pdev->dev,
  3373. "64-bit pci address mask was refused, "
  3374. "trying 32-bit\n");
  3375. status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3376. }
  3377. if (status != 0) {
  3378. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  3379. goto abort_with_enabled;
  3380. }
  3381. (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3382. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3383. &mgp->cmd_bus, GFP_KERNEL);
  3384. if (mgp->cmd == NULL)
  3385. goto abort_with_enabled;
  3386. mgp->board_span = pci_resource_len(pdev, 0);
  3387. mgp->iomem_base = pci_resource_start(pdev, 0);
  3388. mgp->mtrr = -1;
  3389. mgp->wc_enabled = 0;
  3390. #ifdef CONFIG_MTRR
  3391. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  3392. MTRR_TYPE_WRCOMB, 1);
  3393. if (mgp->mtrr >= 0)
  3394. mgp->wc_enabled = 1;
  3395. #endif
  3396. mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
  3397. if (mgp->sram == NULL) {
  3398. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  3399. mgp->board_span, mgp->iomem_base);
  3400. status = -ENXIO;
  3401. goto abort_with_mtrr;
  3402. }
  3403. hdr_offset =
  3404. ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
  3405. ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
  3406. mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
  3407. if (mgp->sram_size > mgp->board_span ||
  3408. mgp->sram_size <= MYRI10GE_FW_OFFSET) {
  3409. dev_err(&pdev->dev,
  3410. "invalid sram_size %dB or board span %ldB\n",
  3411. mgp->sram_size, mgp->board_span);
  3412. goto abort_with_ioremap;
  3413. }
  3414. memcpy_fromio(mgp->eeprom_strings,
  3415. mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
  3416. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  3417. status = myri10ge_read_mac_addr(mgp);
  3418. if (status)
  3419. goto abort_with_ioremap;
  3420. for (i = 0; i < ETH_ALEN; i++)
  3421. netdev->dev_addr[i] = mgp->mac_addr[i];
  3422. myri10ge_select_firmware(mgp);
  3423. status = myri10ge_load_firmware(mgp, 1);
  3424. if (status != 0) {
  3425. dev_err(&pdev->dev, "failed to load firmware\n");
  3426. goto abort_with_ioremap;
  3427. }
  3428. myri10ge_probe_slices(mgp);
  3429. status = myri10ge_alloc_slices(mgp);
  3430. if (status != 0) {
  3431. dev_err(&pdev->dev, "failed to alloc slice state\n");
  3432. goto abort_with_firmware;
  3433. }
  3434. netif_set_real_num_tx_queues(netdev, mgp->num_slices);
  3435. netif_set_real_num_rx_queues(netdev, mgp->num_slices);
  3436. status = myri10ge_reset(mgp);
  3437. if (status != 0) {
  3438. dev_err(&pdev->dev, "failed reset\n");
  3439. goto abort_with_slices;
  3440. }
  3441. #ifdef CONFIG_MYRI10GE_DCA
  3442. myri10ge_setup_dca(mgp);
  3443. #endif
  3444. pci_set_drvdata(pdev, mgp);
  3445. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  3446. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  3447. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  3448. myri10ge_initial_mtu = 68;
  3449. netdev->netdev_ops = &myri10ge_netdev_ops;
  3450. netdev->mtu = myri10ge_initial_mtu;
  3451. netdev->base_addr = mgp->iomem_base;
  3452. netdev->hw_features = mgp->features | NETIF_F_LRO | NETIF_F_RXCSUM;
  3453. netdev->features = netdev->hw_features;
  3454. if (dac_enabled)
  3455. netdev->features |= NETIF_F_HIGHDMA;
  3456. netdev->vlan_features |= mgp->features;
  3457. if (mgp->fw_ver_tiny < 37)
  3458. netdev->vlan_features &= ~NETIF_F_TSO6;
  3459. if (mgp->fw_ver_tiny < 32)
  3460. netdev->vlan_features &= ~NETIF_F_TSO;
  3461. /* make sure we can get an irq, and that MSI can be
  3462. * setup (if available). Also ensure netdev->irq
  3463. * is set to correct value if MSI is enabled */
  3464. status = myri10ge_request_irq(mgp);
  3465. if (status != 0)
  3466. goto abort_with_firmware;
  3467. netdev->irq = pdev->irq;
  3468. myri10ge_free_irq(mgp);
  3469. /* Save configuration space to be restored if the
  3470. * nic resets due to a parity error */
  3471. pci_save_state(pdev);
  3472. /* Setup the watchdog timer */
  3473. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  3474. (unsigned long)mgp);
  3475. spin_lock_init(&mgp->stats_lock);
  3476. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  3477. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  3478. status = register_netdev(netdev);
  3479. if (status != 0) {
  3480. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  3481. goto abort_with_state;
  3482. }
  3483. if (mgp->msix_enabled)
  3484. dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
  3485. mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
  3486. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3487. else
  3488. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  3489. mgp->msi_enabled ? "MSI" : "xPIC",
  3490. netdev->irq, mgp->tx_boundary, mgp->fw_name,
  3491. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  3492. board_number++;
  3493. return 0;
  3494. abort_with_state:
  3495. pci_restore_state(pdev);
  3496. abort_with_slices:
  3497. myri10ge_free_slices(mgp);
  3498. abort_with_firmware:
  3499. myri10ge_dummy_rdma(mgp, 0);
  3500. abort_with_ioremap:
  3501. if (mgp->mac_addr_string != NULL)
  3502. dev_err(&pdev->dev,
  3503. "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
  3504. mgp->mac_addr_string, mgp->serial_number);
  3505. iounmap(mgp->sram);
  3506. abort_with_mtrr:
  3507. #ifdef CONFIG_MTRR
  3508. if (mgp->mtrr >= 0)
  3509. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3510. #endif
  3511. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3512. mgp->cmd, mgp->cmd_bus);
  3513. abort_with_enabled:
  3514. pci_disable_device(pdev);
  3515. abort_with_netdev:
  3516. set_fw_name(mgp, NULL, false);
  3517. free_netdev(netdev);
  3518. return status;
  3519. }
  3520. /*
  3521. * myri10ge_remove
  3522. *
  3523. * Does what is necessary to shutdown one Myrinet device. Called
  3524. * once for each Myrinet card by the kernel when a module is
  3525. * unloaded.
  3526. */
  3527. static void myri10ge_remove(struct pci_dev *pdev)
  3528. {
  3529. struct myri10ge_priv *mgp;
  3530. struct net_device *netdev;
  3531. mgp = pci_get_drvdata(pdev);
  3532. if (mgp == NULL)
  3533. return;
  3534. cancel_work_sync(&mgp->watchdog_work);
  3535. netdev = mgp->dev;
  3536. unregister_netdev(netdev);
  3537. #ifdef CONFIG_MYRI10GE_DCA
  3538. myri10ge_teardown_dca(mgp);
  3539. #endif
  3540. myri10ge_dummy_rdma(mgp, 0);
  3541. /* avoid a memory leak */
  3542. pci_restore_state(pdev);
  3543. iounmap(mgp->sram);
  3544. #ifdef CONFIG_MTRR
  3545. if (mgp->mtrr >= 0)
  3546. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  3547. #endif
  3548. myri10ge_free_slices(mgp);
  3549. if (mgp->msix_vectors != NULL)
  3550. kfree(mgp->msix_vectors);
  3551. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  3552. mgp->cmd, mgp->cmd_bus);
  3553. set_fw_name(mgp, NULL, false);
  3554. free_netdev(netdev);
  3555. pci_disable_device(pdev);
  3556. pci_set_drvdata(pdev, NULL);
  3557. }
  3558. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  3559. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
  3560. static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
  3561. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  3562. {PCI_DEVICE
  3563. (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
  3564. {0},
  3565. };
  3566. MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
  3567. static struct pci_driver myri10ge_driver = {
  3568. .name = "myri10ge",
  3569. .probe = myri10ge_probe,
  3570. .remove = myri10ge_remove,
  3571. .id_table = myri10ge_pci_tbl,
  3572. #ifdef CONFIG_PM
  3573. .suspend = myri10ge_suspend,
  3574. .resume = myri10ge_resume,
  3575. #endif
  3576. };
  3577. #ifdef CONFIG_MYRI10GE_DCA
  3578. static int
  3579. myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
  3580. {
  3581. int err = driver_for_each_device(&myri10ge_driver.driver,
  3582. NULL, &event,
  3583. myri10ge_notify_dca_device);
  3584. if (err)
  3585. return NOTIFY_BAD;
  3586. return NOTIFY_DONE;
  3587. }
  3588. static struct notifier_block myri10ge_dca_notifier = {
  3589. .notifier_call = myri10ge_notify_dca,
  3590. .next = NULL,
  3591. .priority = 0,
  3592. };
  3593. #endif /* CONFIG_MYRI10GE_DCA */
  3594. static __init int myri10ge_init_module(void)
  3595. {
  3596. pr_info("Version %s\n", MYRI10GE_VERSION_STR);
  3597. if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
  3598. pr_err("Illegal rssh hash type %d, defaulting to source port\n",
  3599. myri10ge_rss_hash);
  3600. myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
  3601. }
  3602. #ifdef CONFIG_MYRI10GE_DCA
  3603. dca_register_notify(&myri10ge_dca_notifier);
  3604. #endif
  3605. if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
  3606. myri10ge_max_slices = MYRI10GE_MAX_SLICES;
  3607. return pci_register_driver(&myri10ge_driver);
  3608. }
  3609. module_init(myri10ge_init_module);
  3610. static __exit void myri10ge_cleanup_module(void)
  3611. {
  3612. #ifdef CONFIG_MYRI10GE_DCA
  3613. dca_unregister_notify(&myri10ge_dca_notifier);
  3614. #endif
  3615. pci_unregister_driver(&myri10ge_driver);
  3616. }
  3617. module_exit(myri10ge_cleanup_module);