mv643xx_eth.c 71 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  38. #include <linux/init.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/in.h>
  41. #include <linux/ip.h>
  42. #include <linux/tcp.h>
  43. #include <linux/udp.h>
  44. #include <linux/etherdevice.h>
  45. #include <linux/delay.h>
  46. #include <linux/ethtool.h>
  47. #include <linux/platform_device.h>
  48. #include <linux/module.h>
  49. #include <linux/kernel.h>
  50. #include <linux/spinlock.h>
  51. #include <linux/workqueue.h>
  52. #include <linux/phy.h>
  53. #include <linux/mv643xx_eth.h>
  54. #include <linux/io.h>
  55. #include <linux/types.h>
  56. #include <linux/inet_lro.h>
  57. #include <linux/slab.h>
  58. #include <asm/system.h>
  59. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  60. static char mv643xx_eth_driver_version[] = "1.4";
  61. /*
  62. * Registers shared between all ports.
  63. */
  64. #define PHY_ADDR 0x0000
  65. #define SMI_REG 0x0004
  66. #define SMI_BUSY 0x10000000
  67. #define SMI_READ_VALID 0x08000000
  68. #define SMI_OPCODE_READ 0x04000000
  69. #define SMI_OPCODE_WRITE 0x00000000
  70. #define ERR_INT_CAUSE 0x0080
  71. #define ERR_INT_SMI_DONE 0x00000010
  72. #define ERR_INT_MASK 0x0084
  73. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  74. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  75. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  76. #define WINDOW_BAR_ENABLE 0x0290
  77. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  78. /*
  79. * Main per-port registers. These live at offset 0x0400 for
  80. * port #0, 0x0800 for port #1, and 0x0c00 for port #2.
  81. */
  82. #define PORT_CONFIG 0x0000
  83. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  84. #define PORT_CONFIG_EXT 0x0004
  85. #define MAC_ADDR_LOW 0x0014
  86. #define MAC_ADDR_HIGH 0x0018
  87. #define SDMA_CONFIG 0x001c
  88. #define TX_BURST_SIZE_16_64BIT 0x01000000
  89. #define TX_BURST_SIZE_4_64BIT 0x00800000
  90. #define BLM_TX_NO_SWAP 0x00000020
  91. #define BLM_RX_NO_SWAP 0x00000010
  92. #define RX_BURST_SIZE_16_64BIT 0x00000008
  93. #define RX_BURST_SIZE_4_64BIT 0x00000004
  94. #define PORT_SERIAL_CONTROL 0x003c
  95. #define SET_MII_SPEED_TO_100 0x01000000
  96. #define SET_GMII_SPEED_TO_1000 0x00800000
  97. #define SET_FULL_DUPLEX_MODE 0x00200000
  98. #define MAX_RX_PACKET_9700BYTE 0x000a0000
  99. #define DISABLE_AUTO_NEG_SPEED_GMII 0x00002000
  100. #define DO_NOT_FORCE_LINK_FAIL 0x00000400
  101. #define SERIAL_PORT_CONTROL_RESERVED 0x00000200
  102. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL 0x00000008
  103. #define DISABLE_AUTO_NEG_FOR_DUPLEX 0x00000004
  104. #define FORCE_LINK_PASS 0x00000002
  105. #define SERIAL_PORT_ENABLE 0x00000001
  106. #define PORT_STATUS 0x0044
  107. #define TX_FIFO_EMPTY 0x00000400
  108. #define TX_IN_PROGRESS 0x00000080
  109. #define PORT_SPEED_MASK 0x00000030
  110. #define PORT_SPEED_1000 0x00000010
  111. #define PORT_SPEED_100 0x00000020
  112. #define PORT_SPEED_10 0x00000000
  113. #define FLOW_CONTROL_ENABLED 0x00000008
  114. #define FULL_DUPLEX 0x00000004
  115. #define LINK_UP 0x00000002
  116. #define TXQ_COMMAND 0x0048
  117. #define TXQ_FIX_PRIO_CONF 0x004c
  118. #define TX_BW_RATE 0x0050
  119. #define TX_BW_MTU 0x0058
  120. #define TX_BW_BURST 0x005c
  121. #define INT_CAUSE 0x0060
  122. #define INT_TX_END 0x07f80000
  123. #define INT_TX_END_0 0x00080000
  124. #define INT_RX 0x000003fc
  125. #define INT_RX_0 0x00000004
  126. #define INT_EXT 0x00000002
  127. #define INT_CAUSE_EXT 0x0064
  128. #define INT_EXT_LINK_PHY 0x00110000
  129. #define INT_EXT_TX 0x000000ff
  130. #define INT_MASK 0x0068
  131. #define INT_MASK_EXT 0x006c
  132. #define TX_FIFO_URGENT_THRESHOLD 0x0074
  133. #define TXQ_FIX_PRIO_CONF_MOVED 0x00dc
  134. #define TX_BW_RATE_MOVED 0x00e0
  135. #define TX_BW_MTU_MOVED 0x00e8
  136. #define TX_BW_BURST_MOVED 0x00ec
  137. #define RXQ_CURRENT_DESC_PTR(q) (0x020c + ((q) << 4))
  138. #define RXQ_COMMAND 0x0280
  139. #define TXQ_CURRENT_DESC_PTR(q) (0x02c0 + ((q) << 2))
  140. #define TXQ_BW_TOKENS(q) (0x0300 + ((q) << 4))
  141. #define TXQ_BW_CONF(q) (0x0304 + ((q) << 4))
  142. #define TXQ_BW_WRR_CONF(q) (0x0308 + ((q) << 4))
  143. /*
  144. * Misc per-port registers.
  145. */
  146. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  147. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  148. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  149. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  150. /*
  151. * SDMA configuration register default value.
  152. */
  153. #if defined(__BIG_ENDIAN)
  154. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  155. (RX_BURST_SIZE_4_64BIT | \
  156. TX_BURST_SIZE_4_64BIT)
  157. #elif defined(__LITTLE_ENDIAN)
  158. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  159. (RX_BURST_SIZE_4_64BIT | \
  160. BLM_RX_NO_SWAP | \
  161. BLM_TX_NO_SWAP | \
  162. TX_BURST_SIZE_4_64BIT)
  163. #else
  164. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  165. #endif
  166. /*
  167. * Misc definitions.
  168. */
  169. #define DEFAULT_RX_QUEUE_SIZE 128
  170. #define DEFAULT_TX_QUEUE_SIZE 256
  171. #define SKB_DMA_REALIGN ((PAGE_SIZE - NET_SKB_PAD) % SMP_CACHE_BYTES)
  172. /*
  173. * RX/TX descriptors.
  174. */
  175. #if defined(__BIG_ENDIAN)
  176. struct rx_desc {
  177. u16 byte_cnt; /* Descriptor buffer byte count */
  178. u16 buf_size; /* Buffer size */
  179. u32 cmd_sts; /* Descriptor command status */
  180. u32 next_desc_ptr; /* Next descriptor pointer */
  181. u32 buf_ptr; /* Descriptor buffer pointer */
  182. };
  183. struct tx_desc {
  184. u16 byte_cnt; /* buffer byte count */
  185. u16 l4i_chk; /* CPU provided TCP checksum */
  186. u32 cmd_sts; /* Command/status field */
  187. u32 next_desc_ptr; /* Pointer to next descriptor */
  188. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  189. };
  190. #elif defined(__LITTLE_ENDIAN)
  191. struct rx_desc {
  192. u32 cmd_sts; /* Descriptor command status */
  193. u16 buf_size; /* Buffer size */
  194. u16 byte_cnt; /* Descriptor buffer byte count */
  195. u32 buf_ptr; /* Descriptor buffer pointer */
  196. u32 next_desc_ptr; /* Next descriptor pointer */
  197. };
  198. struct tx_desc {
  199. u32 cmd_sts; /* Command/status field */
  200. u16 l4i_chk; /* CPU provided TCP checksum */
  201. u16 byte_cnt; /* buffer byte count */
  202. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  203. u32 next_desc_ptr; /* Pointer to next descriptor */
  204. };
  205. #else
  206. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  207. #endif
  208. /* RX & TX descriptor command */
  209. #define BUFFER_OWNED_BY_DMA 0x80000000
  210. /* RX & TX descriptor status */
  211. #define ERROR_SUMMARY 0x00000001
  212. /* RX descriptor status */
  213. #define LAYER_4_CHECKSUM_OK 0x40000000
  214. #define RX_ENABLE_INTERRUPT 0x20000000
  215. #define RX_FIRST_DESC 0x08000000
  216. #define RX_LAST_DESC 0x04000000
  217. #define RX_IP_HDR_OK 0x02000000
  218. #define RX_PKT_IS_IPV4 0x01000000
  219. #define RX_PKT_IS_ETHERNETV2 0x00800000
  220. #define RX_PKT_LAYER4_TYPE_MASK 0x00600000
  221. #define RX_PKT_LAYER4_TYPE_TCP_IPV4 0x00000000
  222. #define RX_PKT_IS_VLAN_TAGGED 0x00080000
  223. /* TX descriptor command */
  224. #define TX_ENABLE_INTERRUPT 0x00800000
  225. #define GEN_CRC 0x00400000
  226. #define TX_FIRST_DESC 0x00200000
  227. #define TX_LAST_DESC 0x00100000
  228. #define ZERO_PADDING 0x00080000
  229. #define GEN_IP_V4_CHECKSUM 0x00040000
  230. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  231. #define UDP_FRAME 0x00010000
  232. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  233. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  234. #define TX_IHL_SHIFT 11
  235. /* global *******************************************************************/
  236. struct mv643xx_eth_shared_private {
  237. /*
  238. * Ethernet controller base address.
  239. */
  240. void __iomem *base;
  241. /*
  242. * Points at the right SMI instance to use.
  243. */
  244. struct mv643xx_eth_shared_private *smi;
  245. /*
  246. * Provides access to local SMI interface.
  247. */
  248. struct mii_bus *smi_bus;
  249. /*
  250. * If we have access to the error interrupt pin (which is
  251. * somewhat misnamed as it not only reflects internal errors
  252. * but also reflects SMI completion), use that to wait for
  253. * SMI access completion instead of polling the SMI busy bit.
  254. */
  255. int err_interrupt;
  256. wait_queue_head_t smi_busy_wait;
  257. /*
  258. * Per-port MBUS window access register value.
  259. */
  260. u32 win_protect;
  261. /*
  262. * Hardware-specific parameters.
  263. */
  264. unsigned int t_clk;
  265. int extended_rx_coal_limit;
  266. int tx_bw_control;
  267. int tx_csum_limit;
  268. };
  269. #define TX_BW_CONTROL_ABSENT 0
  270. #define TX_BW_CONTROL_OLD_LAYOUT 1
  271. #define TX_BW_CONTROL_NEW_LAYOUT 2
  272. static int mv643xx_eth_open(struct net_device *dev);
  273. static int mv643xx_eth_stop(struct net_device *dev);
  274. /* per-port *****************************************************************/
  275. struct mib_counters {
  276. u64 good_octets_received;
  277. u32 bad_octets_received;
  278. u32 internal_mac_transmit_err;
  279. u32 good_frames_received;
  280. u32 bad_frames_received;
  281. u32 broadcast_frames_received;
  282. u32 multicast_frames_received;
  283. u32 frames_64_octets;
  284. u32 frames_65_to_127_octets;
  285. u32 frames_128_to_255_octets;
  286. u32 frames_256_to_511_octets;
  287. u32 frames_512_to_1023_octets;
  288. u32 frames_1024_to_max_octets;
  289. u64 good_octets_sent;
  290. u32 good_frames_sent;
  291. u32 excessive_collision;
  292. u32 multicast_frames_sent;
  293. u32 broadcast_frames_sent;
  294. u32 unrec_mac_control_received;
  295. u32 fc_sent;
  296. u32 good_fc_received;
  297. u32 bad_fc_received;
  298. u32 undersize_received;
  299. u32 fragments_received;
  300. u32 oversize_received;
  301. u32 jabber_received;
  302. u32 mac_receive_error;
  303. u32 bad_crc_event;
  304. u32 collision;
  305. u32 late_collision;
  306. };
  307. struct lro_counters {
  308. u32 lro_aggregated;
  309. u32 lro_flushed;
  310. u32 lro_no_desc;
  311. };
  312. struct rx_queue {
  313. int index;
  314. int rx_ring_size;
  315. int rx_desc_count;
  316. int rx_curr_desc;
  317. int rx_used_desc;
  318. struct rx_desc *rx_desc_area;
  319. dma_addr_t rx_desc_dma;
  320. int rx_desc_area_size;
  321. struct sk_buff **rx_skb;
  322. struct net_lro_mgr lro_mgr;
  323. struct net_lro_desc lro_arr[8];
  324. };
  325. struct tx_queue {
  326. int index;
  327. int tx_ring_size;
  328. int tx_desc_count;
  329. int tx_curr_desc;
  330. int tx_used_desc;
  331. struct tx_desc *tx_desc_area;
  332. dma_addr_t tx_desc_dma;
  333. int tx_desc_area_size;
  334. struct sk_buff_head tx_skb;
  335. unsigned long tx_packets;
  336. unsigned long tx_bytes;
  337. unsigned long tx_dropped;
  338. };
  339. struct mv643xx_eth_private {
  340. struct mv643xx_eth_shared_private *shared;
  341. void __iomem *base;
  342. int port_num;
  343. struct net_device *dev;
  344. struct phy_device *phy;
  345. struct timer_list mib_counters_timer;
  346. spinlock_t mib_counters_lock;
  347. struct mib_counters mib_counters;
  348. struct lro_counters lro_counters;
  349. struct work_struct tx_timeout_task;
  350. struct napi_struct napi;
  351. u32 int_mask;
  352. u8 oom;
  353. u8 work_link;
  354. u8 work_tx;
  355. u8 work_tx_end;
  356. u8 work_rx;
  357. u8 work_rx_refill;
  358. int skb_size;
  359. struct sk_buff_head rx_recycle;
  360. /*
  361. * RX state.
  362. */
  363. int rx_ring_size;
  364. unsigned long rx_desc_sram_addr;
  365. int rx_desc_sram_size;
  366. int rxq_count;
  367. struct timer_list rx_oom;
  368. struct rx_queue rxq[8];
  369. /*
  370. * TX state.
  371. */
  372. int tx_ring_size;
  373. unsigned long tx_desc_sram_addr;
  374. int tx_desc_sram_size;
  375. int txq_count;
  376. struct tx_queue txq[8];
  377. };
  378. /* port register accessors **************************************************/
  379. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  380. {
  381. return readl(mp->shared->base + offset);
  382. }
  383. static inline u32 rdlp(struct mv643xx_eth_private *mp, int offset)
  384. {
  385. return readl(mp->base + offset);
  386. }
  387. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  388. {
  389. writel(data, mp->shared->base + offset);
  390. }
  391. static inline void wrlp(struct mv643xx_eth_private *mp, int offset, u32 data)
  392. {
  393. writel(data, mp->base + offset);
  394. }
  395. /* rxq/txq helper functions *************************************************/
  396. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  397. {
  398. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  399. }
  400. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  401. {
  402. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  403. }
  404. static void rxq_enable(struct rx_queue *rxq)
  405. {
  406. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  407. wrlp(mp, RXQ_COMMAND, 1 << rxq->index);
  408. }
  409. static void rxq_disable(struct rx_queue *rxq)
  410. {
  411. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  412. u8 mask = 1 << rxq->index;
  413. wrlp(mp, RXQ_COMMAND, mask << 8);
  414. while (rdlp(mp, RXQ_COMMAND) & mask)
  415. udelay(10);
  416. }
  417. static void txq_reset_hw_ptr(struct tx_queue *txq)
  418. {
  419. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  420. u32 addr;
  421. addr = (u32)txq->tx_desc_dma;
  422. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  423. wrlp(mp, TXQ_CURRENT_DESC_PTR(txq->index), addr);
  424. }
  425. static void txq_enable(struct tx_queue *txq)
  426. {
  427. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  428. wrlp(mp, TXQ_COMMAND, 1 << txq->index);
  429. }
  430. static void txq_disable(struct tx_queue *txq)
  431. {
  432. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  433. u8 mask = 1 << txq->index;
  434. wrlp(mp, TXQ_COMMAND, mask << 8);
  435. while (rdlp(mp, TXQ_COMMAND) & mask)
  436. udelay(10);
  437. }
  438. static void txq_maybe_wake(struct tx_queue *txq)
  439. {
  440. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  441. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  442. if (netif_tx_queue_stopped(nq)) {
  443. __netif_tx_lock(nq, smp_processor_id());
  444. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_SKB_FRAGS + 1)
  445. netif_tx_wake_queue(nq);
  446. __netif_tx_unlock(nq);
  447. }
  448. }
  449. /* rx napi ******************************************************************/
  450. static int
  451. mv643xx_get_skb_header(struct sk_buff *skb, void **iphdr, void **tcph,
  452. u64 *hdr_flags, void *priv)
  453. {
  454. unsigned long cmd_sts = (unsigned long)priv;
  455. /*
  456. * Make sure that this packet is Ethernet II, is not VLAN
  457. * tagged, is IPv4, has a valid IP header, and is TCP.
  458. */
  459. if ((cmd_sts & (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
  460. RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_MASK |
  461. RX_PKT_IS_VLAN_TAGGED)) !=
  462. (RX_IP_HDR_OK | RX_PKT_IS_IPV4 |
  463. RX_PKT_IS_ETHERNETV2 | RX_PKT_LAYER4_TYPE_TCP_IPV4))
  464. return -1;
  465. skb_reset_network_header(skb);
  466. skb_set_transport_header(skb, ip_hdrlen(skb));
  467. *iphdr = ip_hdr(skb);
  468. *tcph = tcp_hdr(skb);
  469. *hdr_flags = LRO_IPV4 | LRO_TCP;
  470. return 0;
  471. }
  472. static int rxq_process(struct rx_queue *rxq, int budget)
  473. {
  474. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  475. struct net_device_stats *stats = &mp->dev->stats;
  476. int lro_flush_needed;
  477. int rx;
  478. lro_flush_needed = 0;
  479. rx = 0;
  480. while (rx < budget && rxq->rx_desc_count) {
  481. struct rx_desc *rx_desc;
  482. unsigned int cmd_sts;
  483. struct sk_buff *skb;
  484. u16 byte_cnt;
  485. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  486. cmd_sts = rx_desc->cmd_sts;
  487. if (cmd_sts & BUFFER_OWNED_BY_DMA)
  488. break;
  489. rmb();
  490. skb = rxq->rx_skb[rxq->rx_curr_desc];
  491. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  492. rxq->rx_curr_desc++;
  493. if (rxq->rx_curr_desc == rxq->rx_ring_size)
  494. rxq->rx_curr_desc = 0;
  495. dma_unmap_single(mp->dev->dev.parent, rx_desc->buf_ptr,
  496. rx_desc->buf_size, DMA_FROM_DEVICE);
  497. rxq->rx_desc_count--;
  498. rx++;
  499. mp->work_rx_refill |= 1 << rxq->index;
  500. byte_cnt = rx_desc->byte_cnt;
  501. /*
  502. * Update statistics.
  503. *
  504. * Note that the descriptor byte count includes 2 dummy
  505. * bytes automatically inserted by the hardware at the
  506. * start of the packet (which we don't count), and a 4
  507. * byte CRC at the end of the packet (which we do count).
  508. */
  509. stats->rx_packets++;
  510. stats->rx_bytes += byte_cnt - 2;
  511. /*
  512. * In case we received a packet without first / last bits
  513. * on, or the error summary bit is set, the packet needs
  514. * to be dropped.
  515. */
  516. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC | ERROR_SUMMARY))
  517. != (RX_FIRST_DESC | RX_LAST_DESC))
  518. goto err;
  519. /*
  520. * The -4 is for the CRC in the trailer of the
  521. * received packet
  522. */
  523. skb_put(skb, byte_cnt - 2 - 4);
  524. if (cmd_sts & LAYER_4_CHECKSUM_OK)
  525. skb->ip_summed = CHECKSUM_UNNECESSARY;
  526. skb->protocol = eth_type_trans(skb, mp->dev);
  527. if (skb->dev->features & NETIF_F_LRO &&
  528. skb->ip_summed == CHECKSUM_UNNECESSARY) {
  529. lro_receive_skb(&rxq->lro_mgr, skb, (void *)cmd_sts);
  530. lro_flush_needed = 1;
  531. } else
  532. netif_receive_skb(skb);
  533. continue;
  534. err:
  535. stats->rx_dropped++;
  536. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  537. (RX_FIRST_DESC | RX_LAST_DESC)) {
  538. if (net_ratelimit())
  539. netdev_err(mp->dev,
  540. "received packet spanning multiple descriptors\n");
  541. }
  542. if (cmd_sts & ERROR_SUMMARY)
  543. stats->rx_errors++;
  544. dev_kfree_skb(skb);
  545. }
  546. if (lro_flush_needed)
  547. lro_flush_all(&rxq->lro_mgr);
  548. if (rx < budget)
  549. mp->work_rx &= ~(1 << rxq->index);
  550. return rx;
  551. }
  552. static int rxq_refill(struct rx_queue *rxq, int budget)
  553. {
  554. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  555. int refilled;
  556. refilled = 0;
  557. while (refilled < budget && rxq->rx_desc_count < rxq->rx_ring_size) {
  558. struct sk_buff *skb;
  559. int rx;
  560. struct rx_desc *rx_desc;
  561. int size;
  562. skb = __skb_dequeue(&mp->rx_recycle);
  563. if (skb == NULL)
  564. skb = dev_alloc_skb(mp->skb_size);
  565. if (skb == NULL) {
  566. mp->oom = 1;
  567. goto oom;
  568. }
  569. if (SKB_DMA_REALIGN)
  570. skb_reserve(skb, SKB_DMA_REALIGN);
  571. refilled++;
  572. rxq->rx_desc_count++;
  573. rx = rxq->rx_used_desc++;
  574. if (rxq->rx_used_desc == rxq->rx_ring_size)
  575. rxq->rx_used_desc = 0;
  576. rx_desc = rxq->rx_desc_area + rx;
  577. size = skb->end - skb->data;
  578. rx_desc->buf_ptr = dma_map_single(mp->dev->dev.parent,
  579. skb->data, size,
  580. DMA_FROM_DEVICE);
  581. rx_desc->buf_size = size;
  582. rxq->rx_skb[rx] = skb;
  583. wmb();
  584. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  585. wmb();
  586. /*
  587. * The hardware automatically prepends 2 bytes of
  588. * dummy data to each received packet, so that the
  589. * IP header ends up 16-byte aligned.
  590. */
  591. skb_reserve(skb, 2);
  592. }
  593. if (refilled < budget)
  594. mp->work_rx_refill &= ~(1 << rxq->index);
  595. oom:
  596. return refilled;
  597. }
  598. /* tx ***********************************************************************/
  599. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  600. {
  601. int frag;
  602. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  603. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  604. if (fragp->size <= 8 && fragp->page_offset & 7)
  605. return 1;
  606. }
  607. return 0;
  608. }
  609. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  610. {
  611. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  612. int nr_frags = skb_shinfo(skb)->nr_frags;
  613. int frag;
  614. for (frag = 0; frag < nr_frags; frag++) {
  615. skb_frag_t *this_frag;
  616. int tx_index;
  617. struct tx_desc *desc;
  618. this_frag = &skb_shinfo(skb)->frags[frag];
  619. tx_index = txq->tx_curr_desc++;
  620. if (txq->tx_curr_desc == txq->tx_ring_size)
  621. txq->tx_curr_desc = 0;
  622. desc = &txq->tx_desc_area[tx_index];
  623. /*
  624. * The last fragment will generate an interrupt
  625. * which will free the skb on TX completion.
  626. */
  627. if (frag == nr_frags - 1) {
  628. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  629. ZERO_PADDING | TX_LAST_DESC |
  630. TX_ENABLE_INTERRUPT;
  631. } else {
  632. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  633. }
  634. desc->l4i_chk = 0;
  635. desc->byte_cnt = this_frag->size;
  636. desc->buf_ptr = dma_map_page(mp->dev->dev.parent,
  637. this_frag->page,
  638. this_frag->page_offset,
  639. this_frag->size, DMA_TO_DEVICE);
  640. }
  641. }
  642. static inline __be16 sum16_as_be(__sum16 sum)
  643. {
  644. return (__force __be16)sum;
  645. }
  646. static int txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  647. {
  648. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  649. int nr_frags = skb_shinfo(skb)->nr_frags;
  650. int tx_index;
  651. struct tx_desc *desc;
  652. u32 cmd_sts;
  653. u16 l4i_chk;
  654. int length;
  655. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  656. l4i_chk = 0;
  657. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  658. int hdr_len;
  659. int tag_bytes;
  660. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  661. skb->protocol != htons(ETH_P_8021Q));
  662. hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  663. tag_bytes = hdr_len - ETH_HLEN;
  664. if (skb->len - hdr_len > mp->shared->tx_csum_limit ||
  665. unlikely(tag_bytes & ~12)) {
  666. if (skb_checksum_help(skb) == 0)
  667. goto no_csum;
  668. kfree_skb(skb);
  669. return 1;
  670. }
  671. if (tag_bytes & 4)
  672. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  673. if (tag_bytes & 8)
  674. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  675. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  676. GEN_IP_V4_CHECKSUM |
  677. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  678. switch (ip_hdr(skb)->protocol) {
  679. case IPPROTO_UDP:
  680. cmd_sts |= UDP_FRAME;
  681. l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  682. break;
  683. case IPPROTO_TCP:
  684. l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  685. break;
  686. default:
  687. BUG();
  688. }
  689. } else {
  690. no_csum:
  691. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  692. cmd_sts |= 5 << TX_IHL_SHIFT;
  693. }
  694. tx_index = txq->tx_curr_desc++;
  695. if (txq->tx_curr_desc == txq->tx_ring_size)
  696. txq->tx_curr_desc = 0;
  697. desc = &txq->tx_desc_area[tx_index];
  698. if (nr_frags) {
  699. txq_submit_frag_skb(txq, skb);
  700. length = skb_headlen(skb);
  701. } else {
  702. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  703. length = skb->len;
  704. }
  705. desc->l4i_chk = l4i_chk;
  706. desc->byte_cnt = length;
  707. desc->buf_ptr = dma_map_single(mp->dev->dev.parent, skb->data,
  708. length, DMA_TO_DEVICE);
  709. __skb_queue_tail(&txq->tx_skb, skb);
  710. /* ensure all other descriptors are written before first cmd_sts */
  711. wmb();
  712. desc->cmd_sts = cmd_sts;
  713. /* clear TX_END status */
  714. mp->work_tx_end &= ~(1 << txq->index);
  715. /* ensure all descriptors are written before poking hardware */
  716. wmb();
  717. txq_enable(txq);
  718. txq->tx_desc_count += nr_frags + 1;
  719. return 0;
  720. }
  721. static netdev_tx_t mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  722. {
  723. struct mv643xx_eth_private *mp = netdev_priv(dev);
  724. int queue;
  725. struct tx_queue *txq;
  726. struct netdev_queue *nq;
  727. queue = skb_get_queue_mapping(skb);
  728. txq = mp->txq + queue;
  729. nq = netdev_get_tx_queue(dev, queue);
  730. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  731. txq->tx_dropped++;
  732. netdev_printk(KERN_DEBUG, dev,
  733. "failed to linearize skb with tiny unaligned fragment\n");
  734. return NETDEV_TX_BUSY;
  735. }
  736. if (txq->tx_ring_size - txq->tx_desc_count < MAX_SKB_FRAGS + 1) {
  737. if (net_ratelimit())
  738. netdev_err(dev, "tx queue full?!\n");
  739. kfree_skb(skb);
  740. return NETDEV_TX_OK;
  741. }
  742. if (!txq_submit_skb(txq, skb)) {
  743. int entries_left;
  744. txq->tx_bytes += skb->len;
  745. txq->tx_packets++;
  746. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  747. if (entries_left < MAX_SKB_FRAGS + 1)
  748. netif_tx_stop_queue(nq);
  749. }
  750. return NETDEV_TX_OK;
  751. }
  752. /* tx napi ******************************************************************/
  753. static void txq_kick(struct tx_queue *txq)
  754. {
  755. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  756. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  757. u32 hw_desc_ptr;
  758. u32 expected_ptr;
  759. __netif_tx_lock(nq, smp_processor_id());
  760. if (rdlp(mp, TXQ_COMMAND) & (1 << txq->index))
  761. goto out;
  762. hw_desc_ptr = rdlp(mp, TXQ_CURRENT_DESC_PTR(txq->index));
  763. expected_ptr = (u32)txq->tx_desc_dma +
  764. txq->tx_curr_desc * sizeof(struct tx_desc);
  765. if (hw_desc_ptr != expected_ptr)
  766. txq_enable(txq);
  767. out:
  768. __netif_tx_unlock(nq);
  769. mp->work_tx_end &= ~(1 << txq->index);
  770. }
  771. static int txq_reclaim(struct tx_queue *txq, int budget, int force)
  772. {
  773. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  774. struct netdev_queue *nq = netdev_get_tx_queue(mp->dev, txq->index);
  775. int reclaimed;
  776. __netif_tx_lock(nq, smp_processor_id());
  777. reclaimed = 0;
  778. while (reclaimed < budget && txq->tx_desc_count > 0) {
  779. int tx_index;
  780. struct tx_desc *desc;
  781. u32 cmd_sts;
  782. struct sk_buff *skb;
  783. tx_index = txq->tx_used_desc;
  784. desc = &txq->tx_desc_area[tx_index];
  785. cmd_sts = desc->cmd_sts;
  786. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  787. if (!force)
  788. break;
  789. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  790. }
  791. txq->tx_used_desc = tx_index + 1;
  792. if (txq->tx_used_desc == txq->tx_ring_size)
  793. txq->tx_used_desc = 0;
  794. reclaimed++;
  795. txq->tx_desc_count--;
  796. skb = NULL;
  797. if (cmd_sts & TX_LAST_DESC)
  798. skb = __skb_dequeue(&txq->tx_skb);
  799. if (cmd_sts & ERROR_SUMMARY) {
  800. netdev_info(mp->dev, "tx error\n");
  801. mp->dev->stats.tx_errors++;
  802. }
  803. if (cmd_sts & TX_FIRST_DESC) {
  804. dma_unmap_single(mp->dev->dev.parent, desc->buf_ptr,
  805. desc->byte_cnt, DMA_TO_DEVICE);
  806. } else {
  807. dma_unmap_page(mp->dev->dev.parent, desc->buf_ptr,
  808. desc->byte_cnt, DMA_TO_DEVICE);
  809. }
  810. if (skb != NULL) {
  811. if (skb_queue_len(&mp->rx_recycle) <
  812. mp->rx_ring_size &&
  813. skb_recycle_check(skb, mp->skb_size))
  814. __skb_queue_head(&mp->rx_recycle, skb);
  815. else
  816. dev_kfree_skb(skb);
  817. }
  818. }
  819. __netif_tx_unlock(nq);
  820. if (reclaimed < budget)
  821. mp->work_tx &= ~(1 << txq->index);
  822. return reclaimed;
  823. }
  824. /* tx rate control **********************************************************/
  825. /*
  826. * Set total maximum TX rate (shared by all TX queues for this port)
  827. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  828. */
  829. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  830. {
  831. int token_rate;
  832. int mtu;
  833. int bucket_size;
  834. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  835. if (token_rate > 1023)
  836. token_rate = 1023;
  837. mtu = (mp->dev->mtu + 255) >> 8;
  838. if (mtu > 63)
  839. mtu = 63;
  840. bucket_size = (burst + 255) >> 8;
  841. if (bucket_size > 65535)
  842. bucket_size = 65535;
  843. switch (mp->shared->tx_bw_control) {
  844. case TX_BW_CONTROL_OLD_LAYOUT:
  845. wrlp(mp, TX_BW_RATE, token_rate);
  846. wrlp(mp, TX_BW_MTU, mtu);
  847. wrlp(mp, TX_BW_BURST, bucket_size);
  848. break;
  849. case TX_BW_CONTROL_NEW_LAYOUT:
  850. wrlp(mp, TX_BW_RATE_MOVED, token_rate);
  851. wrlp(mp, TX_BW_MTU_MOVED, mtu);
  852. wrlp(mp, TX_BW_BURST_MOVED, bucket_size);
  853. break;
  854. }
  855. }
  856. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  857. {
  858. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  859. int token_rate;
  860. int bucket_size;
  861. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  862. if (token_rate > 1023)
  863. token_rate = 1023;
  864. bucket_size = (burst + 255) >> 8;
  865. if (bucket_size > 65535)
  866. bucket_size = 65535;
  867. wrlp(mp, TXQ_BW_TOKENS(txq->index), token_rate << 14);
  868. wrlp(mp, TXQ_BW_CONF(txq->index), (bucket_size << 10) | token_rate);
  869. }
  870. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  871. {
  872. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  873. int off;
  874. u32 val;
  875. /*
  876. * Turn on fixed priority mode.
  877. */
  878. off = 0;
  879. switch (mp->shared->tx_bw_control) {
  880. case TX_BW_CONTROL_OLD_LAYOUT:
  881. off = TXQ_FIX_PRIO_CONF;
  882. break;
  883. case TX_BW_CONTROL_NEW_LAYOUT:
  884. off = TXQ_FIX_PRIO_CONF_MOVED;
  885. break;
  886. }
  887. if (off) {
  888. val = rdlp(mp, off);
  889. val |= 1 << txq->index;
  890. wrlp(mp, off, val);
  891. }
  892. }
  893. /* mii management interface *************************************************/
  894. static irqreturn_t mv643xx_eth_err_irq(int irq, void *dev_id)
  895. {
  896. struct mv643xx_eth_shared_private *msp = dev_id;
  897. if (readl(msp->base + ERR_INT_CAUSE) & ERR_INT_SMI_DONE) {
  898. writel(~ERR_INT_SMI_DONE, msp->base + ERR_INT_CAUSE);
  899. wake_up(&msp->smi_busy_wait);
  900. return IRQ_HANDLED;
  901. }
  902. return IRQ_NONE;
  903. }
  904. static int smi_is_done(struct mv643xx_eth_shared_private *msp)
  905. {
  906. return !(readl(msp->base + SMI_REG) & SMI_BUSY);
  907. }
  908. static int smi_wait_ready(struct mv643xx_eth_shared_private *msp)
  909. {
  910. if (msp->err_interrupt == NO_IRQ) {
  911. int i;
  912. for (i = 0; !smi_is_done(msp); i++) {
  913. if (i == 10)
  914. return -ETIMEDOUT;
  915. msleep(10);
  916. }
  917. return 0;
  918. }
  919. if (!smi_is_done(msp)) {
  920. wait_event_timeout(msp->smi_busy_wait, smi_is_done(msp),
  921. msecs_to_jiffies(100));
  922. if (!smi_is_done(msp))
  923. return -ETIMEDOUT;
  924. }
  925. return 0;
  926. }
  927. static int smi_bus_read(struct mii_bus *bus, int addr, int reg)
  928. {
  929. struct mv643xx_eth_shared_private *msp = bus->priv;
  930. void __iomem *smi_reg = msp->base + SMI_REG;
  931. int ret;
  932. if (smi_wait_ready(msp)) {
  933. pr_warn("SMI bus busy timeout\n");
  934. return -ETIMEDOUT;
  935. }
  936. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  937. if (smi_wait_ready(msp)) {
  938. pr_warn("SMI bus busy timeout\n");
  939. return -ETIMEDOUT;
  940. }
  941. ret = readl(smi_reg);
  942. if (!(ret & SMI_READ_VALID)) {
  943. pr_warn("SMI bus read not valid\n");
  944. return -ENODEV;
  945. }
  946. return ret & 0xffff;
  947. }
  948. static int smi_bus_write(struct mii_bus *bus, int addr, int reg, u16 val)
  949. {
  950. struct mv643xx_eth_shared_private *msp = bus->priv;
  951. void __iomem *smi_reg = msp->base + SMI_REG;
  952. if (smi_wait_ready(msp)) {
  953. pr_warn("SMI bus busy timeout\n");
  954. return -ETIMEDOUT;
  955. }
  956. writel(SMI_OPCODE_WRITE | (reg << 21) |
  957. (addr << 16) | (val & 0xffff), smi_reg);
  958. if (smi_wait_ready(msp)) {
  959. pr_warn("SMI bus busy timeout\n");
  960. return -ETIMEDOUT;
  961. }
  962. return 0;
  963. }
  964. /* statistics ***************************************************************/
  965. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  966. {
  967. struct mv643xx_eth_private *mp = netdev_priv(dev);
  968. struct net_device_stats *stats = &dev->stats;
  969. unsigned long tx_packets = 0;
  970. unsigned long tx_bytes = 0;
  971. unsigned long tx_dropped = 0;
  972. int i;
  973. for (i = 0; i < mp->txq_count; i++) {
  974. struct tx_queue *txq = mp->txq + i;
  975. tx_packets += txq->tx_packets;
  976. tx_bytes += txq->tx_bytes;
  977. tx_dropped += txq->tx_dropped;
  978. }
  979. stats->tx_packets = tx_packets;
  980. stats->tx_bytes = tx_bytes;
  981. stats->tx_dropped = tx_dropped;
  982. return stats;
  983. }
  984. static void mv643xx_eth_grab_lro_stats(struct mv643xx_eth_private *mp)
  985. {
  986. u32 lro_aggregated = 0;
  987. u32 lro_flushed = 0;
  988. u32 lro_no_desc = 0;
  989. int i;
  990. for (i = 0; i < mp->rxq_count; i++) {
  991. struct rx_queue *rxq = mp->rxq + i;
  992. lro_aggregated += rxq->lro_mgr.stats.aggregated;
  993. lro_flushed += rxq->lro_mgr.stats.flushed;
  994. lro_no_desc += rxq->lro_mgr.stats.no_desc;
  995. }
  996. mp->lro_counters.lro_aggregated = lro_aggregated;
  997. mp->lro_counters.lro_flushed = lro_flushed;
  998. mp->lro_counters.lro_no_desc = lro_no_desc;
  999. }
  1000. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  1001. {
  1002. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  1003. }
  1004. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  1005. {
  1006. int i;
  1007. for (i = 0; i < 0x80; i += 4)
  1008. mib_read(mp, i);
  1009. }
  1010. static void mib_counters_update(struct mv643xx_eth_private *mp)
  1011. {
  1012. struct mib_counters *p = &mp->mib_counters;
  1013. spin_lock_bh(&mp->mib_counters_lock);
  1014. p->good_octets_received += mib_read(mp, 0x00);
  1015. p->bad_octets_received += mib_read(mp, 0x08);
  1016. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  1017. p->good_frames_received += mib_read(mp, 0x10);
  1018. p->bad_frames_received += mib_read(mp, 0x14);
  1019. p->broadcast_frames_received += mib_read(mp, 0x18);
  1020. p->multicast_frames_received += mib_read(mp, 0x1c);
  1021. p->frames_64_octets += mib_read(mp, 0x20);
  1022. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  1023. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  1024. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  1025. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  1026. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  1027. p->good_octets_sent += mib_read(mp, 0x38);
  1028. p->good_frames_sent += mib_read(mp, 0x40);
  1029. p->excessive_collision += mib_read(mp, 0x44);
  1030. p->multicast_frames_sent += mib_read(mp, 0x48);
  1031. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  1032. p->unrec_mac_control_received += mib_read(mp, 0x50);
  1033. p->fc_sent += mib_read(mp, 0x54);
  1034. p->good_fc_received += mib_read(mp, 0x58);
  1035. p->bad_fc_received += mib_read(mp, 0x5c);
  1036. p->undersize_received += mib_read(mp, 0x60);
  1037. p->fragments_received += mib_read(mp, 0x64);
  1038. p->oversize_received += mib_read(mp, 0x68);
  1039. p->jabber_received += mib_read(mp, 0x6c);
  1040. p->mac_receive_error += mib_read(mp, 0x70);
  1041. p->bad_crc_event += mib_read(mp, 0x74);
  1042. p->collision += mib_read(mp, 0x78);
  1043. p->late_collision += mib_read(mp, 0x7c);
  1044. spin_unlock_bh(&mp->mib_counters_lock);
  1045. mod_timer(&mp->mib_counters_timer, jiffies + 30 * HZ);
  1046. }
  1047. static void mib_counters_timer_wrapper(unsigned long _mp)
  1048. {
  1049. struct mv643xx_eth_private *mp = (void *)_mp;
  1050. mib_counters_update(mp);
  1051. }
  1052. /* interrupt coalescing *****************************************************/
  1053. /*
  1054. * Hardware coalescing parameters are set in units of 64 t_clk
  1055. * cycles. I.e.:
  1056. *
  1057. * coal_delay_in_usec = 64000000 * register_value / t_clk_rate
  1058. *
  1059. * register_value = coal_delay_in_usec * t_clk_rate / 64000000
  1060. *
  1061. * In the ->set*() methods, we round the computed register value
  1062. * to the nearest integer.
  1063. */
  1064. static unsigned int get_rx_coal(struct mv643xx_eth_private *mp)
  1065. {
  1066. u32 val = rdlp(mp, SDMA_CONFIG);
  1067. u64 temp;
  1068. if (mp->shared->extended_rx_coal_limit)
  1069. temp = ((val & 0x02000000) >> 10) | ((val & 0x003fff80) >> 7);
  1070. else
  1071. temp = (val & 0x003fff00) >> 8;
  1072. temp *= 64000000;
  1073. do_div(temp, mp->shared->t_clk);
  1074. return (unsigned int)temp;
  1075. }
  1076. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1077. {
  1078. u64 temp;
  1079. u32 val;
  1080. temp = (u64)usec * mp->shared->t_clk;
  1081. temp += 31999999;
  1082. do_div(temp, 64000000);
  1083. val = rdlp(mp, SDMA_CONFIG);
  1084. if (mp->shared->extended_rx_coal_limit) {
  1085. if (temp > 0xffff)
  1086. temp = 0xffff;
  1087. val &= ~0x023fff80;
  1088. val |= (temp & 0x8000) << 10;
  1089. val |= (temp & 0x7fff) << 7;
  1090. } else {
  1091. if (temp > 0x3fff)
  1092. temp = 0x3fff;
  1093. val &= ~0x003fff00;
  1094. val |= (temp & 0x3fff) << 8;
  1095. }
  1096. wrlp(mp, SDMA_CONFIG, val);
  1097. }
  1098. static unsigned int get_tx_coal(struct mv643xx_eth_private *mp)
  1099. {
  1100. u64 temp;
  1101. temp = (rdlp(mp, TX_FIFO_URGENT_THRESHOLD) & 0x3fff0) >> 4;
  1102. temp *= 64000000;
  1103. do_div(temp, mp->shared->t_clk);
  1104. return (unsigned int)temp;
  1105. }
  1106. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int usec)
  1107. {
  1108. u64 temp;
  1109. temp = (u64)usec * mp->shared->t_clk;
  1110. temp += 31999999;
  1111. do_div(temp, 64000000);
  1112. if (temp > 0x3fff)
  1113. temp = 0x3fff;
  1114. wrlp(mp, TX_FIFO_URGENT_THRESHOLD, temp << 4);
  1115. }
  1116. /* ethtool ******************************************************************/
  1117. struct mv643xx_eth_stats {
  1118. char stat_string[ETH_GSTRING_LEN];
  1119. int sizeof_stat;
  1120. int netdev_off;
  1121. int mp_off;
  1122. };
  1123. #define SSTAT(m) \
  1124. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  1125. offsetof(struct net_device, stats.m), -1 }
  1126. #define MIBSTAT(m) \
  1127. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  1128. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  1129. #define LROSTAT(m) \
  1130. { #m, FIELD_SIZEOF(struct lro_counters, m), \
  1131. -1, offsetof(struct mv643xx_eth_private, lro_counters.m) }
  1132. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  1133. SSTAT(rx_packets),
  1134. SSTAT(tx_packets),
  1135. SSTAT(rx_bytes),
  1136. SSTAT(tx_bytes),
  1137. SSTAT(rx_errors),
  1138. SSTAT(tx_errors),
  1139. SSTAT(rx_dropped),
  1140. SSTAT(tx_dropped),
  1141. MIBSTAT(good_octets_received),
  1142. MIBSTAT(bad_octets_received),
  1143. MIBSTAT(internal_mac_transmit_err),
  1144. MIBSTAT(good_frames_received),
  1145. MIBSTAT(bad_frames_received),
  1146. MIBSTAT(broadcast_frames_received),
  1147. MIBSTAT(multicast_frames_received),
  1148. MIBSTAT(frames_64_octets),
  1149. MIBSTAT(frames_65_to_127_octets),
  1150. MIBSTAT(frames_128_to_255_octets),
  1151. MIBSTAT(frames_256_to_511_octets),
  1152. MIBSTAT(frames_512_to_1023_octets),
  1153. MIBSTAT(frames_1024_to_max_octets),
  1154. MIBSTAT(good_octets_sent),
  1155. MIBSTAT(good_frames_sent),
  1156. MIBSTAT(excessive_collision),
  1157. MIBSTAT(multicast_frames_sent),
  1158. MIBSTAT(broadcast_frames_sent),
  1159. MIBSTAT(unrec_mac_control_received),
  1160. MIBSTAT(fc_sent),
  1161. MIBSTAT(good_fc_received),
  1162. MIBSTAT(bad_fc_received),
  1163. MIBSTAT(undersize_received),
  1164. MIBSTAT(fragments_received),
  1165. MIBSTAT(oversize_received),
  1166. MIBSTAT(jabber_received),
  1167. MIBSTAT(mac_receive_error),
  1168. MIBSTAT(bad_crc_event),
  1169. MIBSTAT(collision),
  1170. MIBSTAT(late_collision),
  1171. LROSTAT(lro_aggregated),
  1172. LROSTAT(lro_flushed),
  1173. LROSTAT(lro_no_desc),
  1174. };
  1175. static int
  1176. mv643xx_eth_get_settings_phy(struct mv643xx_eth_private *mp,
  1177. struct ethtool_cmd *cmd)
  1178. {
  1179. int err;
  1180. err = phy_read_status(mp->phy);
  1181. if (err == 0)
  1182. err = phy_ethtool_gset(mp->phy, cmd);
  1183. /*
  1184. * The MAC does not support 1000baseT_Half.
  1185. */
  1186. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  1187. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1188. return err;
  1189. }
  1190. static int
  1191. mv643xx_eth_get_settings_phyless(struct mv643xx_eth_private *mp,
  1192. struct ethtool_cmd *cmd)
  1193. {
  1194. u32 port_status;
  1195. port_status = rdlp(mp, PORT_STATUS);
  1196. cmd->supported = SUPPORTED_MII;
  1197. cmd->advertising = ADVERTISED_MII;
  1198. switch (port_status & PORT_SPEED_MASK) {
  1199. case PORT_SPEED_10:
  1200. ethtool_cmd_speed_set(cmd, SPEED_10);
  1201. break;
  1202. case PORT_SPEED_100:
  1203. ethtool_cmd_speed_set(cmd, SPEED_100);
  1204. break;
  1205. case PORT_SPEED_1000:
  1206. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1207. break;
  1208. default:
  1209. cmd->speed = -1;
  1210. break;
  1211. }
  1212. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1213. cmd->port = PORT_MII;
  1214. cmd->phy_address = 0;
  1215. cmd->transceiver = XCVR_INTERNAL;
  1216. cmd->autoneg = AUTONEG_DISABLE;
  1217. cmd->maxtxpkt = 1;
  1218. cmd->maxrxpkt = 1;
  1219. return 0;
  1220. }
  1221. static int
  1222. mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1223. {
  1224. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1225. if (mp->phy != NULL)
  1226. return mv643xx_eth_get_settings_phy(mp, cmd);
  1227. else
  1228. return mv643xx_eth_get_settings_phyless(mp, cmd);
  1229. }
  1230. static int
  1231. mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1232. {
  1233. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1234. if (mp->phy == NULL)
  1235. return -EINVAL;
  1236. /*
  1237. * The MAC does not support 1000baseT_Half.
  1238. */
  1239. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1240. return phy_ethtool_sset(mp->phy, cmd);
  1241. }
  1242. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1243. struct ethtool_drvinfo *drvinfo)
  1244. {
  1245. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1246. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1247. strncpy(drvinfo->fw_version, "N/A", 32);
  1248. strncpy(drvinfo->bus_info, "platform", 32);
  1249. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1250. }
  1251. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1252. {
  1253. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1254. if (mp->phy == NULL)
  1255. return -EINVAL;
  1256. return genphy_restart_aneg(mp->phy);
  1257. }
  1258. static int
  1259. mv643xx_eth_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1260. {
  1261. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1262. ec->rx_coalesce_usecs = get_rx_coal(mp);
  1263. ec->tx_coalesce_usecs = get_tx_coal(mp);
  1264. return 0;
  1265. }
  1266. static int
  1267. mv643xx_eth_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  1268. {
  1269. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1270. set_rx_coal(mp, ec->rx_coalesce_usecs);
  1271. set_tx_coal(mp, ec->tx_coalesce_usecs);
  1272. return 0;
  1273. }
  1274. static void
  1275. mv643xx_eth_get_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1276. {
  1277. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1278. er->rx_max_pending = 4096;
  1279. er->tx_max_pending = 4096;
  1280. er->rx_mini_max_pending = 0;
  1281. er->rx_jumbo_max_pending = 0;
  1282. er->rx_pending = mp->rx_ring_size;
  1283. er->tx_pending = mp->tx_ring_size;
  1284. er->rx_mini_pending = 0;
  1285. er->rx_jumbo_pending = 0;
  1286. }
  1287. static int
  1288. mv643xx_eth_set_ringparam(struct net_device *dev, struct ethtool_ringparam *er)
  1289. {
  1290. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1291. if (er->rx_mini_pending || er->rx_jumbo_pending)
  1292. return -EINVAL;
  1293. mp->rx_ring_size = er->rx_pending < 4096 ? er->rx_pending : 4096;
  1294. mp->tx_ring_size = er->tx_pending < 4096 ? er->tx_pending : 4096;
  1295. if (netif_running(dev)) {
  1296. mv643xx_eth_stop(dev);
  1297. if (mv643xx_eth_open(dev)) {
  1298. netdev_err(dev,
  1299. "fatal error on re-opening device after ring param change\n");
  1300. return -ENOMEM;
  1301. }
  1302. }
  1303. return 0;
  1304. }
  1305. static int
  1306. mv643xx_eth_set_features(struct net_device *dev, u32 features)
  1307. {
  1308. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1309. u32 rx_csum = features & NETIF_F_RXCSUM;
  1310. wrlp(mp, PORT_CONFIG, rx_csum ? 0x02000000 : 0x00000000);
  1311. return 0;
  1312. }
  1313. static void mv643xx_eth_get_strings(struct net_device *dev,
  1314. uint32_t stringset, uint8_t *data)
  1315. {
  1316. int i;
  1317. if (stringset == ETH_SS_STATS) {
  1318. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1319. memcpy(data + i * ETH_GSTRING_LEN,
  1320. mv643xx_eth_stats[i].stat_string,
  1321. ETH_GSTRING_LEN);
  1322. }
  1323. }
  1324. }
  1325. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1326. struct ethtool_stats *stats,
  1327. uint64_t *data)
  1328. {
  1329. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1330. int i;
  1331. mv643xx_eth_get_stats(dev);
  1332. mib_counters_update(mp);
  1333. mv643xx_eth_grab_lro_stats(mp);
  1334. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1335. const struct mv643xx_eth_stats *stat;
  1336. void *p;
  1337. stat = mv643xx_eth_stats + i;
  1338. if (stat->netdev_off >= 0)
  1339. p = ((void *)mp->dev) + stat->netdev_off;
  1340. else
  1341. p = ((void *)mp) + stat->mp_off;
  1342. data[i] = (stat->sizeof_stat == 8) ?
  1343. *(uint64_t *)p : *(uint32_t *)p;
  1344. }
  1345. }
  1346. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1347. {
  1348. if (sset == ETH_SS_STATS)
  1349. return ARRAY_SIZE(mv643xx_eth_stats);
  1350. return -EOPNOTSUPP;
  1351. }
  1352. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1353. .get_settings = mv643xx_eth_get_settings,
  1354. .set_settings = mv643xx_eth_set_settings,
  1355. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1356. .nway_reset = mv643xx_eth_nway_reset,
  1357. .get_link = ethtool_op_get_link,
  1358. .get_coalesce = mv643xx_eth_get_coalesce,
  1359. .set_coalesce = mv643xx_eth_set_coalesce,
  1360. .get_ringparam = mv643xx_eth_get_ringparam,
  1361. .set_ringparam = mv643xx_eth_set_ringparam,
  1362. .get_strings = mv643xx_eth_get_strings,
  1363. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1364. .get_sset_count = mv643xx_eth_get_sset_count,
  1365. };
  1366. /* address handling *********************************************************/
  1367. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1368. {
  1369. unsigned int mac_h = rdlp(mp, MAC_ADDR_HIGH);
  1370. unsigned int mac_l = rdlp(mp, MAC_ADDR_LOW);
  1371. addr[0] = (mac_h >> 24) & 0xff;
  1372. addr[1] = (mac_h >> 16) & 0xff;
  1373. addr[2] = (mac_h >> 8) & 0xff;
  1374. addr[3] = mac_h & 0xff;
  1375. addr[4] = (mac_l >> 8) & 0xff;
  1376. addr[5] = mac_l & 0xff;
  1377. }
  1378. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1379. {
  1380. wrlp(mp, MAC_ADDR_HIGH,
  1381. (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3]);
  1382. wrlp(mp, MAC_ADDR_LOW, (addr[4] << 8) | addr[5]);
  1383. }
  1384. static u32 uc_addr_filter_mask(struct net_device *dev)
  1385. {
  1386. struct netdev_hw_addr *ha;
  1387. u32 nibbles;
  1388. if (dev->flags & IFF_PROMISC)
  1389. return 0;
  1390. nibbles = 1 << (dev->dev_addr[5] & 0x0f);
  1391. netdev_for_each_uc_addr(ha, dev) {
  1392. if (memcmp(dev->dev_addr, ha->addr, 5))
  1393. return 0;
  1394. if ((dev->dev_addr[5] ^ ha->addr[5]) & 0xf0)
  1395. return 0;
  1396. nibbles |= 1 << (ha->addr[5] & 0x0f);
  1397. }
  1398. return nibbles;
  1399. }
  1400. static void mv643xx_eth_program_unicast_filter(struct net_device *dev)
  1401. {
  1402. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1403. u32 port_config;
  1404. u32 nibbles;
  1405. int i;
  1406. uc_addr_set(mp, dev->dev_addr);
  1407. port_config = rdlp(mp, PORT_CONFIG) & ~UNICAST_PROMISCUOUS_MODE;
  1408. nibbles = uc_addr_filter_mask(dev);
  1409. if (!nibbles) {
  1410. port_config |= UNICAST_PROMISCUOUS_MODE;
  1411. nibbles = 0xffff;
  1412. }
  1413. for (i = 0; i < 16; i += 4) {
  1414. int off = UNICAST_TABLE(mp->port_num) + i;
  1415. u32 v;
  1416. v = 0;
  1417. if (nibbles & 1)
  1418. v |= 0x00000001;
  1419. if (nibbles & 2)
  1420. v |= 0x00000100;
  1421. if (nibbles & 4)
  1422. v |= 0x00010000;
  1423. if (nibbles & 8)
  1424. v |= 0x01000000;
  1425. nibbles >>= 4;
  1426. wrl(mp, off, v);
  1427. }
  1428. wrlp(mp, PORT_CONFIG, port_config);
  1429. }
  1430. static int addr_crc(unsigned char *addr)
  1431. {
  1432. int crc = 0;
  1433. int i;
  1434. for (i = 0; i < 6; i++) {
  1435. int j;
  1436. crc = (crc ^ addr[i]) << 8;
  1437. for (j = 7; j >= 0; j--) {
  1438. if (crc & (0x100 << j))
  1439. crc ^= 0x107 << j;
  1440. }
  1441. }
  1442. return crc;
  1443. }
  1444. static void mv643xx_eth_program_multicast_filter(struct net_device *dev)
  1445. {
  1446. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1447. u32 *mc_spec;
  1448. u32 *mc_other;
  1449. struct netdev_hw_addr *ha;
  1450. int i;
  1451. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1452. int port_num;
  1453. u32 accept;
  1454. oom:
  1455. port_num = mp->port_num;
  1456. accept = 0x01010101;
  1457. for (i = 0; i < 0x100; i += 4) {
  1458. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1459. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1460. }
  1461. return;
  1462. }
  1463. mc_spec = kmalloc(0x200, GFP_ATOMIC);
  1464. if (mc_spec == NULL)
  1465. goto oom;
  1466. mc_other = mc_spec + (0x100 >> 2);
  1467. memset(mc_spec, 0, 0x100);
  1468. memset(mc_other, 0, 0x100);
  1469. netdev_for_each_mc_addr(ha, dev) {
  1470. u8 *a = ha->addr;
  1471. u32 *table;
  1472. int entry;
  1473. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1474. table = mc_spec;
  1475. entry = a[5];
  1476. } else {
  1477. table = mc_other;
  1478. entry = addr_crc(a);
  1479. }
  1480. table[entry >> 2] |= 1 << (8 * (entry & 3));
  1481. }
  1482. for (i = 0; i < 0x100; i += 4) {
  1483. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, mc_spec[i >> 2]);
  1484. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, mc_other[i >> 2]);
  1485. }
  1486. kfree(mc_spec);
  1487. }
  1488. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1489. {
  1490. mv643xx_eth_program_unicast_filter(dev);
  1491. mv643xx_eth_program_multicast_filter(dev);
  1492. }
  1493. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1494. {
  1495. struct sockaddr *sa = addr;
  1496. if (!is_valid_ether_addr(sa->sa_data))
  1497. return -EINVAL;
  1498. memcpy(dev->dev_addr, sa->sa_data, ETH_ALEN);
  1499. netif_addr_lock_bh(dev);
  1500. mv643xx_eth_program_unicast_filter(dev);
  1501. netif_addr_unlock_bh(dev);
  1502. return 0;
  1503. }
  1504. /* rx/tx queue initialisation ***********************************************/
  1505. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1506. {
  1507. struct rx_queue *rxq = mp->rxq + index;
  1508. struct rx_desc *rx_desc;
  1509. int size;
  1510. int i;
  1511. rxq->index = index;
  1512. rxq->rx_ring_size = mp->rx_ring_size;
  1513. rxq->rx_desc_count = 0;
  1514. rxq->rx_curr_desc = 0;
  1515. rxq->rx_used_desc = 0;
  1516. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1517. if (index == 0 && size <= mp->rx_desc_sram_size) {
  1518. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1519. mp->rx_desc_sram_size);
  1520. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1521. } else {
  1522. rxq->rx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
  1523. size, &rxq->rx_desc_dma,
  1524. GFP_KERNEL);
  1525. }
  1526. if (rxq->rx_desc_area == NULL) {
  1527. netdev_err(mp->dev,
  1528. "can't allocate rx ring (%d bytes)\n", size);
  1529. goto out;
  1530. }
  1531. memset(rxq->rx_desc_area, 0, size);
  1532. rxq->rx_desc_area_size = size;
  1533. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1534. GFP_KERNEL);
  1535. if (rxq->rx_skb == NULL) {
  1536. netdev_err(mp->dev, "can't allocate rx skb ring\n");
  1537. goto out_free;
  1538. }
  1539. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1540. for (i = 0; i < rxq->rx_ring_size; i++) {
  1541. int nexti;
  1542. nexti = i + 1;
  1543. if (nexti == rxq->rx_ring_size)
  1544. nexti = 0;
  1545. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1546. nexti * sizeof(struct rx_desc);
  1547. }
  1548. rxq->lro_mgr.dev = mp->dev;
  1549. memset(&rxq->lro_mgr.stats, 0, sizeof(rxq->lro_mgr.stats));
  1550. rxq->lro_mgr.features = LRO_F_NAPI;
  1551. rxq->lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1552. rxq->lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1553. rxq->lro_mgr.max_desc = ARRAY_SIZE(rxq->lro_arr);
  1554. rxq->lro_mgr.max_aggr = 32;
  1555. rxq->lro_mgr.frag_align_pad = 0;
  1556. rxq->lro_mgr.lro_arr = rxq->lro_arr;
  1557. rxq->lro_mgr.get_skb_header = mv643xx_get_skb_header;
  1558. memset(&rxq->lro_arr, 0, sizeof(rxq->lro_arr));
  1559. return 0;
  1560. out_free:
  1561. if (index == 0 && size <= mp->rx_desc_sram_size)
  1562. iounmap(rxq->rx_desc_area);
  1563. else
  1564. dma_free_coherent(mp->dev->dev.parent, size,
  1565. rxq->rx_desc_area,
  1566. rxq->rx_desc_dma);
  1567. out:
  1568. return -ENOMEM;
  1569. }
  1570. static void rxq_deinit(struct rx_queue *rxq)
  1571. {
  1572. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1573. int i;
  1574. rxq_disable(rxq);
  1575. for (i = 0; i < rxq->rx_ring_size; i++) {
  1576. if (rxq->rx_skb[i]) {
  1577. dev_kfree_skb(rxq->rx_skb[i]);
  1578. rxq->rx_desc_count--;
  1579. }
  1580. }
  1581. if (rxq->rx_desc_count) {
  1582. netdev_err(mp->dev, "error freeing rx ring -- %d skbs stuck\n",
  1583. rxq->rx_desc_count);
  1584. }
  1585. if (rxq->index == 0 &&
  1586. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1587. iounmap(rxq->rx_desc_area);
  1588. else
  1589. dma_free_coherent(mp->dev->dev.parent, rxq->rx_desc_area_size,
  1590. rxq->rx_desc_area, rxq->rx_desc_dma);
  1591. kfree(rxq->rx_skb);
  1592. }
  1593. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1594. {
  1595. struct tx_queue *txq = mp->txq + index;
  1596. struct tx_desc *tx_desc;
  1597. int size;
  1598. int i;
  1599. txq->index = index;
  1600. txq->tx_ring_size = mp->tx_ring_size;
  1601. txq->tx_desc_count = 0;
  1602. txq->tx_curr_desc = 0;
  1603. txq->tx_used_desc = 0;
  1604. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1605. if (index == 0 && size <= mp->tx_desc_sram_size) {
  1606. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1607. mp->tx_desc_sram_size);
  1608. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1609. } else {
  1610. txq->tx_desc_area = dma_alloc_coherent(mp->dev->dev.parent,
  1611. size, &txq->tx_desc_dma,
  1612. GFP_KERNEL);
  1613. }
  1614. if (txq->tx_desc_area == NULL) {
  1615. netdev_err(mp->dev,
  1616. "can't allocate tx ring (%d bytes)\n", size);
  1617. return -ENOMEM;
  1618. }
  1619. memset(txq->tx_desc_area, 0, size);
  1620. txq->tx_desc_area_size = size;
  1621. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1622. for (i = 0; i < txq->tx_ring_size; i++) {
  1623. struct tx_desc *txd = tx_desc + i;
  1624. int nexti;
  1625. nexti = i + 1;
  1626. if (nexti == txq->tx_ring_size)
  1627. nexti = 0;
  1628. txd->cmd_sts = 0;
  1629. txd->next_desc_ptr = txq->tx_desc_dma +
  1630. nexti * sizeof(struct tx_desc);
  1631. }
  1632. skb_queue_head_init(&txq->tx_skb);
  1633. return 0;
  1634. }
  1635. static void txq_deinit(struct tx_queue *txq)
  1636. {
  1637. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1638. txq_disable(txq);
  1639. txq_reclaim(txq, txq->tx_ring_size, 1);
  1640. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1641. if (txq->index == 0 &&
  1642. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1643. iounmap(txq->tx_desc_area);
  1644. else
  1645. dma_free_coherent(mp->dev->dev.parent, txq->tx_desc_area_size,
  1646. txq->tx_desc_area, txq->tx_desc_dma);
  1647. }
  1648. /* netdev ops and related ***************************************************/
  1649. static int mv643xx_eth_collect_events(struct mv643xx_eth_private *mp)
  1650. {
  1651. u32 int_cause;
  1652. u32 int_cause_ext;
  1653. int_cause = rdlp(mp, INT_CAUSE) & mp->int_mask;
  1654. if (int_cause == 0)
  1655. return 0;
  1656. int_cause_ext = 0;
  1657. if (int_cause & INT_EXT) {
  1658. int_cause &= ~INT_EXT;
  1659. int_cause_ext = rdlp(mp, INT_CAUSE_EXT);
  1660. }
  1661. if (int_cause) {
  1662. wrlp(mp, INT_CAUSE, ~int_cause);
  1663. mp->work_tx_end |= ((int_cause & INT_TX_END) >> 19) &
  1664. ~(rdlp(mp, TXQ_COMMAND) & 0xff);
  1665. mp->work_rx |= (int_cause & INT_RX) >> 2;
  1666. }
  1667. int_cause_ext &= INT_EXT_LINK_PHY | INT_EXT_TX;
  1668. if (int_cause_ext) {
  1669. wrlp(mp, INT_CAUSE_EXT, ~int_cause_ext);
  1670. if (int_cause_ext & INT_EXT_LINK_PHY)
  1671. mp->work_link = 1;
  1672. mp->work_tx |= int_cause_ext & INT_EXT_TX;
  1673. }
  1674. return 1;
  1675. }
  1676. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1677. {
  1678. struct net_device *dev = (struct net_device *)dev_id;
  1679. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1680. if (unlikely(!mv643xx_eth_collect_events(mp)))
  1681. return IRQ_NONE;
  1682. wrlp(mp, INT_MASK, 0);
  1683. napi_schedule(&mp->napi);
  1684. return IRQ_HANDLED;
  1685. }
  1686. static void handle_link_event(struct mv643xx_eth_private *mp)
  1687. {
  1688. struct net_device *dev = mp->dev;
  1689. u32 port_status;
  1690. int speed;
  1691. int duplex;
  1692. int fc;
  1693. port_status = rdlp(mp, PORT_STATUS);
  1694. if (!(port_status & LINK_UP)) {
  1695. if (netif_carrier_ok(dev)) {
  1696. int i;
  1697. netdev_info(dev, "link down\n");
  1698. netif_carrier_off(dev);
  1699. for (i = 0; i < mp->txq_count; i++) {
  1700. struct tx_queue *txq = mp->txq + i;
  1701. txq_reclaim(txq, txq->tx_ring_size, 1);
  1702. txq_reset_hw_ptr(txq);
  1703. }
  1704. }
  1705. return;
  1706. }
  1707. switch (port_status & PORT_SPEED_MASK) {
  1708. case PORT_SPEED_10:
  1709. speed = 10;
  1710. break;
  1711. case PORT_SPEED_100:
  1712. speed = 100;
  1713. break;
  1714. case PORT_SPEED_1000:
  1715. speed = 1000;
  1716. break;
  1717. default:
  1718. speed = -1;
  1719. break;
  1720. }
  1721. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1722. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1723. netdev_info(dev, "link up, %d Mb/s, %s duplex, flow control %sabled\n",
  1724. speed, duplex ? "full" : "half", fc ? "en" : "dis");
  1725. if (!netif_carrier_ok(dev))
  1726. netif_carrier_on(dev);
  1727. }
  1728. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  1729. {
  1730. struct mv643xx_eth_private *mp;
  1731. int work_done;
  1732. mp = container_of(napi, struct mv643xx_eth_private, napi);
  1733. if (unlikely(mp->oom)) {
  1734. mp->oom = 0;
  1735. del_timer(&mp->rx_oom);
  1736. }
  1737. work_done = 0;
  1738. while (work_done < budget) {
  1739. u8 queue_mask;
  1740. int queue;
  1741. int work_tbd;
  1742. if (mp->work_link) {
  1743. mp->work_link = 0;
  1744. handle_link_event(mp);
  1745. work_done++;
  1746. continue;
  1747. }
  1748. queue_mask = mp->work_tx | mp->work_tx_end | mp->work_rx;
  1749. if (likely(!mp->oom))
  1750. queue_mask |= mp->work_rx_refill;
  1751. if (!queue_mask) {
  1752. if (mv643xx_eth_collect_events(mp))
  1753. continue;
  1754. break;
  1755. }
  1756. queue = fls(queue_mask) - 1;
  1757. queue_mask = 1 << queue;
  1758. work_tbd = budget - work_done;
  1759. if (work_tbd > 16)
  1760. work_tbd = 16;
  1761. if (mp->work_tx_end & queue_mask) {
  1762. txq_kick(mp->txq + queue);
  1763. } else if (mp->work_tx & queue_mask) {
  1764. work_done += txq_reclaim(mp->txq + queue, work_tbd, 0);
  1765. txq_maybe_wake(mp->txq + queue);
  1766. } else if (mp->work_rx & queue_mask) {
  1767. work_done += rxq_process(mp->rxq + queue, work_tbd);
  1768. } else if (!mp->oom && (mp->work_rx_refill & queue_mask)) {
  1769. work_done += rxq_refill(mp->rxq + queue, work_tbd);
  1770. } else {
  1771. BUG();
  1772. }
  1773. }
  1774. if (work_done < budget) {
  1775. if (mp->oom)
  1776. mod_timer(&mp->rx_oom, jiffies + (HZ / 10));
  1777. napi_complete(napi);
  1778. wrlp(mp, INT_MASK, mp->int_mask);
  1779. }
  1780. return work_done;
  1781. }
  1782. static inline void oom_timer_wrapper(unsigned long data)
  1783. {
  1784. struct mv643xx_eth_private *mp = (void *)data;
  1785. napi_schedule(&mp->napi);
  1786. }
  1787. static void phy_reset(struct mv643xx_eth_private *mp)
  1788. {
  1789. int data;
  1790. data = phy_read(mp->phy, MII_BMCR);
  1791. if (data < 0)
  1792. return;
  1793. data |= BMCR_RESET;
  1794. if (phy_write(mp->phy, MII_BMCR, data) < 0)
  1795. return;
  1796. do {
  1797. data = phy_read(mp->phy, MII_BMCR);
  1798. } while (data >= 0 && data & BMCR_RESET);
  1799. }
  1800. static void port_start(struct mv643xx_eth_private *mp)
  1801. {
  1802. u32 pscr;
  1803. int i;
  1804. /*
  1805. * Perform PHY reset, if there is a PHY.
  1806. */
  1807. if (mp->phy != NULL) {
  1808. struct ethtool_cmd cmd;
  1809. mv643xx_eth_get_settings(mp->dev, &cmd);
  1810. phy_reset(mp);
  1811. mv643xx_eth_set_settings(mp->dev, &cmd);
  1812. }
  1813. /*
  1814. * Configure basic link parameters.
  1815. */
  1816. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  1817. pscr |= SERIAL_PORT_ENABLE;
  1818. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1819. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1820. if (mp->phy == NULL)
  1821. pscr |= FORCE_LINK_PASS;
  1822. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  1823. /*
  1824. * Configure TX path and queues.
  1825. */
  1826. tx_set_rate(mp, 1000000000, 16777216);
  1827. for (i = 0; i < mp->txq_count; i++) {
  1828. struct tx_queue *txq = mp->txq + i;
  1829. txq_reset_hw_ptr(txq);
  1830. txq_set_rate(txq, 1000000000, 16777216);
  1831. txq_set_fixed_prio_mode(txq);
  1832. }
  1833. /*
  1834. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1835. * frames to RX queue #0, and include the pseudo-header when
  1836. * calculating receive checksums.
  1837. */
  1838. mv643xx_eth_set_features(mp->dev, mp->dev->features);
  1839. /*
  1840. * Treat BPDUs as normal multicasts, and disable partition mode.
  1841. */
  1842. wrlp(mp, PORT_CONFIG_EXT, 0x00000000);
  1843. /*
  1844. * Add configured unicast addresses to address filter table.
  1845. */
  1846. mv643xx_eth_program_unicast_filter(mp->dev);
  1847. /*
  1848. * Enable the receive queues.
  1849. */
  1850. for (i = 0; i < mp->rxq_count; i++) {
  1851. struct rx_queue *rxq = mp->rxq + i;
  1852. u32 addr;
  1853. addr = (u32)rxq->rx_desc_dma;
  1854. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1855. wrlp(mp, RXQ_CURRENT_DESC_PTR(i), addr);
  1856. rxq_enable(rxq);
  1857. }
  1858. }
  1859. static void mv643xx_eth_recalc_skb_size(struct mv643xx_eth_private *mp)
  1860. {
  1861. int skb_size;
  1862. /*
  1863. * Reserve 2+14 bytes for an ethernet header (the hardware
  1864. * automatically prepends 2 bytes of dummy data to each
  1865. * received packet), 16 bytes for up to four VLAN tags, and
  1866. * 4 bytes for the trailing FCS -- 36 bytes total.
  1867. */
  1868. skb_size = mp->dev->mtu + 36;
  1869. /*
  1870. * Make sure that the skb size is a multiple of 8 bytes, as
  1871. * the lower three bits of the receive descriptor's buffer
  1872. * size field are ignored by the hardware.
  1873. */
  1874. mp->skb_size = (skb_size + 7) & ~7;
  1875. /*
  1876. * If NET_SKB_PAD is smaller than a cache line,
  1877. * netdev_alloc_skb() will cause skb->data to be misaligned
  1878. * to a cache line boundary. If this is the case, include
  1879. * some extra space to allow re-aligning the data area.
  1880. */
  1881. mp->skb_size += SKB_DMA_REALIGN;
  1882. }
  1883. static int mv643xx_eth_open(struct net_device *dev)
  1884. {
  1885. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1886. int err;
  1887. int i;
  1888. wrlp(mp, INT_CAUSE, 0);
  1889. wrlp(mp, INT_CAUSE_EXT, 0);
  1890. rdlp(mp, INT_CAUSE_EXT);
  1891. err = request_irq(dev->irq, mv643xx_eth_irq,
  1892. IRQF_SHARED, dev->name, dev);
  1893. if (err) {
  1894. netdev_err(dev, "can't assign irq\n");
  1895. return -EAGAIN;
  1896. }
  1897. mv643xx_eth_recalc_skb_size(mp);
  1898. napi_enable(&mp->napi);
  1899. skb_queue_head_init(&mp->rx_recycle);
  1900. mp->int_mask = INT_EXT;
  1901. for (i = 0; i < mp->rxq_count; i++) {
  1902. err = rxq_init(mp, i);
  1903. if (err) {
  1904. while (--i >= 0)
  1905. rxq_deinit(mp->rxq + i);
  1906. goto out;
  1907. }
  1908. rxq_refill(mp->rxq + i, INT_MAX);
  1909. mp->int_mask |= INT_RX_0 << i;
  1910. }
  1911. if (mp->oom) {
  1912. mp->rx_oom.expires = jiffies + (HZ / 10);
  1913. add_timer(&mp->rx_oom);
  1914. }
  1915. for (i = 0; i < mp->txq_count; i++) {
  1916. err = txq_init(mp, i);
  1917. if (err) {
  1918. while (--i >= 0)
  1919. txq_deinit(mp->txq + i);
  1920. goto out_free;
  1921. }
  1922. mp->int_mask |= INT_TX_END_0 << i;
  1923. }
  1924. port_start(mp);
  1925. wrlp(mp, INT_MASK_EXT, INT_EXT_LINK_PHY | INT_EXT_TX);
  1926. wrlp(mp, INT_MASK, mp->int_mask);
  1927. return 0;
  1928. out_free:
  1929. for (i = 0; i < mp->rxq_count; i++)
  1930. rxq_deinit(mp->rxq + i);
  1931. out:
  1932. free_irq(dev->irq, dev);
  1933. return err;
  1934. }
  1935. static void port_reset(struct mv643xx_eth_private *mp)
  1936. {
  1937. unsigned int data;
  1938. int i;
  1939. for (i = 0; i < mp->rxq_count; i++)
  1940. rxq_disable(mp->rxq + i);
  1941. for (i = 0; i < mp->txq_count; i++)
  1942. txq_disable(mp->txq + i);
  1943. while (1) {
  1944. u32 ps = rdlp(mp, PORT_STATUS);
  1945. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1946. break;
  1947. udelay(10);
  1948. }
  1949. /* Reset the Enable bit in the Configuration Register */
  1950. data = rdlp(mp, PORT_SERIAL_CONTROL);
  1951. data &= ~(SERIAL_PORT_ENABLE |
  1952. DO_NOT_FORCE_LINK_FAIL |
  1953. FORCE_LINK_PASS);
  1954. wrlp(mp, PORT_SERIAL_CONTROL, data);
  1955. }
  1956. static int mv643xx_eth_stop(struct net_device *dev)
  1957. {
  1958. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1959. int i;
  1960. wrlp(mp, INT_MASK_EXT, 0x00000000);
  1961. wrlp(mp, INT_MASK, 0x00000000);
  1962. rdlp(mp, INT_MASK);
  1963. napi_disable(&mp->napi);
  1964. del_timer_sync(&mp->rx_oom);
  1965. netif_carrier_off(dev);
  1966. free_irq(dev->irq, dev);
  1967. port_reset(mp);
  1968. mv643xx_eth_get_stats(dev);
  1969. mib_counters_update(mp);
  1970. del_timer_sync(&mp->mib_counters_timer);
  1971. skb_queue_purge(&mp->rx_recycle);
  1972. for (i = 0; i < mp->rxq_count; i++)
  1973. rxq_deinit(mp->rxq + i);
  1974. for (i = 0; i < mp->txq_count; i++)
  1975. txq_deinit(mp->txq + i);
  1976. return 0;
  1977. }
  1978. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1979. {
  1980. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1981. if (mp->phy != NULL)
  1982. return phy_mii_ioctl(mp->phy, ifr, cmd);
  1983. return -EOPNOTSUPP;
  1984. }
  1985. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1986. {
  1987. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1988. if (new_mtu < 64 || new_mtu > 9500)
  1989. return -EINVAL;
  1990. dev->mtu = new_mtu;
  1991. mv643xx_eth_recalc_skb_size(mp);
  1992. tx_set_rate(mp, 1000000000, 16777216);
  1993. if (!netif_running(dev))
  1994. return 0;
  1995. /*
  1996. * Stop and then re-open the interface. This will allocate RX
  1997. * skbs of the new MTU.
  1998. * There is a possible danger that the open will not succeed,
  1999. * due to memory being full.
  2000. */
  2001. mv643xx_eth_stop(dev);
  2002. if (mv643xx_eth_open(dev)) {
  2003. netdev_err(dev,
  2004. "fatal error on re-opening device after MTU change\n");
  2005. }
  2006. return 0;
  2007. }
  2008. static void tx_timeout_task(struct work_struct *ugly)
  2009. {
  2010. struct mv643xx_eth_private *mp;
  2011. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  2012. if (netif_running(mp->dev)) {
  2013. netif_tx_stop_all_queues(mp->dev);
  2014. port_reset(mp);
  2015. port_start(mp);
  2016. netif_tx_wake_all_queues(mp->dev);
  2017. }
  2018. }
  2019. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  2020. {
  2021. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2022. netdev_info(dev, "tx timeout\n");
  2023. schedule_work(&mp->tx_timeout_task);
  2024. }
  2025. #ifdef CONFIG_NET_POLL_CONTROLLER
  2026. static void mv643xx_eth_netpoll(struct net_device *dev)
  2027. {
  2028. struct mv643xx_eth_private *mp = netdev_priv(dev);
  2029. wrlp(mp, INT_MASK, 0x00000000);
  2030. rdlp(mp, INT_MASK);
  2031. mv643xx_eth_irq(dev->irq, dev);
  2032. wrlp(mp, INT_MASK, mp->int_mask);
  2033. }
  2034. #endif
  2035. /* platform glue ************************************************************/
  2036. static void
  2037. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  2038. struct mbus_dram_target_info *dram)
  2039. {
  2040. void __iomem *base = msp->base;
  2041. u32 win_enable;
  2042. u32 win_protect;
  2043. int i;
  2044. for (i = 0; i < 6; i++) {
  2045. writel(0, base + WINDOW_BASE(i));
  2046. writel(0, base + WINDOW_SIZE(i));
  2047. if (i < 4)
  2048. writel(0, base + WINDOW_REMAP_HIGH(i));
  2049. }
  2050. win_enable = 0x3f;
  2051. win_protect = 0;
  2052. for (i = 0; i < dram->num_cs; i++) {
  2053. struct mbus_dram_window *cs = dram->cs + i;
  2054. writel((cs->base & 0xffff0000) |
  2055. (cs->mbus_attr << 8) |
  2056. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  2057. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  2058. win_enable &= ~(1 << i);
  2059. win_protect |= 3 << (2 * i);
  2060. }
  2061. writel(win_enable, base + WINDOW_BAR_ENABLE);
  2062. msp->win_protect = win_protect;
  2063. }
  2064. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  2065. {
  2066. /*
  2067. * Check whether we have a 14-bit coal limit field in bits
  2068. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  2069. * SDMA config register.
  2070. */
  2071. writel(0x02000000, msp->base + 0x0400 + SDMA_CONFIG);
  2072. if (readl(msp->base + 0x0400 + SDMA_CONFIG) & 0x02000000)
  2073. msp->extended_rx_coal_limit = 1;
  2074. else
  2075. msp->extended_rx_coal_limit = 0;
  2076. /*
  2077. * Check whether the MAC supports TX rate control, and if
  2078. * yes, whether its associated registers are in the old or
  2079. * the new place.
  2080. */
  2081. writel(1, msp->base + 0x0400 + TX_BW_MTU_MOVED);
  2082. if (readl(msp->base + 0x0400 + TX_BW_MTU_MOVED) & 1) {
  2083. msp->tx_bw_control = TX_BW_CONTROL_NEW_LAYOUT;
  2084. } else {
  2085. writel(7, msp->base + 0x0400 + TX_BW_RATE);
  2086. if (readl(msp->base + 0x0400 + TX_BW_RATE) & 7)
  2087. msp->tx_bw_control = TX_BW_CONTROL_OLD_LAYOUT;
  2088. else
  2089. msp->tx_bw_control = TX_BW_CONTROL_ABSENT;
  2090. }
  2091. }
  2092. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  2093. {
  2094. static int mv643xx_eth_version_printed;
  2095. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2096. struct mv643xx_eth_shared_private *msp;
  2097. struct resource *res;
  2098. int ret;
  2099. if (!mv643xx_eth_version_printed++)
  2100. pr_notice("MV-643xx 10/100/1000 ethernet driver version %s\n",
  2101. mv643xx_eth_driver_version);
  2102. ret = -EINVAL;
  2103. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2104. if (res == NULL)
  2105. goto out;
  2106. ret = -ENOMEM;
  2107. msp = kzalloc(sizeof(*msp), GFP_KERNEL);
  2108. if (msp == NULL)
  2109. goto out;
  2110. msp->base = ioremap(res->start, res->end - res->start + 1);
  2111. if (msp->base == NULL)
  2112. goto out_free;
  2113. /*
  2114. * Set up and register SMI bus.
  2115. */
  2116. if (pd == NULL || pd->shared_smi == NULL) {
  2117. msp->smi_bus = mdiobus_alloc();
  2118. if (msp->smi_bus == NULL)
  2119. goto out_unmap;
  2120. msp->smi_bus->priv = msp;
  2121. msp->smi_bus->name = "mv643xx_eth smi";
  2122. msp->smi_bus->read = smi_bus_read;
  2123. msp->smi_bus->write = smi_bus_write,
  2124. snprintf(msp->smi_bus->id, MII_BUS_ID_SIZE, "%d", pdev->id);
  2125. msp->smi_bus->parent = &pdev->dev;
  2126. msp->smi_bus->phy_mask = 0xffffffff;
  2127. if (mdiobus_register(msp->smi_bus) < 0)
  2128. goto out_free_mii_bus;
  2129. msp->smi = msp;
  2130. } else {
  2131. msp->smi = platform_get_drvdata(pd->shared_smi);
  2132. }
  2133. msp->err_interrupt = NO_IRQ;
  2134. init_waitqueue_head(&msp->smi_busy_wait);
  2135. /*
  2136. * Check whether the error interrupt is hooked up.
  2137. */
  2138. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2139. if (res != NULL) {
  2140. int err;
  2141. err = request_irq(res->start, mv643xx_eth_err_irq,
  2142. IRQF_SHARED, "mv643xx_eth", msp);
  2143. if (!err) {
  2144. writel(ERR_INT_SMI_DONE, msp->base + ERR_INT_MASK);
  2145. msp->err_interrupt = res->start;
  2146. }
  2147. }
  2148. /*
  2149. * (Re-)program MBUS remapping windows if we are asked to.
  2150. */
  2151. if (pd != NULL && pd->dram != NULL)
  2152. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  2153. /*
  2154. * Detect hardware parameters.
  2155. */
  2156. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  2157. msp->tx_csum_limit = (pd != NULL && pd->tx_csum_limit) ?
  2158. pd->tx_csum_limit : 9 * 1024;
  2159. infer_hw_params(msp);
  2160. platform_set_drvdata(pdev, msp);
  2161. return 0;
  2162. out_free_mii_bus:
  2163. mdiobus_free(msp->smi_bus);
  2164. out_unmap:
  2165. iounmap(msp->base);
  2166. out_free:
  2167. kfree(msp);
  2168. out:
  2169. return ret;
  2170. }
  2171. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  2172. {
  2173. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  2174. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  2175. if (pd == NULL || pd->shared_smi == NULL) {
  2176. mdiobus_unregister(msp->smi_bus);
  2177. mdiobus_free(msp->smi_bus);
  2178. }
  2179. if (msp->err_interrupt != NO_IRQ)
  2180. free_irq(msp->err_interrupt, msp);
  2181. iounmap(msp->base);
  2182. kfree(msp);
  2183. return 0;
  2184. }
  2185. static struct platform_driver mv643xx_eth_shared_driver = {
  2186. .probe = mv643xx_eth_shared_probe,
  2187. .remove = mv643xx_eth_shared_remove,
  2188. .driver = {
  2189. .name = MV643XX_ETH_SHARED_NAME,
  2190. .owner = THIS_MODULE,
  2191. },
  2192. };
  2193. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  2194. {
  2195. int addr_shift = 5 * mp->port_num;
  2196. u32 data;
  2197. data = rdl(mp, PHY_ADDR);
  2198. data &= ~(0x1f << addr_shift);
  2199. data |= (phy_addr & 0x1f) << addr_shift;
  2200. wrl(mp, PHY_ADDR, data);
  2201. }
  2202. static int phy_addr_get(struct mv643xx_eth_private *mp)
  2203. {
  2204. unsigned int data;
  2205. data = rdl(mp, PHY_ADDR);
  2206. return (data >> (5 * mp->port_num)) & 0x1f;
  2207. }
  2208. static void set_params(struct mv643xx_eth_private *mp,
  2209. struct mv643xx_eth_platform_data *pd)
  2210. {
  2211. struct net_device *dev = mp->dev;
  2212. if (is_valid_ether_addr(pd->mac_addr))
  2213. memcpy(dev->dev_addr, pd->mac_addr, 6);
  2214. else
  2215. uc_addr_get(mp, dev->dev_addr);
  2216. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  2217. if (pd->rx_queue_size)
  2218. mp->rx_ring_size = pd->rx_queue_size;
  2219. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  2220. mp->rx_desc_sram_size = pd->rx_sram_size;
  2221. mp->rxq_count = pd->rx_queue_count ? : 1;
  2222. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  2223. if (pd->tx_queue_size)
  2224. mp->tx_ring_size = pd->tx_queue_size;
  2225. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  2226. mp->tx_desc_sram_size = pd->tx_sram_size;
  2227. mp->txq_count = pd->tx_queue_count ? : 1;
  2228. }
  2229. static struct phy_device *phy_scan(struct mv643xx_eth_private *mp,
  2230. int phy_addr)
  2231. {
  2232. struct mii_bus *bus = mp->shared->smi->smi_bus;
  2233. struct phy_device *phydev;
  2234. int start;
  2235. int num;
  2236. int i;
  2237. if (phy_addr == MV643XX_ETH_PHY_ADDR_DEFAULT) {
  2238. start = phy_addr_get(mp) & 0x1f;
  2239. num = 32;
  2240. } else {
  2241. start = phy_addr & 0x1f;
  2242. num = 1;
  2243. }
  2244. phydev = NULL;
  2245. for (i = 0; i < num; i++) {
  2246. int addr = (start + i) & 0x1f;
  2247. if (bus->phy_map[addr] == NULL)
  2248. mdiobus_scan(bus, addr);
  2249. if (phydev == NULL) {
  2250. phydev = bus->phy_map[addr];
  2251. if (phydev != NULL)
  2252. phy_addr_set(mp, addr);
  2253. }
  2254. }
  2255. return phydev;
  2256. }
  2257. static void phy_init(struct mv643xx_eth_private *mp, int speed, int duplex)
  2258. {
  2259. struct phy_device *phy = mp->phy;
  2260. phy_reset(mp);
  2261. phy_attach(mp->dev, dev_name(&phy->dev), 0, PHY_INTERFACE_MODE_GMII);
  2262. if (speed == 0) {
  2263. phy->autoneg = AUTONEG_ENABLE;
  2264. phy->speed = 0;
  2265. phy->duplex = 0;
  2266. phy->advertising = phy->supported | ADVERTISED_Autoneg;
  2267. } else {
  2268. phy->autoneg = AUTONEG_DISABLE;
  2269. phy->advertising = 0;
  2270. phy->speed = speed;
  2271. phy->duplex = duplex;
  2272. }
  2273. phy_start_aneg(phy);
  2274. }
  2275. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2276. {
  2277. u32 pscr;
  2278. pscr = rdlp(mp, PORT_SERIAL_CONTROL);
  2279. if (pscr & SERIAL_PORT_ENABLE) {
  2280. pscr &= ~SERIAL_PORT_ENABLE;
  2281. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2282. }
  2283. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2284. if (mp->phy == NULL) {
  2285. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2286. if (speed == SPEED_1000)
  2287. pscr |= SET_GMII_SPEED_TO_1000;
  2288. else if (speed == SPEED_100)
  2289. pscr |= SET_MII_SPEED_TO_100;
  2290. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2291. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2292. if (duplex == DUPLEX_FULL)
  2293. pscr |= SET_FULL_DUPLEX_MODE;
  2294. }
  2295. wrlp(mp, PORT_SERIAL_CONTROL, pscr);
  2296. }
  2297. static const struct net_device_ops mv643xx_eth_netdev_ops = {
  2298. .ndo_open = mv643xx_eth_open,
  2299. .ndo_stop = mv643xx_eth_stop,
  2300. .ndo_start_xmit = mv643xx_eth_xmit,
  2301. .ndo_set_rx_mode = mv643xx_eth_set_rx_mode,
  2302. .ndo_set_mac_address = mv643xx_eth_set_mac_address,
  2303. .ndo_validate_addr = eth_validate_addr,
  2304. .ndo_do_ioctl = mv643xx_eth_ioctl,
  2305. .ndo_change_mtu = mv643xx_eth_change_mtu,
  2306. .ndo_set_features = mv643xx_eth_set_features,
  2307. .ndo_tx_timeout = mv643xx_eth_tx_timeout,
  2308. .ndo_get_stats = mv643xx_eth_get_stats,
  2309. #ifdef CONFIG_NET_POLL_CONTROLLER
  2310. .ndo_poll_controller = mv643xx_eth_netpoll,
  2311. #endif
  2312. };
  2313. static int mv643xx_eth_probe(struct platform_device *pdev)
  2314. {
  2315. struct mv643xx_eth_platform_data *pd;
  2316. struct mv643xx_eth_private *mp;
  2317. struct net_device *dev;
  2318. struct resource *res;
  2319. int err;
  2320. pd = pdev->dev.platform_data;
  2321. if (pd == NULL) {
  2322. dev_err(&pdev->dev, "no mv643xx_eth_platform_data\n");
  2323. return -ENODEV;
  2324. }
  2325. if (pd->shared == NULL) {
  2326. dev_err(&pdev->dev, "no mv643xx_eth_platform_data->shared\n");
  2327. return -ENODEV;
  2328. }
  2329. dev = alloc_etherdev_mq(sizeof(struct mv643xx_eth_private), 8);
  2330. if (!dev)
  2331. return -ENOMEM;
  2332. mp = netdev_priv(dev);
  2333. platform_set_drvdata(pdev, mp);
  2334. mp->shared = platform_get_drvdata(pd->shared);
  2335. mp->base = mp->shared->base + 0x0400 + (pd->port_number << 10);
  2336. mp->port_num = pd->port_number;
  2337. mp->dev = dev;
  2338. set_params(mp, pd);
  2339. netif_set_real_num_tx_queues(dev, mp->txq_count);
  2340. netif_set_real_num_rx_queues(dev, mp->rxq_count);
  2341. if (pd->phy_addr != MV643XX_ETH_PHY_NONE)
  2342. mp->phy = phy_scan(mp, pd->phy_addr);
  2343. if (mp->phy != NULL)
  2344. phy_init(mp, pd->speed, pd->duplex);
  2345. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2346. init_pscr(mp, pd->speed, pd->duplex);
  2347. mib_counters_clear(mp);
  2348. init_timer(&mp->mib_counters_timer);
  2349. mp->mib_counters_timer.data = (unsigned long)mp;
  2350. mp->mib_counters_timer.function = mib_counters_timer_wrapper;
  2351. mp->mib_counters_timer.expires = jiffies + 30 * HZ;
  2352. add_timer(&mp->mib_counters_timer);
  2353. spin_lock_init(&mp->mib_counters_lock);
  2354. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2355. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 128);
  2356. init_timer(&mp->rx_oom);
  2357. mp->rx_oom.data = (unsigned long)mp;
  2358. mp->rx_oom.function = oom_timer_wrapper;
  2359. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2360. BUG_ON(!res);
  2361. dev->irq = res->start;
  2362. dev->netdev_ops = &mv643xx_eth_netdev_ops;
  2363. dev->watchdog_timeo = 2 * HZ;
  2364. dev->base_addr = 0;
  2365. dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM |
  2366. NETIF_F_RXCSUM | NETIF_F_LRO;
  2367. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  2368. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2369. SET_NETDEV_DEV(dev, &pdev->dev);
  2370. if (mp->shared->win_protect)
  2371. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2372. netif_carrier_off(dev);
  2373. wrlp(mp, SDMA_CONFIG, PORT_SDMA_CONFIG_DEFAULT_VALUE);
  2374. set_rx_coal(mp, 250);
  2375. set_tx_coal(mp, 0);
  2376. err = register_netdev(dev);
  2377. if (err)
  2378. goto out;
  2379. netdev_notice(dev, "port %d with MAC address %pM\n",
  2380. mp->port_num, dev->dev_addr);
  2381. if (mp->tx_desc_sram_size > 0)
  2382. netdev_notice(dev, "configured with sram\n");
  2383. return 0;
  2384. out:
  2385. free_netdev(dev);
  2386. return err;
  2387. }
  2388. static int mv643xx_eth_remove(struct platform_device *pdev)
  2389. {
  2390. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2391. unregister_netdev(mp->dev);
  2392. if (mp->phy != NULL)
  2393. phy_detach(mp->phy);
  2394. cancel_work_sync(&mp->tx_timeout_task);
  2395. free_netdev(mp->dev);
  2396. platform_set_drvdata(pdev, NULL);
  2397. return 0;
  2398. }
  2399. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2400. {
  2401. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2402. /* Mask all interrupts on ethernet port */
  2403. wrlp(mp, INT_MASK, 0);
  2404. rdlp(mp, INT_MASK);
  2405. if (netif_running(mp->dev))
  2406. port_reset(mp);
  2407. }
  2408. static struct platform_driver mv643xx_eth_driver = {
  2409. .probe = mv643xx_eth_probe,
  2410. .remove = mv643xx_eth_remove,
  2411. .shutdown = mv643xx_eth_shutdown,
  2412. .driver = {
  2413. .name = MV643XX_ETH_NAME,
  2414. .owner = THIS_MODULE,
  2415. },
  2416. };
  2417. static int __init mv643xx_eth_init_module(void)
  2418. {
  2419. int rc;
  2420. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2421. if (!rc) {
  2422. rc = platform_driver_register(&mv643xx_eth_driver);
  2423. if (rc)
  2424. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2425. }
  2426. return rc;
  2427. }
  2428. module_init(mv643xx_eth_init_module);
  2429. static void __exit mv643xx_eth_cleanup_module(void)
  2430. {
  2431. platform_driver_unregister(&mv643xx_eth_driver);
  2432. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2433. }
  2434. module_exit(mv643xx_eth_cleanup_module);
  2435. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2436. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2437. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2438. MODULE_LICENSE("GPL");
  2439. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2440. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);