mlx4_en.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #ifndef _MLX4_EN_H_
  34. #define _MLX4_EN_H_
  35. #include <linux/compiler.h>
  36. #include <linux/list.h>
  37. #include <linux/mutex.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/mlx4/device.h>
  40. #include <linux/mlx4/qp.h>
  41. #include <linux/mlx4/cq.h>
  42. #include <linux/mlx4/srq.h>
  43. #include <linux/mlx4/doorbell.h>
  44. #include <linux/mlx4/cmd.h>
  45. #include "en_port.h"
  46. #define DRV_NAME "mlx4_en"
  47. #define DRV_VERSION "1.5.4.1"
  48. #define DRV_RELDATE "March 2011"
  49. #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
  50. /*
  51. * Device constants
  52. */
  53. #define MLX4_EN_PAGE_SHIFT 12
  54. #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
  55. #define MAX_RX_RINGS 16
  56. #define MIN_RX_RINGS 4
  57. #define TXBB_SIZE 64
  58. #define HEADROOM (2048 / TXBB_SIZE + 1)
  59. #define STAMP_STRIDE 64
  60. #define STAMP_DWORDS (STAMP_STRIDE / 4)
  61. #define STAMP_SHIFT 31
  62. #define STAMP_VAL 0x7fffffff
  63. #define STATS_DELAY (HZ / 4)
  64. /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
  65. #define MAX_DESC_SIZE 512
  66. #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
  67. /*
  68. * OS related constants and tunables
  69. */
  70. #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
  71. #define MLX4_EN_ALLOC_ORDER 2
  72. #define MLX4_EN_ALLOC_SIZE (PAGE_SIZE << MLX4_EN_ALLOC_ORDER)
  73. #define MLX4_EN_MAX_LRO_DESCRIPTORS 32
  74. /* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
  75. * and 4K allocations) */
  76. enum {
  77. FRAG_SZ0 = 512 - NET_IP_ALIGN,
  78. FRAG_SZ1 = 1024,
  79. FRAG_SZ2 = 4096,
  80. FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
  81. };
  82. #define MLX4_EN_MAX_RX_FRAGS 4
  83. /* Maximum ring sizes */
  84. #define MLX4_EN_MAX_TX_SIZE 8192
  85. #define MLX4_EN_MAX_RX_SIZE 8192
  86. /* Minimum ring size for our page-allocation sceme to work */
  87. #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
  88. #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
  89. #define MLX4_EN_SMALL_PKT_SIZE 64
  90. #define MLX4_EN_NUM_TX_RINGS 8
  91. #define MLX4_EN_NUM_PPP_RINGS 8
  92. #define MAX_TX_RINGS (MLX4_EN_NUM_TX_RINGS + MLX4_EN_NUM_PPP_RINGS)
  93. #define MLX4_EN_DEF_TX_RING_SIZE 512
  94. #define MLX4_EN_DEF_RX_RING_SIZE 1024
  95. /* Target number of packets to coalesce with interrupt moderation */
  96. #define MLX4_EN_RX_COAL_TARGET 44
  97. #define MLX4_EN_RX_COAL_TIME 0x10
  98. #define MLX4_EN_TX_COAL_PKTS 5
  99. #define MLX4_EN_TX_COAL_TIME 0x80
  100. #define MLX4_EN_RX_RATE_LOW 400000
  101. #define MLX4_EN_RX_COAL_TIME_LOW 0
  102. #define MLX4_EN_RX_RATE_HIGH 450000
  103. #define MLX4_EN_RX_COAL_TIME_HIGH 128
  104. #define MLX4_EN_RX_SIZE_THRESH 1024
  105. #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
  106. #define MLX4_EN_SAMPLE_INTERVAL 0
  107. #define MLX4_EN_AVG_PKT_SMALL 256
  108. #define MLX4_EN_AUTO_CONF 0xffff
  109. #define MLX4_EN_DEF_RX_PAUSE 1
  110. #define MLX4_EN_DEF_TX_PAUSE 1
  111. /* Interval between successive polls in the Tx routine when polling is used
  112. instead of interrupts (in per-core Tx rings) - should be power of 2 */
  113. #define MLX4_EN_TX_POLL_MODER 16
  114. #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
  115. #define ETH_LLC_SNAP_SIZE 8
  116. #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
  117. #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
  118. #define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
  119. #define MLX4_EN_MIN_MTU 46
  120. #define ETH_BCAST 0xffffffffffffULL
  121. #define MLX4_EN_LOOPBACK_RETRIES 5
  122. #define MLX4_EN_LOOPBACK_TIMEOUT 100
  123. #ifdef MLX4_EN_PERF_STAT
  124. /* Number of samples to 'average' */
  125. #define AVG_SIZE 128
  126. #define AVG_FACTOR 1024
  127. #define NUM_PERF_STATS NUM_PERF_COUNTERS
  128. #define INC_PERF_COUNTER(cnt) (++(cnt))
  129. #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
  130. #define AVG_PERF_COUNTER(cnt, sample) \
  131. ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
  132. #define GET_PERF_COUNTER(cnt) (cnt)
  133. #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
  134. #else
  135. #define NUM_PERF_STATS 0
  136. #define INC_PERF_COUNTER(cnt) do {} while (0)
  137. #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
  138. #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
  139. #define GET_PERF_COUNTER(cnt) (0)
  140. #define GET_AVG_PERF_COUNTER(cnt) (0)
  141. #endif /* MLX4_EN_PERF_STAT */
  142. /*
  143. * Configurables
  144. */
  145. enum cq_type {
  146. RX = 0,
  147. TX = 1,
  148. };
  149. /*
  150. * Useful macros
  151. */
  152. #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
  153. #define XNOR(x, y) (!(x) == !(y))
  154. #define ILLEGAL_MAC(addr) (addr == 0xffffffffffffULL || addr == 0x0)
  155. struct mlx4_en_tx_info {
  156. struct sk_buff *skb;
  157. u32 nr_txbb;
  158. u8 linear;
  159. u8 data_offset;
  160. u8 inl;
  161. };
  162. #define MLX4_EN_BIT_DESC_OWN 0x80000000
  163. #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
  164. #define MLX4_EN_MEMTYPE_PAD 0x100
  165. #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
  166. struct mlx4_en_tx_desc {
  167. struct mlx4_wqe_ctrl_seg ctrl;
  168. union {
  169. struct mlx4_wqe_data_seg data; /* at least one data segment */
  170. struct mlx4_wqe_lso_seg lso;
  171. struct mlx4_wqe_inline_seg inl;
  172. };
  173. };
  174. #define MLX4_EN_USE_SRQ 0x01000000
  175. #define MLX4_EN_CX3_LOW_ID 0x1000
  176. #define MLX4_EN_CX3_HIGH_ID 0x1005
  177. struct mlx4_en_rx_alloc {
  178. struct page *page;
  179. u16 offset;
  180. };
  181. struct mlx4_en_tx_ring {
  182. struct mlx4_hwq_resources wqres;
  183. u32 size ; /* number of TXBBs */
  184. u32 size_mask;
  185. u16 stride;
  186. u16 cqn; /* index of port CQ associated with this ring */
  187. u32 prod;
  188. u32 cons;
  189. u32 buf_size;
  190. u32 doorbell_qpn;
  191. void *buf;
  192. u16 poll_cnt;
  193. int blocked;
  194. struct mlx4_en_tx_info *tx_info;
  195. u8 *bounce_buf;
  196. u32 last_nr_txbb;
  197. struct mlx4_qp qp;
  198. struct mlx4_qp_context context;
  199. int qpn;
  200. enum mlx4_qp_state qp_state;
  201. struct mlx4_srq dummy;
  202. unsigned long bytes;
  203. unsigned long packets;
  204. spinlock_t comp_lock;
  205. struct mlx4_bf bf;
  206. bool bf_enabled;
  207. };
  208. struct mlx4_en_rx_desc {
  209. /* actual number of entries depends on rx ring stride */
  210. struct mlx4_wqe_data_seg data[0];
  211. };
  212. struct mlx4_en_rx_ring {
  213. struct mlx4_hwq_resources wqres;
  214. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  215. u32 size ; /* number of Rx descs*/
  216. u32 actual_size;
  217. u32 size_mask;
  218. u16 stride;
  219. u16 log_stride;
  220. u16 cqn; /* index of port CQ associated with this ring */
  221. u32 prod;
  222. u32 cons;
  223. u32 buf_size;
  224. void *buf;
  225. void *rx_info;
  226. unsigned long bytes;
  227. unsigned long packets;
  228. };
  229. static inline int mlx4_en_can_lro(__be16 status)
  230. {
  231. return (status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  232. MLX4_CQE_STATUS_IPV4F |
  233. MLX4_CQE_STATUS_IPV6 |
  234. MLX4_CQE_STATUS_IPV4OPT |
  235. MLX4_CQE_STATUS_TCP |
  236. MLX4_CQE_STATUS_UDP |
  237. MLX4_CQE_STATUS_IPOK)) ==
  238. cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  239. MLX4_CQE_STATUS_IPOK |
  240. MLX4_CQE_STATUS_TCP);
  241. }
  242. struct mlx4_en_cq {
  243. struct mlx4_cq mcq;
  244. struct mlx4_hwq_resources wqres;
  245. int ring;
  246. spinlock_t lock;
  247. struct net_device *dev;
  248. struct napi_struct napi;
  249. /* Per-core Tx cq processing support */
  250. struct timer_list timer;
  251. int size;
  252. int buf_size;
  253. unsigned vector;
  254. enum cq_type is_tx;
  255. u16 moder_time;
  256. u16 moder_cnt;
  257. struct mlx4_cqe *buf;
  258. #define MLX4_EN_OPCODE_ERROR 0x1e
  259. };
  260. struct mlx4_en_port_profile {
  261. u32 flags;
  262. u32 tx_ring_num;
  263. u32 rx_ring_num;
  264. u32 tx_ring_size;
  265. u32 rx_ring_size;
  266. u8 rx_pause;
  267. u8 rx_ppp;
  268. u8 tx_pause;
  269. u8 tx_ppp;
  270. };
  271. struct mlx4_en_profile {
  272. int rss_xor;
  273. int tcp_rss;
  274. int udp_rss;
  275. u8 rss_mask;
  276. u32 active_ports;
  277. u32 small_pkt_int;
  278. u8 no_reset;
  279. struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
  280. };
  281. struct mlx4_en_dev {
  282. struct mlx4_dev *dev;
  283. struct pci_dev *pdev;
  284. struct mutex state_lock;
  285. struct net_device *pndev[MLX4_MAX_PORTS + 1];
  286. u32 port_cnt;
  287. bool device_up;
  288. struct mlx4_en_profile profile;
  289. u32 LSO_support;
  290. struct workqueue_struct *workqueue;
  291. struct device *dma_device;
  292. void __iomem *uar_map;
  293. struct mlx4_uar priv_uar;
  294. struct mlx4_mr mr;
  295. u32 priv_pdn;
  296. spinlock_t uar_lock;
  297. u8 mac_removed[MLX4_MAX_PORTS + 1];
  298. };
  299. struct mlx4_en_rss_map {
  300. int base_qpn;
  301. struct mlx4_qp qps[MAX_RX_RINGS];
  302. enum mlx4_qp_state state[MAX_RX_RINGS];
  303. struct mlx4_qp indir_qp;
  304. enum mlx4_qp_state indir_state;
  305. };
  306. struct mlx4_en_rss_context {
  307. __be32 base_qpn;
  308. __be32 default_qpn;
  309. u16 reserved;
  310. u8 hash_fn;
  311. u8 flags;
  312. __be32 rss_key[10];
  313. __be32 base_qpn_udp;
  314. };
  315. struct mlx4_en_port_state {
  316. int link_state;
  317. int link_speed;
  318. int transciver;
  319. };
  320. struct mlx4_en_pkt_stats {
  321. unsigned long broadcast;
  322. unsigned long rx_prio[8];
  323. unsigned long tx_prio[8];
  324. #define NUM_PKT_STATS 17
  325. };
  326. struct mlx4_en_port_stats {
  327. unsigned long tso_packets;
  328. unsigned long queue_stopped;
  329. unsigned long wake_queue;
  330. unsigned long tx_timeout;
  331. unsigned long rx_alloc_failed;
  332. unsigned long rx_chksum_good;
  333. unsigned long rx_chksum_none;
  334. unsigned long tx_chksum_offload;
  335. #define NUM_PORT_STATS 8
  336. };
  337. struct mlx4_en_perf_stats {
  338. u32 tx_poll;
  339. u64 tx_pktsz_avg;
  340. u32 inflight_avg;
  341. u16 tx_coal_avg;
  342. u16 rx_coal_avg;
  343. u32 napi_quota;
  344. #define NUM_PERF_COUNTERS 6
  345. };
  346. struct mlx4_en_frag_info {
  347. u16 frag_size;
  348. u16 frag_prefix_size;
  349. u16 frag_stride;
  350. u16 frag_align;
  351. u16 last_offset;
  352. };
  353. struct mlx4_en_priv {
  354. struct mlx4_en_dev *mdev;
  355. struct mlx4_en_port_profile *prof;
  356. struct net_device *dev;
  357. struct vlan_group *vlgrp;
  358. struct net_device_stats stats;
  359. struct net_device_stats ret_stats;
  360. struct mlx4_en_port_state port_state;
  361. spinlock_t stats_lock;
  362. unsigned long last_moder_packets;
  363. unsigned long last_moder_tx_packets;
  364. unsigned long last_moder_bytes;
  365. unsigned long last_moder_jiffies;
  366. int last_moder_time;
  367. u16 rx_usecs;
  368. u16 rx_frames;
  369. u16 tx_usecs;
  370. u16 tx_frames;
  371. u32 pkt_rate_low;
  372. u16 rx_usecs_low;
  373. u32 pkt_rate_high;
  374. u16 rx_usecs_high;
  375. u16 sample_interval;
  376. u16 adaptive_rx_coal;
  377. u32 msg_enable;
  378. u32 loopback_ok;
  379. u32 validate_loopback;
  380. struct mlx4_hwq_resources res;
  381. int link_state;
  382. int last_link_state;
  383. bool port_up;
  384. int port;
  385. int registered;
  386. int allocated;
  387. int stride;
  388. u64 mac;
  389. int mac_index;
  390. unsigned max_mtu;
  391. int base_qpn;
  392. struct mlx4_en_rss_map rss_map;
  393. u32 flags;
  394. #define MLX4_EN_FLAG_PROMISC 0x1
  395. #define MLX4_EN_FLAG_MC_PROMISC 0x2
  396. u32 tx_ring_num;
  397. u32 rx_ring_num;
  398. u32 rx_skb_size;
  399. struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
  400. u16 num_frags;
  401. u16 log_rx_info;
  402. struct mlx4_en_tx_ring tx_ring[MAX_TX_RINGS];
  403. int tx_vector;
  404. struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
  405. struct mlx4_en_cq tx_cq[MAX_TX_RINGS];
  406. struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
  407. struct work_struct mcast_task;
  408. struct work_struct mac_task;
  409. struct work_struct watchdog_task;
  410. struct work_struct linkstate_task;
  411. struct delayed_work stats_task;
  412. struct mlx4_en_perf_stats pstats;
  413. struct mlx4_en_pkt_stats pkstats;
  414. struct mlx4_en_port_stats port_stats;
  415. char *mc_addrs;
  416. int mc_addrs_cnt;
  417. struct mlx4_en_stat_out_mbox hw_stats;
  418. int vids[128];
  419. bool wol;
  420. };
  421. enum mlx4_en_wol {
  422. MLX4_EN_WOL_MAGIC = (1ULL << 61),
  423. MLX4_EN_WOL_ENABLED = (1ULL << 62),
  424. MLX4_EN_WOL_DO_MODIFY = (1ULL << 63),
  425. };
  426. void mlx4_en_destroy_netdev(struct net_device *dev);
  427. int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
  428. struct mlx4_en_port_profile *prof);
  429. int mlx4_en_start_port(struct net_device *dev);
  430. void mlx4_en_stop_port(struct net_device *dev);
  431. void mlx4_en_free_resources(struct mlx4_en_priv *priv, bool reserve_vectors);
  432. int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
  433. int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  434. int entries, int ring, enum cq_type mode);
  435. void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  436. bool reserve_vectors);
  437. int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  438. void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  439. int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  440. int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  441. void mlx4_en_poll_tx_cq(unsigned long data);
  442. void mlx4_en_tx_irq(struct mlx4_cq *mcq);
  443. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
  444. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
  445. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
  446. int qpn, u32 size, u16 stride);
  447. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
  448. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  449. struct mlx4_en_tx_ring *ring,
  450. int cq);
  451. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  452. struct mlx4_en_tx_ring *ring);
  453. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  454. struct mlx4_en_rx_ring *ring,
  455. u32 size, u16 stride);
  456. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  457. struct mlx4_en_rx_ring *ring);
  458. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
  459. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  460. struct mlx4_en_rx_ring *ring);
  461. int mlx4_en_process_rx_cq(struct net_device *dev,
  462. struct mlx4_en_cq *cq,
  463. int budget);
  464. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
  465. void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
  466. int is_tx, int rss, int qpn, int cqn,
  467. struct mlx4_qp_context *context);
  468. void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
  469. int mlx4_en_map_buffer(struct mlx4_buf *buf);
  470. void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
  471. void mlx4_en_calc_rx_buf(struct net_device *dev);
  472. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
  473. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
  474. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
  475. void mlx4_en_rx_irq(struct mlx4_cq *mcq);
  476. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  477. int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, u8 port, struct vlan_group *grp);
  478. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  479. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  480. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  481. u8 promisc);
  482. int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
  483. int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
  484. #define MLX4_EN_NUM_SELF_TEST 5
  485. void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
  486. u64 mlx4_en_mac_to_u64(u8 *addr);
  487. /*
  488. * Globals
  489. */
  490. extern const struct ethtool_ops mlx4_en_ethtool_ops;
  491. /*
  492. * printk / logging functions
  493. */
  494. int en_print(const char *level, const struct mlx4_en_priv *priv,
  495. const char *format, ...) __attribute__ ((format (printf, 3, 4)));
  496. #define en_dbg(mlevel, priv, format, arg...) \
  497. do { \
  498. if (NETIF_MSG_##mlevel & priv->msg_enable) \
  499. en_print(KERN_DEBUG, priv, format, ##arg); \
  500. } while (0)
  501. #define en_warn(priv, format, arg...) \
  502. en_print(KERN_WARNING, priv, format, ##arg)
  503. #define en_err(priv, format, arg...) \
  504. en_print(KERN_ERR, priv, format, ##arg)
  505. #define en_info(priv, format, arg...) \
  506. en_print(KERN_INFO, priv, format, ## arg)
  507. #define mlx4_err(mdev, format, arg...) \
  508. pr_err("%s %s: " format, DRV_NAME, \
  509. dev_name(&mdev->pdev->dev), ##arg)
  510. #define mlx4_info(mdev, format, arg...) \
  511. pr_info("%s %s: " format, DRV_NAME, \
  512. dev_name(&mdev->pdev->dev), ##arg)
  513. #define mlx4_warn(mdev, format, arg...) \
  514. pr_warning("%s %s: " format, DRV_NAME, \
  515. dev_name(&mdev->pdev->dev), ##arg)
  516. #endif