ks8851.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /* drivers/net/ks8851.h
  2. *
  3. * Copyright 2009 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * KS8851 register definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #define KS_CCR 0x08
  13. #define CCR_EEPROM (1 << 9)
  14. #define CCR_SPI (1 << 8)
  15. #define CCR_32PIN (1 << 0)
  16. /* MAC address registers */
  17. #define KS_MAR(_m) 0x15 - (_m)
  18. #define KS_MARL 0x10
  19. #define KS_MARM 0x12
  20. #define KS_MARH 0x14
  21. #define KS_OBCR 0x20
  22. #define OBCR_ODS_16mA (1 << 6)
  23. #define KS_EEPCR 0x22
  24. #define EEPCR_EESRWA (1 << 5)
  25. #define EEPCR_EESA (1 << 4)
  26. #define EEPCR_EESB_OFFSET 3
  27. #define EEPCR_EESB (1 << EEPCR_EESB_OFFSET)
  28. #define EEPCR_EEDO (1 << 2)
  29. #define EEPCR_EESCK (1 << 1)
  30. #define EEPCR_EECS (1 << 0)
  31. #define EEPROM_OP_LEN 3 /* bits:*/
  32. #define EEPROM_OP_READ 0x06
  33. #define EEPROM_OP_EWEN 0x04
  34. #define EEPROM_OP_WRITE 0x05
  35. #define EEPROM_OP_EWDS 0x14
  36. #define EEPROM_DATA_LEN 16 /* 16 bits EEPROM */
  37. #define EEPROM_WRITE_TIME 4 /* wrt ack time in ms */
  38. #define EEPROM_SK_PERIOD 400 /* in us */
  39. #define KS_MBIR 0x24
  40. #define MBIR_TXMBF (1 << 12)
  41. #define MBIR_TXMBFA (1 << 11)
  42. #define MBIR_RXMBF (1 << 4)
  43. #define MBIR_RXMBFA (1 << 3)
  44. #define KS_GRR 0x26
  45. #define GRR_QMU (1 << 1)
  46. #define GRR_GSR (1 << 0)
  47. #define KS_WFCR 0x2A
  48. #define WFCR_MPRXE (1 << 7)
  49. #define WFCR_WF3E (1 << 3)
  50. #define WFCR_WF2E (1 << 2)
  51. #define WFCR_WF1E (1 << 1)
  52. #define WFCR_WF0E (1 << 0)
  53. #define KS_WF0CRC0 0x30
  54. #define KS_WF0CRC1 0x32
  55. #define KS_WF0BM0 0x34
  56. #define KS_WF0BM1 0x36
  57. #define KS_WF0BM2 0x38
  58. #define KS_WF0BM3 0x3A
  59. #define KS_WF1CRC0 0x40
  60. #define KS_WF1CRC1 0x42
  61. #define KS_WF1BM0 0x44
  62. #define KS_WF1BM1 0x46
  63. #define KS_WF1BM2 0x48
  64. #define KS_WF1BM3 0x4A
  65. #define KS_WF2CRC0 0x50
  66. #define KS_WF2CRC1 0x52
  67. #define KS_WF2BM0 0x54
  68. #define KS_WF2BM1 0x56
  69. #define KS_WF2BM2 0x58
  70. #define KS_WF2BM3 0x5A
  71. #define KS_WF3CRC0 0x60
  72. #define KS_WF3CRC1 0x62
  73. #define KS_WF3BM0 0x64
  74. #define KS_WF3BM1 0x66
  75. #define KS_WF3BM2 0x68
  76. #define KS_WF3BM3 0x6A
  77. #define KS_TXCR 0x70
  78. #define TXCR_TCGICMP (1 << 8)
  79. #define TXCR_TCGUDP (1 << 7)
  80. #define TXCR_TCGTCP (1 << 6)
  81. #define TXCR_TCGIP (1 << 5)
  82. #define TXCR_FTXQ (1 << 4)
  83. #define TXCR_TXFCE (1 << 3)
  84. #define TXCR_TXPE (1 << 2)
  85. #define TXCR_TXCRC (1 << 1)
  86. #define TXCR_TXE (1 << 0)
  87. #define KS_TXSR 0x72
  88. #define TXSR_TXLC (1 << 13)
  89. #define TXSR_TXMC (1 << 12)
  90. #define TXSR_TXFID_MASK (0x3f << 0)
  91. #define TXSR_TXFID_SHIFT (0)
  92. #define TXSR_TXFID_GET(_v) (((_v) >> 0) & 0x3f)
  93. #define KS_RXCR1 0x74
  94. #define RXCR1_FRXQ (1 << 15)
  95. #define RXCR1_RXUDPFCC (1 << 14)
  96. #define RXCR1_RXTCPFCC (1 << 13)
  97. #define RXCR1_RXIPFCC (1 << 12)
  98. #define RXCR1_RXPAFMA (1 << 11)
  99. #define RXCR1_RXFCE (1 << 10)
  100. #define RXCR1_RXEFE (1 << 9)
  101. #define RXCR1_RXMAFMA (1 << 8)
  102. #define RXCR1_RXBE (1 << 7)
  103. #define RXCR1_RXME (1 << 6)
  104. #define RXCR1_RXUE (1 << 5)
  105. #define RXCR1_RXAE (1 << 4)
  106. #define RXCR1_RXINVF (1 << 1)
  107. #define RXCR1_RXE (1 << 0)
  108. #define KS_RXCR2 0x76
  109. #define RXCR2_SRDBL_MASK (0x7 << 5)
  110. #define RXCR2_SRDBL_SHIFT (5)
  111. #define RXCR2_SRDBL_4B (0x0 << 5)
  112. #define RXCR2_SRDBL_8B (0x1 << 5)
  113. #define RXCR2_SRDBL_16B (0x2 << 5)
  114. #define RXCR2_SRDBL_32B (0x3 << 5)
  115. #define RXCR2_SRDBL_FRAME (0x4 << 5)
  116. #define RXCR2_IUFFP (1 << 4)
  117. #define RXCR2_RXIUFCEZ (1 << 3)
  118. #define RXCR2_UDPLFE (1 << 2)
  119. #define RXCR2_RXICMPFCC (1 << 1)
  120. #define RXCR2_RXSAF (1 << 0)
  121. #define KS_TXMIR 0x78
  122. #define KS_RXFHSR 0x7C
  123. #define RXFSHR_RXFV (1 << 15)
  124. #define RXFSHR_RXICMPFCS (1 << 13)
  125. #define RXFSHR_RXIPFCS (1 << 12)
  126. #define RXFSHR_RXTCPFCS (1 << 11)
  127. #define RXFSHR_RXUDPFCS (1 << 10)
  128. #define RXFSHR_RXBF (1 << 7)
  129. #define RXFSHR_RXMF (1 << 6)
  130. #define RXFSHR_RXUF (1 << 5)
  131. #define RXFSHR_RXMR (1 << 4)
  132. #define RXFSHR_RXFT (1 << 3)
  133. #define RXFSHR_RXFTL (1 << 2)
  134. #define RXFSHR_RXRF (1 << 1)
  135. #define RXFSHR_RXCE (1 << 0)
  136. #define KS_RXFHBCR 0x7E
  137. #define KS_TXQCR 0x80
  138. #define TXQCR_AETFE (1 << 2)
  139. #define TXQCR_TXQMAM (1 << 1)
  140. #define TXQCR_METFE (1 << 0)
  141. #define KS_RXQCR 0x82
  142. #define RXQCR_RXDTTS (1 << 12)
  143. #define RXQCR_RXDBCTS (1 << 11)
  144. #define RXQCR_RXFCTS (1 << 10)
  145. #define RXQCR_RXIPHTOE (1 << 9)
  146. #define RXQCR_RXDTTE (1 << 7)
  147. #define RXQCR_RXDBCTE (1 << 6)
  148. #define RXQCR_RXFCTE (1 << 5)
  149. #define RXQCR_ADRFE (1 << 4)
  150. #define RXQCR_SDA (1 << 3)
  151. #define RXQCR_RRXEF (1 << 0)
  152. #define KS_TXFDPR 0x84
  153. #define TXFDPR_TXFPAI (1 << 14)
  154. #define TXFDPR_TXFP_MASK (0x7ff << 0)
  155. #define TXFDPR_TXFP_SHIFT (0)
  156. #define KS_RXFDPR 0x86
  157. #define RXFDPR_RXFPAI (1 << 14)
  158. #define KS_RXDTTR 0x8C
  159. #define KS_RXDBCTR 0x8E
  160. #define KS_IER 0x90
  161. #define KS_ISR 0x92
  162. #define IRQ_LCI (1 << 15)
  163. #define IRQ_TXI (1 << 14)
  164. #define IRQ_RXI (1 << 13)
  165. #define IRQ_RXOI (1 << 11)
  166. #define IRQ_TXPSI (1 << 9)
  167. #define IRQ_RXPSI (1 << 8)
  168. #define IRQ_TXSAI (1 << 6)
  169. #define IRQ_RXWFDI (1 << 5)
  170. #define IRQ_RXMPDI (1 << 4)
  171. #define IRQ_LDI (1 << 3)
  172. #define IRQ_EDI (1 << 2)
  173. #define IRQ_SPIBEI (1 << 1)
  174. #define IRQ_DEDI (1 << 0)
  175. #define KS_RXFCTR 0x9C
  176. #define KS_RXFC 0x9D
  177. #define RXFCTR_RXFC_MASK (0xff << 8)
  178. #define RXFCTR_RXFC_SHIFT (8)
  179. #define RXFCTR_RXFC_GET(_v) (((_v) >> 8) & 0xff)
  180. #define RXFCTR_RXFCT_MASK (0xff << 0)
  181. #define RXFCTR_RXFCT_SHIFT (0)
  182. #define KS_TXNTFSR 0x9E
  183. #define KS_MAHTR0 0xA0
  184. #define KS_MAHTR1 0xA2
  185. #define KS_MAHTR2 0xA4
  186. #define KS_MAHTR3 0xA6
  187. #define KS_FCLWR 0xB0
  188. #define KS_FCHWR 0xB2
  189. #define KS_FCOWR 0xB4
  190. #define KS_CIDER 0xC0
  191. #define CIDER_ID 0x8870
  192. #define CIDER_REV_MASK (0x7 << 1)
  193. #define CIDER_REV_SHIFT (1)
  194. #define CIDER_REV_GET(_v) (((_v) >> 1) & 0x7)
  195. #define KS_CGCR 0xC6
  196. #define KS_IACR 0xC8
  197. #define IACR_RDEN (1 << 12)
  198. #define IACR_TSEL_MASK (0x3 << 10)
  199. #define IACR_TSEL_SHIFT (10)
  200. #define IACR_TSEL_MIB (0x3 << 10)
  201. #define IACR_ADDR_MASK (0x1f << 0)
  202. #define IACR_ADDR_SHIFT (0)
  203. #define KS_IADLR 0xD0
  204. #define KS_IAHDR 0xD2
  205. #define KS_PMECR 0xD4
  206. #define PMECR_PME_DELAY (1 << 14)
  207. #define PMECR_PME_POL (1 << 12)
  208. #define PMECR_WOL_WAKEUP (1 << 11)
  209. #define PMECR_WOL_MAGICPKT (1 << 10)
  210. #define PMECR_WOL_LINKUP (1 << 9)
  211. #define PMECR_WOL_ENERGY (1 << 8)
  212. #define PMECR_AUTO_WAKE_EN (1 << 7)
  213. #define PMECR_WAKEUP_NORMAL (1 << 6)
  214. #define PMECR_WKEVT_MASK (0xf << 2)
  215. #define PMECR_WKEVT_SHIFT (2)
  216. #define PMECR_WKEVT_GET(_v) (((_v) >> 2) & 0xf)
  217. #define PMECR_WKEVT_ENERGY (0x1 << 2)
  218. #define PMECR_WKEVT_LINK (0x2 << 2)
  219. #define PMECR_WKEVT_MAGICPKT (0x4 << 2)
  220. #define PMECR_WKEVT_FRAME (0x8 << 2)
  221. #define PMECR_PM_MASK (0x3 << 0)
  222. #define PMECR_PM_SHIFT (0)
  223. #define PMECR_PM_NORMAL (0x0 << 0)
  224. #define PMECR_PM_ENERGY (0x1 << 0)
  225. #define PMECR_PM_SOFTDOWN (0x2 << 0)
  226. #define PMECR_PM_POWERSAVE (0x3 << 0)
  227. /* Standard MII PHY data */
  228. #define KS_P1MBCR 0xE4
  229. #define KS_P1MBSR 0xE6
  230. #define KS_PHY1ILR 0xE8
  231. #define KS_PHY1IHR 0xEA
  232. #define KS_P1ANAR 0xEC
  233. #define KS_P1ANLPR 0xEE
  234. #define KS_P1SCLMD 0xF4
  235. #define P1SCLMD_LEDOFF (1 << 15)
  236. #define P1SCLMD_TXIDS (1 << 14)
  237. #define P1SCLMD_RESTARTAN (1 << 13)
  238. #define P1SCLMD_DISAUTOMDIX (1 << 10)
  239. #define P1SCLMD_FORCEMDIX (1 << 9)
  240. #define P1SCLMD_AUTONEGEN (1 << 7)
  241. #define P1SCLMD_FORCE100 (1 << 6)
  242. #define P1SCLMD_FORCEFDX (1 << 5)
  243. #define P1SCLMD_ADV_FLOW (1 << 4)
  244. #define P1SCLMD_ADV_100BT_FDX (1 << 3)
  245. #define P1SCLMD_ADV_100BT_HDX (1 << 2)
  246. #define P1SCLMD_ADV_10BT_FDX (1 << 1)
  247. #define P1SCLMD_ADV_10BT_HDX (1 << 0)
  248. #define KS_P1CR 0xF6
  249. #define P1CR_HP_MDIX (1 << 15)
  250. #define P1CR_REV_POL (1 << 13)
  251. #define P1CR_OP_100M (1 << 10)
  252. #define P1CR_OP_FDX (1 << 9)
  253. #define P1CR_OP_MDI (1 << 7)
  254. #define P1CR_AN_DONE (1 << 6)
  255. #define P1CR_LINK_GOOD (1 << 5)
  256. #define P1CR_PNTR_FLOW (1 << 4)
  257. #define P1CR_PNTR_100BT_FDX (1 << 3)
  258. #define P1CR_PNTR_100BT_HDX (1 << 2)
  259. #define P1CR_PNTR_10BT_FDX (1 << 1)
  260. #define P1CR_PNTR_10BT_HDX (1 << 0)
  261. /* TX Frame control */
  262. #define TXFR_TXIC (1 << 15)
  263. #define TXFR_TXFID_MASK (0x3f << 0)
  264. #define TXFR_TXFID_SHIFT (0)
  265. /* SPI frame opcodes */
  266. #define KS_SPIOP_RD (0x00)
  267. #define KS_SPIOP_WR (0x40)
  268. #define KS_SPIOP_RXFIFO (0x80)
  269. #define KS_SPIOP_TXFIFO (0xC0)