ixgbe_dcb_82599.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2011 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #ifndef _DCB_82599_CONFIG_H_
  21. #define _DCB_82599_CONFIG_H_
  22. /* DCB register definitions */
  23. #define IXGBE_RTTDCS_TDPAC 0x00000001 /* 0 Round Robin,
  24. * 1 WSP - Weighted Strict Priority
  25. */
  26. #define IXGBE_RTTDCS_VMPAC 0x00000002 /* 0 Round Robin,
  27. * 1 WRR - Weighted Round Robin
  28. */
  29. #define IXGBE_RTTDCS_TDRM 0x00000010 /* Transmit Recycle Mode */
  30. #define IXGBE_RTTDCS_ARBDIS 0x00000040 /* DCB arbiter disable */
  31. #define IXGBE_RTTDCS_BDPM 0x00400000 /* Bypass Data Pipe - must clear! */
  32. #define IXGBE_RTTDCS_BPBFSM 0x00800000 /* Bypass PB Free Space - must
  33. * clear!
  34. */
  35. #define IXGBE_RTTDCS_SPEED_CHG 0x80000000 /* Link speed change */
  36. /* Receive UP2TC mapping */
  37. #define IXGBE_RTRUP2TC_UP_SHIFT 3
  38. /* Transmit UP2TC mapping */
  39. #define IXGBE_RTTUP2TC_UP_SHIFT 3
  40. #define IXGBE_RTRPT4C_MCL_SHIFT 12 /* Offset to Max Credit Limit setting */
  41. #define IXGBE_RTRPT4C_BWG_SHIFT 9 /* Offset to BWG index */
  42. #define IXGBE_RTRPT4C_GSP 0x40000000 /* GSP enable bit */
  43. #define IXGBE_RTRPT4C_LSP 0x80000000 /* LSP enable bit */
  44. #define IXGBE_RDRXCTL_MPBEN 0x00000010 /* DMA config for multiple packet
  45. * buffers enable
  46. */
  47. #define IXGBE_RDRXCTL_MCEN 0x00000040 /* DMA config for multiple cores
  48. * (RSS) enable
  49. */
  50. /* RTRPCS Bit Masks */
  51. #define IXGBE_RTRPCS_RRM 0x00000002 /* Receive Recycle Mode enable */
  52. /* Receive Arbitration Control: 0 Round Robin, 1 DFP */
  53. #define IXGBE_RTRPCS_RAC 0x00000004
  54. #define IXGBE_RTRPCS_ARBDIS 0x00000040 /* Arbitration disable bit */
  55. /* RTTDT2C Bit Masks */
  56. #define IXGBE_RTTDT2C_MCL_SHIFT 12
  57. #define IXGBE_RTTDT2C_BWG_SHIFT 9
  58. #define IXGBE_RTTDT2C_GSP 0x40000000
  59. #define IXGBE_RTTDT2C_LSP 0x80000000
  60. #define IXGBE_RTTPT2C_MCL_SHIFT 12
  61. #define IXGBE_RTTPT2C_BWG_SHIFT 9
  62. #define IXGBE_RTTPT2C_GSP 0x40000000
  63. #define IXGBE_RTTPT2C_LSP 0x80000000
  64. /* RTTPCS Bit Masks */
  65. #define IXGBE_RTTPCS_TPPAC 0x00000020 /* 0 Round Robin,
  66. * 1 SP - Strict Priority
  67. */
  68. #define IXGBE_RTTPCS_ARBDIS 0x00000040 /* Arbiter disable */
  69. #define IXGBE_RTTPCS_TPRM 0x00000100 /* Transmit Recycle Mode enable */
  70. #define IXGBE_RTTPCS_ARBD_SHIFT 22
  71. #define IXGBE_RTTPCS_ARBD_DCB 0x4 /* Arbitration delay in DCB mode */
  72. #define IXGBE_TXPBSIZE_20KB 0x00005000 /* 20KB Packet Buffer */
  73. #define IXGBE_TXPBSIZE_40KB 0x0000A000 /* 40KB Packet Buffer */
  74. #define IXGBE_RXPBSIZE_48KB 0x0000C000 /* 48KB Packet Buffer */
  75. #define IXGBE_RXPBSIZE_64KB 0x00010000 /* 64KB Packet Buffer */
  76. #define IXGBE_RXPBSIZE_80KB 0x00014000 /* 80KB Packet Buffer */
  77. #define IXGBE_RXPBSIZE_128KB 0x00020000 /* 128KB Packet Buffer */
  78. #define IXGBE_TXPBSIZE_MAX 0x00028000 /* 160KB Packet Buffer*/
  79. #define IXGBE_TXPBTHRESH_DCB 0xA /* THRESH value for DCB mode */
  80. #define IXGBE_TXPKT_SIZE_MAX 0xA /* Max Tx Packet size */
  81. /* SECTXMINIFG DCB */
  82. #define IXGBE_SECTX_DCB 0x00001F00 /* DCB TX Buffer IFG */
  83. /* DCB hardware-specific driver APIs */
  84. /* DCB PFC functions */
  85. s32 ixgbe_dcb_config_pfc_82599(struct ixgbe_hw *hw, u8 pfc_en);
  86. /* DCB hw initialization */
  87. s32 ixgbe_dcb_config_rx_arbiter_82599(struct ixgbe_hw *hw,
  88. u16 *refill,
  89. u16 *max,
  90. u8 *bwg_id,
  91. u8 *prio_type,
  92. u8 *prio_tc);
  93. s32 ixgbe_dcb_config_tx_desc_arbiter_82599(struct ixgbe_hw *hw,
  94. u16 *refill,
  95. u16 *max,
  96. u8 *bwg_id,
  97. u8 *prio_type);
  98. s32 ixgbe_dcb_config_tx_data_arbiter_82599(struct ixgbe_hw *hw,
  99. u16 *refill,
  100. u16 *max,
  101. u8 *bwg_id,
  102. u8 *prio_type,
  103. u8 *prio_tc);
  104. s32 ixgbe_dcb_hw_config_82599(struct ixgbe_hw *hw,
  105. u8 rx_pba, u8 pfc_en, u16 *refill,
  106. u16 *max, u8 *bwg_id, u8 *prio_type,
  107. u8 *prio_tc);
  108. #endif /* _DCB_82599_CONFIG_H */