ixgbe_common.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2011 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #ifndef _IXGBE_COMMON_H_
  21. #define _IXGBE_COMMON_H_
  22. #include "ixgbe_type.h"
  23. #include "ixgbe.h"
  24. u32 ixgbe_get_pcie_msix_count_generic(struct ixgbe_hw *hw);
  25. s32 ixgbe_init_ops_generic(struct ixgbe_hw *hw);
  26. s32 ixgbe_init_hw_generic(struct ixgbe_hw *hw);
  27. s32 ixgbe_start_hw_generic(struct ixgbe_hw *hw);
  28. s32 ixgbe_start_hw_gen2(struct ixgbe_hw *hw);
  29. s32 ixgbe_clear_hw_cntrs_generic(struct ixgbe_hw *hw);
  30. s32 ixgbe_read_pba_string_generic(struct ixgbe_hw *hw, u8 *pba_num,
  31. u32 pba_num_size);
  32. s32 ixgbe_get_mac_addr_generic(struct ixgbe_hw *hw, u8 *mac_addr);
  33. s32 ixgbe_get_bus_info_generic(struct ixgbe_hw *hw);
  34. void ixgbe_set_lan_id_multi_port_pcie(struct ixgbe_hw *hw);
  35. s32 ixgbe_stop_adapter_generic(struct ixgbe_hw *hw);
  36. s32 ixgbe_led_on_generic(struct ixgbe_hw *hw, u32 index);
  37. s32 ixgbe_led_off_generic(struct ixgbe_hw *hw, u32 index);
  38. s32 ixgbe_init_eeprom_params_generic(struct ixgbe_hw *hw);
  39. s32 ixgbe_write_eeprom_generic(struct ixgbe_hw *hw, u16 offset, u16 data);
  40. s32 ixgbe_write_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
  41. u16 words, u16 *data);
  42. s32 ixgbe_read_eerd_generic(struct ixgbe_hw *hw, u16 offset, u16 *data);
  43. s32 ixgbe_read_eerd_buffer_generic(struct ixgbe_hw *hw, u16 offset,
  44. u16 words, u16 *data);
  45. s32 ixgbe_write_eewr_generic(struct ixgbe_hw *hw, u16 offset, u16 data);
  46. s32 ixgbe_write_eewr_buffer_generic(struct ixgbe_hw *hw, u16 offset,
  47. u16 words, u16 *data);
  48. s32 ixgbe_read_eeprom_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
  49. u16 *data);
  50. s32 ixgbe_read_eeprom_buffer_bit_bang_generic(struct ixgbe_hw *hw, u16 offset,
  51. u16 words, u16 *data);
  52. u16 ixgbe_calc_eeprom_checksum_generic(struct ixgbe_hw *hw);
  53. s32 ixgbe_validate_eeprom_checksum_generic(struct ixgbe_hw *hw,
  54. u16 *checksum_val);
  55. s32 ixgbe_update_eeprom_checksum_generic(struct ixgbe_hw *hw);
  56. s32 ixgbe_set_rar_generic(struct ixgbe_hw *hw, u32 index, u8 *addr, u32 vmdq,
  57. u32 enable_addr);
  58. s32 ixgbe_clear_rar_generic(struct ixgbe_hw *hw, u32 index);
  59. s32 ixgbe_init_rx_addrs_generic(struct ixgbe_hw *hw);
  60. s32 ixgbe_update_mc_addr_list_generic(struct ixgbe_hw *hw,
  61. struct net_device *netdev);
  62. s32 ixgbe_enable_mc_generic(struct ixgbe_hw *hw);
  63. s32 ixgbe_disable_mc_generic(struct ixgbe_hw *hw);
  64. s32 ixgbe_enable_rx_dma_generic(struct ixgbe_hw *hw, u32 regval);
  65. s32 ixgbe_fc_enable_generic(struct ixgbe_hw *hw, s32 packtetbuf_num);
  66. s32 ixgbe_fc_autoneg(struct ixgbe_hw *hw);
  67. s32 ixgbe_validate_mac_addr(u8 *mac_addr);
  68. s32 ixgbe_acquire_swfw_sync(struct ixgbe_hw *hw, u16 mask);
  69. void ixgbe_release_swfw_sync(struct ixgbe_hw *hw, u16 mask);
  70. s32 ixgbe_disable_pcie_master(struct ixgbe_hw *hw);
  71. s32 ixgbe_get_san_mac_addr_generic(struct ixgbe_hw *hw, u8 *san_mac_addr);
  72. s32 ixgbe_set_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
  73. s32 ixgbe_clear_vmdq_generic(struct ixgbe_hw *hw, u32 rar, u32 vmdq);
  74. s32 ixgbe_init_uta_tables_generic(struct ixgbe_hw *hw);
  75. s32 ixgbe_set_vfta_generic(struct ixgbe_hw *hw, u32 vlan,
  76. u32 vind, bool vlan_on);
  77. s32 ixgbe_clear_vfta_generic(struct ixgbe_hw *hw);
  78. s32 ixgbe_check_mac_link_generic(struct ixgbe_hw *hw,
  79. ixgbe_link_speed *speed,
  80. bool *link_up, bool link_up_wait_to_complete);
  81. s32 ixgbe_get_wwn_prefix_generic(struct ixgbe_hw *hw, u16 *wwnn_prefix,
  82. u16 *wwpn_prefix);
  83. s32 ixgbe_blink_led_start_generic(struct ixgbe_hw *hw, u32 index);
  84. s32 ixgbe_blink_led_stop_generic(struct ixgbe_hw *hw, u32 index);
  85. void ixgbe_set_mac_anti_spoofing(struct ixgbe_hw *hw, bool enable, int pf);
  86. void ixgbe_set_vlan_anti_spoofing(struct ixgbe_hw *hw, bool enable, int vf);
  87. s32 ixgbe_get_device_caps_generic(struct ixgbe_hw *hw, u16 *device_caps);
  88. #define IXGBE_WRITE_REG(a, reg, value) writel((value), ((a)->hw_addr + (reg)))
  89. #ifndef writeq
  90. #define writeq(val, addr) writel((u32) (val), addr); \
  91. writel((u32) (val >> 32), (addr + 4));
  92. #endif
  93. #define IXGBE_WRITE_REG64(a, reg, value) writeq((value), ((a)->hw_addr + (reg)))
  94. #define IXGBE_READ_REG(a, reg) readl((a)->hw_addr + (reg))
  95. #define IXGBE_WRITE_REG_ARRAY(a, reg, offset, value) (\
  96. writel((value), ((a)->hw_addr + (reg) + ((offset) << 2))))
  97. #define IXGBE_READ_REG_ARRAY(a, reg, offset) (\
  98. readl((a)->hw_addr + (reg) + ((offset) << 2)))
  99. #define IXGBE_WRITE_FLUSH(a) IXGBE_READ_REG(a, IXGBE_STATUS)
  100. #define hw_dbg(hw, format, arg...) \
  101. netdev_dbg(((struct ixgbe_adapter *)(hw->back))->netdev, format, ##arg)
  102. #define e_dev_info(format, arg...) \
  103. dev_info(&adapter->pdev->dev, format, ## arg)
  104. #define e_dev_warn(format, arg...) \
  105. dev_warn(&adapter->pdev->dev, format, ## arg)
  106. #define e_dev_err(format, arg...) \
  107. dev_err(&adapter->pdev->dev, format, ## arg)
  108. #define e_dev_notice(format, arg...) \
  109. dev_notice(&adapter->pdev->dev, format, ## arg)
  110. #define e_info(msglvl, format, arg...) \
  111. netif_info(adapter, msglvl, adapter->netdev, format, ## arg)
  112. #define e_err(msglvl, format, arg...) \
  113. netif_err(adapter, msglvl, adapter->netdev, format, ## arg)
  114. #define e_warn(msglvl, format, arg...) \
  115. netif_warn(adapter, msglvl, adapter->netdev, format, ## arg)
  116. #define e_crit(msglvl, format, arg...) \
  117. netif_crit(adapter, msglvl, adapter->netdev, format, ## arg)
  118. #endif /* IXGBE_COMMON */