at91_can.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258
  1. /*
  2. * at91_can.c - CAN network driver for AT91 SoC CAN controller
  3. *
  4. * (C) 2007 by Hans J. Koch <hjk@hansjkoch.de>
  5. * (C) 2008, 2009, 2010, 2011 by Marc Kleine-Budde <kernel@pengutronix.de>
  6. *
  7. * This software may be distributed under the terms of the GNU General
  8. * Public License ("GPL") version 2 as distributed in the 'COPYING'
  9. * file from the main directory of the linux kernel source.
  10. *
  11. * Send feedback to <socketcan-users@lists.berlios.de>
  12. *
  13. *
  14. * Your platform definition file should specify something like:
  15. *
  16. * static struct at91_can_data ek_can_data = {
  17. * transceiver_switch = sam9263ek_transceiver_switch,
  18. * };
  19. *
  20. * at91_add_device_can(&ek_can_data);
  21. *
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/errno.h>
  25. #include <linux/if_arp.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/rtnetlink.h>
  33. #include <linux/skbuff.h>
  34. #include <linux/spinlock.h>
  35. #include <linux/string.h>
  36. #include <linux/types.h>
  37. #include <linux/can/dev.h>
  38. #include <linux/can/error.h>
  39. #include <mach/board.h>
  40. #define AT91_NAPI_WEIGHT 11
  41. /*
  42. * RX/TX Mailbox split
  43. * don't dare to touch
  44. */
  45. #define AT91_MB_RX_NUM 11
  46. #define AT91_MB_TX_SHIFT 2
  47. #define AT91_MB_RX_FIRST 1
  48. #define AT91_MB_RX_LAST (AT91_MB_RX_FIRST + AT91_MB_RX_NUM - 1)
  49. #define AT91_MB_RX_MASK(i) ((1 << (i)) - 1)
  50. #define AT91_MB_RX_SPLIT 8
  51. #define AT91_MB_RX_LOW_LAST (AT91_MB_RX_SPLIT - 1)
  52. #define AT91_MB_RX_LOW_MASK (AT91_MB_RX_MASK(AT91_MB_RX_SPLIT) & \
  53. ~AT91_MB_RX_MASK(AT91_MB_RX_FIRST))
  54. #define AT91_MB_TX_NUM (1 << AT91_MB_TX_SHIFT)
  55. #define AT91_MB_TX_FIRST (AT91_MB_RX_LAST + 1)
  56. #define AT91_MB_TX_LAST (AT91_MB_TX_FIRST + AT91_MB_TX_NUM - 1)
  57. #define AT91_NEXT_PRIO_SHIFT (AT91_MB_TX_SHIFT)
  58. #define AT91_NEXT_PRIO_MASK (0xf << AT91_MB_TX_SHIFT)
  59. #define AT91_NEXT_MB_MASK (AT91_MB_TX_NUM - 1)
  60. #define AT91_NEXT_MASK ((AT91_MB_TX_NUM - 1) | AT91_NEXT_PRIO_MASK)
  61. /* Common registers */
  62. enum at91_reg {
  63. AT91_MR = 0x000,
  64. AT91_IER = 0x004,
  65. AT91_IDR = 0x008,
  66. AT91_IMR = 0x00C,
  67. AT91_SR = 0x010,
  68. AT91_BR = 0x014,
  69. AT91_TIM = 0x018,
  70. AT91_TIMESTP = 0x01C,
  71. AT91_ECR = 0x020,
  72. AT91_TCR = 0x024,
  73. AT91_ACR = 0x028,
  74. };
  75. /* Mailbox registers (0 <= i <= 15) */
  76. #define AT91_MMR(i) (enum at91_reg)(0x200 + ((i) * 0x20))
  77. #define AT91_MAM(i) (enum at91_reg)(0x204 + ((i) * 0x20))
  78. #define AT91_MID(i) (enum at91_reg)(0x208 + ((i) * 0x20))
  79. #define AT91_MFID(i) (enum at91_reg)(0x20C + ((i) * 0x20))
  80. #define AT91_MSR(i) (enum at91_reg)(0x210 + ((i) * 0x20))
  81. #define AT91_MDL(i) (enum at91_reg)(0x214 + ((i) * 0x20))
  82. #define AT91_MDH(i) (enum at91_reg)(0x218 + ((i) * 0x20))
  83. #define AT91_MCR(i) (enum at91_reg)(0x21C + ((i) * 0x20))
  84. /* Register bits */
  85. #define AT91_MR_CANEN BIT(0)
  86. #define AT91_MR_LPM BIT(1)
  87. #define AT91_MR_ABM BIT(2)
  88. #define AT91_MR_OVL BIT(3)
  89. #define AT91_MR_TEOF BIT(4)
  90. #define AT91_MR_TTM BIT(5)
  91. #define AT91_MR_TIMFRZ BIT(6)
  92. #define AT91_MR_DRPT BIT(7)
  93. #define AT91_SR_RBSY BIT(29)
  94. #define AT91_MMR_PRIO_SHIFT (16)
  95. #define AT91_MID_MIDE BIT(29)
  96. #define AT91_MSR_MRTR BIT(20)
  97. #define AT91_MSR_MABT BIT(22)
  98. #define AT91_MSR_MRDY BIT(23)
  99. #define AT91_MSR_MMI BIT(24)
  100. #define AT91_MCR_MRTR BIT(20)
  101. #define AT91_MCR_MTCR BIT(23)
  102. /* Mailbox Modes */
  103. enum at91_mb_mode {
  104. AT91_MB_MODE_DISABLED = 0,
  105. AT91_MB_MODE_RX = 1,
  106. AT91_MB_MODE_RX_OVRWR = 2,
  107. AT91_MB_MODE_TX = 3,
  108. AT91_MB_MODE_CONSUMER = 4,
  109. AT91_MB_MODE_PRODUCER = 5,
  110. };
  111. /* Interrupt mask bits */
  112. #define AT91_IRQ_MB_RX ((1 << (AT91_MB_RX_LAST + 1)) \
  113. - (1 << AT91_MB_RX_FIRST))
  114. #define AT91_IRQ_MB_TX ((1 << (AT91_MB_TX_LAST + 1)) \
  115. - (1 << AT91_MB_TX_FIRST))
  116. #define AT91_IRQ_MB_ALL (AT91_IRQ_MB_RX | AT91_IRQ_MB_TX)
  117. #define AT91_IRQ_ERRA (1 << 16)
  118. #define AT91_IRQ_WARN (1 << 17)
  119. #define AT91_IRQ_ERRP (1 << 18)
  120. #define AT91_IRQ_BOFF (1 << 19)
  121. #define AT91_IRQ_SLEEP (1 << 20)
  122. #define AT91_IRQ_WAKEUP (1 << 21)
  123. #define AT91_IRQ_TOVF (1 << 22)
  124. #define AT91_IRQ_TSTP (1 << 23)
  125. #define AT91_IRQ_CERR (1 << 24)
  126. #define AT91_IRQ_SERR (1 << 25)
  127. #define AT91_IRQ_AERR (1 << 26)
  128. #define AT91_IRQ_FERR (1 << 27)
  129. #define AT91_IRQ_BERR (1 << 28)
  130. #define AT91_IRQ_ERR_ALL (0x1fff0000)
  131. #define AT91_IRQ_ERR_FRAME (AT91_IRQ_CERR | AT91_IRQ_SERR | \
  132. AT91_IRQ_AERR | AT91_IRQ_FERR | AT91_IRQ_BERR)
  133. #define AT91_IRQ_ERR_LINE (AT91_IRQ_ERRA | AT91_IRQ_WARN | \
  134. AT91_IRQ_ERRP | AT91_IRQ_BOFF)
  135. #define AT91_IRQ_ALL (0x1fffffff)
  136. struct at91_priv {
  137. struct can_priv can; /* must be the first member! */
  138. struct net_device *dev;
  139. struct napi_struct napi;
  140. void __iomem *reg_base;
  141. u32 reg_sr;
  142. unsigned int tx_next;
  143. unsigned int tx_echo;
  144. unsigned int rx_next;
  145. struct clk *clk;
  146. struct at91_can_data *pdata;
  147. canid_t mb0_id;
  148. };
  149. static struct can_bittiming_const at91_bittiming_const = {
  150. .name = KBUILD_MODNAME,
  151. .tseg1_min = 4,
  152. .tseg1_max = 16,
  153. .tseg2_min = 2,
  154. .tseg2_max = 8,
  155. .sjw_max = 4,
  156. .brp_min = 2,
  157. .brp_max = 128,
  158. .brp_inc = 1,
  159. };
  160. static inline int get_tx_next_mb(const struct at91_priv *priv)
  161. {
  162. return (priv->tx_next & AT91_NEXT_MB_MASK) + AT91_MB_TX_FIRST;
  163. }
  164. static inline int get_tx_next_prio(const struct at91_priv *priv)
  165. {
  166. return (priv->tx_next >> AT91_NEXT_PRIO_SHIFT) & 0xf;
  167. }
  168. static inline int get_tx_echo_mb(const struct at91_priv *priv)
  169. {
  170. return (priv->tx_echo & AT91_NEXT_MB_MASK) + AT91_MB_TX_FIRST;
  171. }
  172. static inline u32 at91_read(const struct at91_priv *priv, enum at91_reg reg)
  173. {
  174. return __raw_readl(priv->reg_base + reg);
  175. }
  176. static inline void at91_write(const struct at91_priv *priv, enum at91_reg reg,
  177. u32 value)
  178. {
  179. __raw_writel(value, priv->reg_base + reg);
  180. }
  181. static inline void set_mb_mode_prio(const struct at91_priv *priv,
  182. unsigned int mb, enum at91_mb_mode mode, int prio)
  183. {
  184. at91_write(priv, AT91_MMR(mb), (mode << 24) | (prio << 16));
  185. }
  186. static inline void set_mb_mode(const struct at91_priv *priv, unsigned int mb,
  187. enum at91_mb_mode mode)
  188. {
  189. set_mb_mode_prio(priv, mb, mode, 0);
  190. }
  191. static inline u32 at91_can_id_to_reg_mid(canid_t can_id)
  192. {
  193. u32 reg_mid;
  194. if (can_id & CAN_EFF_FLAG)
  195. reg_mid = (can_id & CAN_EFF_MASK) | AT91_MID_MIDE;
  196. else
  197. reg_mid = (can_id & CAN_SFF_MASK) << 18;
  198. return reg_mid;
  199. }
  200. /*
  201. * Swtich transceiver on or off
  202. */
  203. static void at91_transceiver_switch(const struct at91_priv *priv, int on)
  204. {
  205. if (priv->pdata && priv->pdata->transceiver_switch)
  206. priv->pdata->transceiver_switch(on);
  207. }
  208. static void at91_setup_mailboxes(struct net_device *dev)
  209. {
  210. struct at91_priv *priv = netdev_priv(dev);
  211. unsigned int i;
  212. u32 reg_mid;
  213. /*
  214. * Due to a chip bug (errata 50.2.6.3 & 50.3.5.3) the first
  215. * mailbox is disabled. The next 11 mailboxes are used as a
  216. * reception FIFO. The last mailbox is configured with
  217. * overwrite option. The overwrite flag indicates a FIFO
  218. * overflow.
  219. */
  220. reg_mid = at91_can_id_to_reg_mid(priv->mb0_id);
  221. for (i = 0; i < AT91_MB_RX_FIRST; i++) {
  222. set_mb_mode(priv, i, AT91_MB_MODE_DISABLED);
  223. at91_write(priv, AT91_MID(i), reg_mid);
  224. at91_write(priv, AT91_MCR(i), 0x0); /* clear dlc */
  225. }
  226. for (i = AT91_MB_RX_FIRST; i < AT91_MB_RX_LAST; i++)
  227. set_mb_mode(priv, i, AT91_MB_MODE_RX);
  228. set_mb_mode(priv, AT91_MB_RX_LAST, AT91_MB_MODE_RX_OVRWR);
  229. /* reset acceptance mask and id register */
  230. for (i = AT91_MB_RX_FIRST; i <= AT91_MB_RX_LAST; i++) {
  231. at91_write(priv, AT91_MAM(i), 0x0 );
  232. at91_write(priv, AT91_MID(i), AT91_MID_MIDE);
  233. }
  234. /* The last 4 mailboxes are used for transmitting. */
  235. for (i = AT91_MB_TX_FIRST; i <= AT91_MB_TX_LAST; i++)
  236. set_mb_mode_prio(priv, i, AT91_MB_MODE_TX, 0);
  237. /* Reset tx and rx helper pointers */
  238. priv->tx_next = priv->tx_echo = 0;
  239. priv->rx_next = AT91_MB_RX_FIRST;
  240. }
  241. static int at91_set_bittiming(struct net_device *dev)
  242. {
  243. const struct at91_priv *priv = netdev_priv(dev);
  244. const struct can_bittiming *bt = &priv->can.bittiming;
  245. u32 reg_br;
  246. reg_br = ((priv->can.ctrlmode & CAN_CTRLMODE_3_SAMPLES) ? 1 << 24 : 0) |
  247. ((bt->brp - 1) << 16) | ((bt->sjw - 1) << 12) |
  248. ((bt->prop_seg - 1) << 8) | ((bt->phase_seg1 - 1) << 4) |
  249. ((bt->phase_seg2 - 1) << 0);
  250. netdev_info(dev, "writing AT91_BR: 0x%08x\n", reg_br);
  251. at91_write(priv, AT91_BR, reg_br);
  252. return 0;
  253. }
  254. static int at91_get_berr_counter(const struct net_device *dev,
  255. struct can_berr_counter *bec)
  256. {
  257. const struct at91_priv *priv = netdev_priv(dev);
  258. u32 reg_ecr = at91_read(priv, AT91_ECR);
  259. bec->rxerr = reg_ecr & 0xff;
  260. bec->txerr = reg_ecr >> 16;
  261. return 0;
  262. }
  263. static void at91_chip_start(struct net_device *dev)
  264. {
  265. struct at91_priv *priv = netdev_priv(dev);
  266. u32 reg_mr, reg_ier;
  267. /* disable interrupts */
  268. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  269. /* disable chip */
  270. reg_mr = at91_read(priv, AT91_MR);
  271. at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN);
  272. at91_set_bittiming(dev);
  273. at91_setup_mailboxes(dev);
  274. at91_transceiver_switch(priv, 1);
  275. /* enable chip */
  276. at91_write(priv, AT91_MR, AT91_MR_CANEN);
  277. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  278. /* Enable interrupts */
  279. reg_ier = AT91_IRQ_MB_RX | AT91_IRQ_ERRP | AT91_IRQ_ERR_FRAME;
  280. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  281. at91_write(priv, AT91_IER, reg_ier);
  282. }
  283. static void at91_chip_stop(struct net_device *dev, enum can_state state)
  284. {
  285. struct at91_priv *priv = netdev_priv(dev);
  286. u32 reg_mr;
  287. /* disable interrupts */
  288. at91_write(priv, AT91_IDR, AT91_IRQ_ALL);
  289. reg_mr = at91_read(priv, AT91_MR);
  290. at91_write(priv, AT91_MR, reg_mr & ~AT91_MR_CANEN);
  291. at91_transceiver_switch(priv, 0);
  292. priv->can.state = state;
  293. }
  294. /*
  295. * theory of operation:
  296. *
  297. * According to the datasheet priority 0 is the highest priority, 15
  298. * is the lowest. If two mailboxes have the same priority level the
  299. * message of the mailbox with the lowest number is sent first.
  300. *
  301. * We use the first TX mailbox (AT91_MB_TX_FIRST) with prio 0, then
  302. * the next mailbox with prio 0, and so on, until all mailboxes are
  303. * used. Then we start from the beginning with mailbox
  304. * AT91_MB_TX_FIRST, but with prio 1, mailbox AT91_MB_TX_FIRST + 1
  305. * prio 1. When we reach the last mailbox with prio 15, we have to
  306. * stop sending, waiting for all messages to be delivered, then start
  307. * again with mailbox AT91_MB_TX_FIRST prio 0.
  308. *
  309. * We use the priv->tx_next as counter for the next transmission
  310. * mailbox, but without the offset AT91_MB_TX_FIRST. The lower bits
  311. * encode the mailbox number, the upper 4 bits the mailbox priority:
  312. *
  313. * priv->tx_next = (prio << AT91_NEXT_PRIO_SHIFT) ||
  314. * (mb - AT91_MB_TX_FIRST);
  315. *
  316. */
  317. static netdev_tx_t at91_start_xmit(struct sk_buff *skb, struct net_device *dev)
  318. {
  319. struct at91_priv *priv = netdev_priv(dev);
  320. struct net_device_stats *stats = &dev->stats;
  321. struct can_frame *cf = (struct can_frame *)skb->data;
  322. unsigned int mb, prio;
  323. u32 reg_mid, reg_mcr;
  324. if (can_dropped_invalid_skb(dev, skb))
  325. return NETDEV_TX_OK;
  326. mb = get_tx_next_mb(priv);
  327. prio = get_tx_next_prio(priv);
  328. if (unlikely(!(at91_read(priv, AT91_MSR(mb)) & AT91_MSR_MRDY))) {
  329. netif_stop_queue(dev);
  330. netdev_err(dev, "BUG! TX buffer full when queue awake!\n");
  331. return NETDEV_TX_BUSY;
  332. }
  333. reg_mid = at91_can_id_to_reg_mid(cf->can_id);
  334. reg_mcr = ((cf->can_id & CAN_RTR_FLAG) ? AT91_MCR_MRTR : 0) |
  335. (cf->can_dlc << 16) | AT91_MCR_MTCR;
  336. /* disable MB while writing ID (see datasheet) */
  337. set_mb_mode(priv, mb, AT91_MB_MODE_DISABLED);
  338. at91_write(priv, AT91_MID(mb), reg_mid);
  339. set_mb_mode_prio(priv, mb, AT91_MB_MODE_TX, prio);
  340. at91_write(priv, AT91_MDL(mb), *(u32 *)(cf->data + 0));
  341. at91_write(priv, AT91_MDH(mb), *(u32 *)(cf->data + 4));
  342. /* This triggers transmission */
  343. at91_write(priv, AT91_MCR(mb), reg_mcr);
  344. stats->tx_bytes += cf->can_dlc;
  345. /* _NOTE_: subtract AT91_MB_TX_FIRST offset from mb! */
  346. can_put_echo_skb(skb, dev, mb - AT91_MB_TX_FIRST);
  347. /*
  348. * we have to stop the queue and deliver all messages in case
  349. * of a prio+mb counter wrap around. This is the case if
  350. * tx_next buffer prio and mailbox equals 0.
  351. *
  352. * also stop the queue if next buffer is still in use
  353. * (== not ready)
  354. */
  355. priv->tx_next++;
  356. if (!(at91_read(priv, AT91_MSR(get_tx_next_mb(priv))) &
  357. AT91_MSR_MRDY) ||
  358. (priv->tx_next & AT91_NEXT_MASK) == 0)
  359. netif_stop_queue(dev);
  360. /* Enable interrupt for this mailbox */
  361. at91_write(priv, AT91_IER, 1 << mb);
  362. return NETDEV_TX_OK;
  363. }
  364. /**
  365. * at91_activate_rx_low - activate lower rx mailboxes
  366. * @priv: a91 context
  367. *
  368. * Reenables the lower mailboxes for reception of new CAN messages
  369. */
  370. static inline void at91_activate_rx_low(const struct at91_priv *priv)
  371. {
  372. u32 mask = AT91_MB_RX_LOW_MASK;
  373. at91_write(priv, AT91_TCR, mask);
  374. }
  375. /**
  376. * at91_activate_rx_mb - reactive single rx mailbox
  377. * @priv: a91 context
  378. * @mb: mailbox to reactivate
  379. *
  380. * Reenables given mailbox for reception of new CAN messages
  381. */
  382. static inline void at91_activate_rx_mb(const struct at91_priv *priv,
  383. unsigned int mb)
  384. {
  385. u32 mask = 1 << mb;
  386. at91_write(priv, AT91_TCR, mask);
  387. }
  388. /**
  389. * at91_rx_overflow_err - send error frame due to rx overflow
  390. * @dev: net device
  391. */
  392. static void at91_rx_overflow_err(struct net_device *dev)
  393. {
  394. struct net_device_stats *stats = &dev->stats;
  395. struct sk_buff *skb;
  396. struct can_frame *cf;
  397. netdev_dbg(dev, "RX buffer overflow\n");
  398. stats->rx_over_errors++;
  399. stats->rx_errors++;
  400. skb = alloc_can_err_skb(dev, &cf);
  401. if (unlikely(!skb))
  402. return;
  403. cf->can_id |= CAN_ERR_CRTL;
  404. cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  405. netif_receive_skb(skb);
  406. stats->rx_packets++;
  407. stats->rx_bytes += cf->can_dlc;
  408. }
  409. /**
  410. * at91_read_mb - read CAN msg from mailbox (lowlevel impl)
  411. * @dev: net device
  412. * @mb: mailbox number to read from
  413. * @cf: can frame where to store message
  414. *
  415. * Reads a CAN message from the given mailbox and stores data into
  416. * given can frame. "mb" and "cf" must be valid.
  417. */
  418. static void at91_read_mb(struct net_device *dev, unsigned int mb,
  419. struct can_frame *cf)
  420. {
  421. const struct at91_priv *priv = netdev_priv(dev);
  422. u32 reg_msr, reg_mid;
  423. reg_mid = at91_read(priv, AT91_MID(mb));
  424. if (reg_mid & AT91_MID_MIDE)
  425. cf->can_id = ((reg_mid >> 0) & CAN_EFF_MASK) | CAN_EFF_FLAG;
  426. else
  427. cf->can_id = (reg_mid >> 18) & CAN_SFF_MASK;
  428. reg_msr = at91_read(priv, AT91_MSR(mb));
  429. if (reg_msr & AT91_MSR_MRTR)
  430. cf->can_id |= CAN_RTR_FLAG;
  431. cf->can_dlc = get_can_dlc((reg_msr >> 16) & 0xf);
  432. *(u32 *)(cf->data + 0) = at91_read(priv, AT91_MDL(mb));
  433. *(u32 *)(cf->data + 4) = at91_read(priv, AT91_MDH(mb));
  434. /* allow RX of extended frames */
  435. at91_write(priv, AT91_MID(mb), AT91_MID_MIDE);
  436. if (unlikely(mb == AT91_MB_RX_LAST && reg_msr & AT91_MSR_MMI))
  437. at91_rx_overflow_err(dev);
  438. }
  439. /**
  440. * at91_read_msg - read CAN message from mailbox
  441. * @dev: net device
  442. * @mb: mail box to read from
  443. *
  444. * Reads a CAN message from given mailbox, and put into linux network
  445. * RX queue, does all housekeeping chores (stats, ...)
  446. */
  447. static void at91_read_msg(struct net_device *dev, unsigned int mb)
  448. {
  449. struct net_device_stats *stats = &dev->stats;
  450. struct can_frame *cf;
  451. struct sk_buff *skb;
  452. skb = alloc_can_skb(dev, &cf);
  453. if (unlikely(!skb)) {
  454. stats->rx_dropped++;
  455. return;
  456. }
  457. at91_read_mb(dev, mb, cf);
  458. netif_receive_skb(skb);
  459. stats->rx_packets++;
  460. stats->rx_bytes += cf->can_dlc;
  461. }
  462. /**
  463. * at91_poll_rx - read multiple CAN messages from mailboxes
  464. * @dev: net device
  465. * @quota: max number of pkgs we're allowed to receive
  466. *
  467. * Theory of Operation:
  468. *
  469. * 11 of the 16 mailboxes on the chip are reserved for RX. we split
  470. * them into 2 groups. The lower group holds 7 and upper 4 mailboxes.
  471. *
  472. * Like it or not, but the chip always saves a received CAN message
  473. * into the first free mailbox it finds (starting with the
  474. * lowest). This makes it very difficult to read the messages in the
  475. * right order from the chip. This is how we work around that problem:
  476. *
  477. * The first message goes into mb nr. 1 and issues an interrupt. All
  478. * rx ints are disabled in the interrupt handler and a napi poll is
  479. * scheduled. We read the mailbox, but do _not_ reenable the mb (to
  480. * receive another message).
  481. *
  482. * lower mbxs upper
  483. * ____^______ __^__
  484. * / \ / \
  485. * +-+-+-+-+-+-+-+-++-+-+-+-+
  486. * | |x|x|x|x|x|x|x|| | | | |
  487. * +-+-+-+-+-+-+-+-++-+-+-+-+
  488. * 0 0 0 0 0 0 0 0 0 0 1 1 \ mail
  489. * 0 1 2 3 4 5 6 7 8 9 0 1 / box
  490. * ^
  491. * |
  492. * \
  493. * unused, due to chip bug
  494. *
  495. * The variable priv->rx_next points to the next mailbox to read a
  496. * message from. As long we're in the lower mailboxes we just read the
  497. * mailbox but not reenable it.
  498. *
  499. * With completion of the last of the lower mailboxes, we reenable the
  500. * whole first group, but continue to look for filled mailboxes in the
  501. * upper mailboxes. Imagine the second group like overflow mailboxes,
  502. * which takes CAN messages if the lower goup is full. While in the
  503. * upper group we reenable the mailbox right after reading it. Giving
  504. * the chip more room to store messages.
  505. *
  506. * After finishing we look again in the lower group if we've still
  507. * quota.
  508. *
  509. */
  510. static int at91_poll_rx(struct net_device *dev, int quota)
  511. {
  512. struct at91_priv *priv = netdev_priv(dev);
  513. u32 reg_sr = at91_read(priv, AT91_SR);
  514. const unsigned long *addr = (unsigned long *)&reg_sr;
  515. unsigned int mb;
  516. int received = 0;
  517. if (priv->rx_next > AT91_MB_RX_LOW_LAST &&
  518. reg_sr & AT91_MB_RX_LOW_MASK)
  519. netdev_info(dev,
  520. "order of incoming frames cannot be guaranteed\n");
  521. again:
  522. for (mb = find_next_bit(addr, AT91_MB_RX_LAST + 1, priv->rx_next);
  523. mb < AT91_MB_RX_LAST + 1 && quota > 0;
  524. reg_sr = at91_read(priv, AT91_SR),
  525. mb = find_next_bit(addr, AT91_MB_RX_LAST + 1, ++priv->rx_next)) {
  526. at91_read_msg(dev, mb);
  527. /* reactivate mailboxes */
  528. if (mb == AT91_MB_RX_LOW_LAST)
  529. /* all lower mailboxed, if just finished it */
  530. at91_activate_rx_low(priv);
  531. else if (mb > AT91_MB_RX_LOW_LAST)
  532. /* only the mailbox we read */
  533. at91_activate_rx_mb(priv, mb);
  534. received++;
  535. quota--;
  536. }
  537. /* upper group completed, look again in lower */
  538. if (priv->rx_next > AT91_MB_RX_LOW_LAST &&
  539. quota > 0 && mb > AT91_MB_RX_LAST) {
  540. priv->rx_next = AT91_MB_RX_FIRST;
  541. goto again;
  542. }
  543. return received;
  544. }
  545. static void at91_poll_err_frame(struct net_device *dev,
  546. struct can_frame *cf, u32 reg_sr)
  547. {
  548. struct at91_priv *priv = netdev_priv(dev);
  549. /* CRC error */
  550. if (reg_sr & AT91_IRQ_CERR) {
  551. netdev_dbg(dev, "CERR irq\n");
  552. dev->stats.rx_errors++;
  553. priv->can.can_stats.bus_error++;
  554. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  555. }
  556. /* Stuffing Error */
  557. if (reg_sr & AT91_IRQ_SERR) {
  558. netdev_dbg(dev, "SERR irq\n");
  559. dev->stats.rx_errors++;
  560. priv->can.can_stats.bus_error++;
  561. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  562. cf->data[2] |= CAN_ERR_PROT_STUFF;
  563. }
  564. /* Acknowledgement Error */
  565. if (reg_sr & AT91_IRQ_AERR) {
  566. netdev_dbg(dev, "AERR irq\n");
  567. dev->stats.tx_errors++;
  568. cf->can_id |= CAN_ERR_ACK;
  569. }
  570. /* Form error */
  571. if (reg_sr & AT91_IRQ_FERR) {
  572. netdev_dbg(dev, "FERR irq\n");
  573. dev->stats.rx_errors++;
  574. priv->can.can_stats.bus_error++;
  575. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  576. cf->data[2] |= CAN_ERR_PROT_FORM;
  577. }
  578. /* Bit Error */
  579. if (reg_sr & AT91_IRQ_BERR) {
  580. netdev_dbg(dev, "BERR irq\n");
  581. dev->stats.tx_errors++;
  582. priv->can.can_stats.bus_error++;
  583. cf->can_id |= CAN_ERR_PROT | CAN_ERR_BUSERROR;
  584. cf->data[2] |= CAN_ERR_PROT_BIT;
  585. }
  586. }
  587. static int at91_poll_err(struct net_device *dev, int quota, u32 reg_sr)
  588. {
  589. struct sk_buff *skb;
  590. struct can_frame *cf;
  591. if (quota == 0)
  592. return 0;
  593. skb = alloc_can_err_skb(dev, &cf);
  594. if (unlikely(!skb))
  595. return 0;
  596. at91_poll_err_frame(dev, cf, reg_sr);
  597. netif_receive_skb(skb);
  598. dev->stats.rx_packets++;
  599. dev->stats.rx_bytes += cf->can_dlc;
  600. return 1;
  601. }
  602. static int at91_poll(struct napi_struct *napi, int quota)
  603. {
  604. struct net_device *dev = napi->dev;
  605. const struct at91_priv *priv = netdev_priv(dev);
  606. u32 reg_sr = at91_read(priv, AT91_SR);
  607. int work_done = 0;
  608. if (reg_sr & AT91_IRQ_MB_RX)
  609. work_done += at91_poll_rx(dev, quota - work_done);
  610. /*
  611. * The error bits are clear on read,
  612. * so use saved value from irq handler.
  613. */
  614. reg_sr |= priv->reg_sr;
  615. if (reg_sr & AT91_IRQ_ERR_FRAME)
  616. work_done += at91_poll_err(dev, quota - work_done, reg_sr);
  617. if (work_done < quota) {
  618. /* enable IRQs for frame errors and all mailboxes >= rx_next */
  619. u32 reg_ier = AT91_IRQ_ERR_FRAME;
  620. reg_ier |= AT91_IRQ_MB_RX & ~AT91_MB_RX_MASK(priv->rx_next);
  621. napi_complete(napi);
  622. at91_write(priv, AT91_IER, reg_ier);
  623. }
  624. return work_done;
  625. }
  626. /*
  627. * theory of operation:
  628. *
  629. * priv->tx_echo holds the number of the oldest can_frame put for
  630. * transmission into the hardware, but not yet ACKed by the CAN tx
  631. * complete IRQ.
  632. *
  633. * We iterate from priv->tx_echo to priv->tx_next and check if the
  634. * packet has been transmitted, echo it back to the CAN framework. If
  635. * we discover a not yet transmitted package, stop looking for more.
  636. *
  637. */
  638. static void at91_irq_tx(struct net_device *dev, u32 reg_sr)
  639. {
  640. struct at91_priv *priv = netdev_priv(dev);
  641. u32 reg_msr;
  642. unsigned int mb;
  643. /* masking of reg_sr not needed, already done by at91_irq */
  644. for (/* nix */; (priv->tx_next - priv->tx_echo) > 0; priv->tx_echo++) {
  645. mb = get_tx_echo_mb(priv);
  646. /* no event in mailbox? */
  647. if (!(reg_sr & (1 << mb)))
  648. break;
  649. /* Disable irq for this TX mailbox */
  650. at91_write(priv, AT91_IDR, 1 << mb);
  651. /*
  652. * only echo if mailbox signals us a transfer
  653. * complete (MSR_MRDY). Otherwise it's a tansfer
  654. * abort. "can_bus_off()" takes care about the skbs
  655. * parked in the echo queue.
  656. */
  657. reg_msr = at91_read(priv, AT91_MSR(mb));
  658. if (likely(reg_msr & AT91_MSR_MRDY &&
  659. ~reg_msr & AT91_MSR_MABT)) {
  660. /* _NOTE_: subtract AT91_MB_TX_FIRST offset from mb! */
  661. can_get_echo_skb(dev, mb - AT91_MB_TX_FIRST);
  662. dev->stats.tx_packets++;
  663. }
  664. }
  665. /*
  666. * restart queue if we don't have a wrap around but restart if
  667. * we get a TX int for the last can frame directly before a
  668. * wrap around.
  669. */
  670. if ((priv->tx_next & AT91_NEXT_MASK) != 0 ||
  671. (priv->tx_echo & AT91_NEXT_MASK) == 0)
  672. netif_wake_queue(dev);
  673. }
  674. static void at91_irq_err_state(struct net_device *dev,
  675. struct can_frame *cf, enum can_state new_state)
  676. {
  677. struct at91_priv *priv = netdev_priv(dev);
  678. u32 reg_idr = 0, reg_ier = 0;
  679. struct can_berr_counter bec;
  680. at91_get_berr_counter(dev, &bec);
  681. switch (priv->can.state) {
  682. case CAN_STATE_ERROR_ACTIVE:
  683. /*
  684. * from: ERROR_ACTIVE
  685. * to : ERROR_WARNING, ERROR_PASSIVE, BUS_OFF
  686. * => : there was a warning int
  687. */
  688. if (new_state >= CAN_STATE_ERROR_WARNING &&
  689. new_state <= CAN_STATE_BUS_OFF) {
  690. netdev_dbg(dev, "Error Warning IRQ\n");
  691. priv->can.can_stats.error_warning++;
  692. cf->can_id |= CAN_ERR_CRTL;
  693. cf->data[1] = (bec.txerr > bec.rxerr) ?
  694. CAN_ERR_CRTL_TX_WARNING :
  695. CAN_ERR_CRTL_RX_WARNING;
  696. }
  697. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  698. /*
  699. * from: ERROR_ACTIVE, ERROR_WARNING
  700. * to : ERROR_PASSIVE, BUS_OFF
  701. * => : error passive int
  702. */
  703. if (new_state >= CAN_STATE_ERROR_PASSIVE &&
  704. new_state <= CAN_STATE_BUS_OFF) {
  705. netdev_dbg(dev, "Error Passive IRQ\n");
  706. priv->can.can_stats.error_passive++;
  707. cf->can_id |= CAN_ERR_CRTL;
  708. cf->data[1] = (bec.txerr > bec.rxerr) ?
  709. CAN_ERR_CRTL_TX_PASSIVE :
  710. CAN_ERR_CRTL_RX_PASSIVE;
  711. }
  712. break;
  713. case CAN_STATE_BUS_OFF:
  714. /*
  715. * from: BUS_OFF
  716. * to : ERROR_ACTIVE, ERROR_WARNING, ERROR_PASSIVE
  717. */
  718. if (new_state <= CAN_STATE_ERROR_PASSIVE) {
  719. cf->can_id |= CAN_ERR_RESTARTED;
  720. netdev_dbg(dev, "restarted\n");
  721. priv->can.can_stats.restarts++;
  722. netif_carrier_on(dev);
  723. netif_wake_queue(dev);
  724. }
  725. break;
  726. default:
  727. break;
  728. }
  729. /* process state changes depending on the new state */
  730. switch (new_state) {
  731. case CAN_STATE_ERROR_ACTIVE:
  732. /*
  733. * actually we want to enable AT91_IRQ_WARN here, but
  734. * it screws up the system under certain
  735. * circumstances. so just enable AT91_IRQ_ERRP, thus
  736. * the "fallthrough"
  737. */
  738. netdev_dbg(dev, "Error Active\n");
  739. cf->can_id |= CAN_ERR_PROT;
  740. cf->data[2] = CAN_ERR_PROT_ACTIVE;
  741. case CAN_STATE_ERROR_WARNING: /* fallthrough */
  742. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_BOFF;
  743. reg_ier = AT91_IRQ_ERRP;
  744. break;
  745. case CAN_STATE_ERROR_PASSIVE:
  746. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_WARN | AT91_IRQ_ERRP;
  747. reg_ier = AT91_IRQ_BOFF;
  748. break;
  749. case CAN_STATE_BUS_OFF:
  750. reg_idr = AT91_IRQ_ERRA | AT91_IRQ_ERRP |
  751. AT91_IRQ_WARN | AT91_IRQ_BOFF;
  752. reg_ier = 0;
  753. cf->can_id |= CAN_ERR_BUSOFF;
  754. netdev_dbg(dev, "bus-off\n");
  755. netif_carrier_off(dev);
  756. priv->can.can_stats.bus_off++;
  757. /* turn off chip, if restart is disabled */
  758. if (!priv->can.restart_ms) {
  759. at91_chip_stop(dev, CAN_STATE_BUS_OFF);
  760. return;
  761. }
  762. break;
  763. default:
  764. break;
  765. }
  766. at91_write(priv, AT91_IDR, reg_idr);
  767. at91_write(priv, AT91_IER, reg_ier);
  768. }
  769. static void at91_irq_err(struct net_device *dev)
  770. {
  771. struct at91_priv *priv = netdev_priv(dev);
  772. struct sk_buff *skb;
  773. struct can_frame *cf;
  774. enum can_state new_state;
  775. u32 reg_sr;
  776. reg_sr = at91_read(priv, AT91_SR);
  777. /* we need to look at the unmasked reg_sr */
  778. if (unlikely(reg_sr & AT91_IRQ_BOFF))
  779. new_state = CAN_STATE_BUS_OFF;
  780. else if (unlikely(reg_sr & AT91_IRQ_ERRP))
  781. new_state = CAN_STATE_ERROR_PASSIVE;
  782. else if (unlikely(reg_sr & AT91_IRQ_WARN))
  783. new_state = CAN_STATE_ERROR_WARNING;
  784. else if (likely(reg_sr & AT91_IRQ_ERRA))
  785. new_state = CAN_STATE_ERROR_ACTIVE;
  786. else {
  787. netdev_err(dev, "BUG! hardware in undefined state\n");
  788. return;
  789. }
  790. /* state hasn't changed */
  791. if (likely(new_state == priv->can.state))
  792. return;
  793. skb = alloc_can_err_skb(dev, &cf);
  794. if (unlikely(!skb))
  795. return;
  796. at91_irq_err_state(dev, cf, new_state);
  797. netif_rx(skb);
  798. dev->stats.rx_packets++;
  799. dev->stats.rx_bytes += cf->can_dlc;
  800. priv->can.state = new_state;
  801. }
  802. /*
  803. * interrupt handler
  804. */
  805. static irqreturn_t at91_irq(int irq, void *dev_id)
  806. {
  807. struct net_device *dev = dev_id;
  808. struct at91_priv *priv = netdev_priv(dev);
  809. irqreturn_t handled = IRQ_NONE;
  810. u32 reg_sr, reg_imr;
  811. reg_sr = at91_read(priv, AT91_SR);
  812. reg_imr = at91_read(priv, AT91_IMR);
  813. /* Ignore masked interrupts */
  814. reg_sr &= reg_imr;
  815. if (!reg_sr)
  816. goto exit;
  817. handled = IRQ_HANDLED;
  818. /* Receive or error interrupt? -> napi */
  819. if (reg_sr & (AT91_IRQ_MB_RX | AT91_IRQ_ERR_FRAME)) {
  820. /*
  821. * The error bits are clear on read,
  822. * save for later use.
  823. */
  824. priv->reg_sr = reg_sr;
  825. at91_write(priv, AT91_IDR,
  826. AT91_IRQ_MB_RX | AT91_IRQ_ERR_FRAME);
  827. napi_schedule(&priv->napi);
  828. }
  829. /* Transmission complete interrupt */
  830. if (reg_sr & AT91_IRQ_MB_TX)
  831. at91_irq_tx(dev, reg_sr);
  832. at91_irq_err(dev);
  833. exit:
  834. return handled;
  835. }
  836. static int at91_open(struct net_device *dev)
  837. {
  838. struct at91_priv *priv = netdev_priv(dev);
  839. int err;
  840. clk_enable(priv->clk);
  841. /* check or determine and set bittime */
  842. err = open_candev(dev);
  843. if (err)
  844. goto out;
  845. /* register interrupt handler */
  846. if (request_irq(dev->irq, at91_irq, IRQF_SHARED,
  847. dev->name, dev)) {
  848. err = -EAGAIN;
  849. goto out_close;
  850. }
  851. /* start chip and queuing */
  852. at91_chip_start(dev);
  853. napi_enable(&priv->napi);
  854. netif_start_queue(dev);
  855. return 0;
  856. out_close:
  857. close_candev(dev);
  858. out:
  859. clk_disable(priv->clk);
  860. return err;
  861. }
  862. /*
  863. * stop CAN bus activity
  864. */
  865. static int at91_close(struct net_device *dev)
  866. {
  867. struct at91_priv *priv = netdev_priv(dev);
  868. netif_stop_queue(dev);
  869. napi_disable(&priv->napi);
  870. at91_chip_stop(dev, CAN_STATE_STOPPED);
  871. free_irq(dev->irq, dev);
  872. clk_disable(priv->clk);
  873. close_candev(dev);
  874. return 0;
  875. }
  876. static int at91_set_mode(struct net_device *dev, enum can_mode mode)
  877. {
  878. switch (mode) {
  879. case CAN_MODE_START:
  880. at91_chip_start(dev);
  881. netif_wake_queue(dev);
  882. break;
  883. default:
  884. return -EOPNOTSUPP;
  885. }
  886. return 0;
  887. }
  888. static const struct net_device_ops at91_netdev_ops = {
  889. .ndo_open = at91_open,
  890. .ndo_stop = at91_close,
  891. .ndo_start_xmit = at91_start_xmit,
  892. };
  893. static ssize_t at91_sysfs_show_mb0_id(struct device *dev,
  894. struct device_attribute *attr, char *buf)
  895. {
  896. struct at91_priv *priv = netdev_priv(to_net_dev(dev));
  897. if (priv->mb0_id & CAN_EFF_FLAG)
  898. return snprintf(buf, PAGE_SIZE, "0x%08x\n", priv->mb0_id);
  899. else
  900. return snprintf(buf, PAGE_SIZE, "0x%03x\n", priv->mb0_id);
  901. }
  902. static ssize_t at91_sysfs_set_mb0_id(struct device *dev,
  903. struct device_attribute *attr, const char *buf, size_t count)
  904. {
  905. struct net_device *ndev = to_net_dev(dev);
  906. struct at91_priv *priv = netdev_priv(ndev);
  907. unsigned long can_id;
  908. ssize_t ret;
  909. int err;
  910. rtnl_lock();
  911. if (ndev->flags & IFF_UP) {
  912. ret = -EBUSY;
  913. goto out;
  914. }
  915. err = strict_strtoul(buf, 0, &can_id);
  916. if (err) {
  917. ret = err;
  918. goto out;
  919. }
  920. if (can_id & CAN_EFF_FLAG)
  921. can_id &= CAN_EFF_MASK | CAN_EFF_FLAG;
  922. else
  923. can_id &= CAN_SFF_MASK;
  924. priv->mb0_id = can_id;
  925. ret = count;
  926. out:
  927. rtnl_unlock();
  928. return ret;
  929. }
  930. static DEVICE_ATTR(mb0_id, S_IWUSR | S_IRUGO,
  931. at91_sysfs_show_mb0_id, at91_sysfs_set_mb0_id);
  932. static struct attribute *at91_sysfs_attrs[] = {
  933. &dev_attr_mb0_id.attr,
  934. NULL,
  935. };
  936. static struct attribute_group at91_sysfs_attr_group = {
  937. .attrs = at91_sysfs_attrs,
  938. };
  939. static int __devinit at91_can_probe(struct platform_device *pdev)
  940. {
  941. struct net_device *dev;
  942. struct at91_priv *priv;
  943. struct resource *res;
  944. struct clk *clk;
  945. void __iomem *addr;
  946. int err, irq;
  947. clk = clk_get(&pdev->dev, "can_clk");
  948. if (IS_ERR(clk)) {
  949. dev_err(&pdev->dev, "no clock defined\n");
  950. err = -ENODEV;
  951. goto exit;
  952. }
  953. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  954. irq = platform_get_irq(pdev, 0);
  955. if (!res || irq <= 0) {
  956. err = -ENODEV;
  957. goto exit_put;
  958. }
  959. if (!request_mem_region(res->start,
  960. resource_size(res),
  961. pdev->name)) {
  962. err = -EBUSY;
  963. goto exit_put;
  964. }
  965. addr = ioremap_nocache(res->start, resource_size(res));
  966. if (!addr) {
  967. err = -ENOMEM;
  968. goto exit_release;
  969. }
  970. dev = alloc_candev(sizeof(struct at91_priv), AT91_MB_TX_NUM);
  971. if (!dev) {
  972. err = -ENOMEM;
  973. goto exit_iounmap;
  974. }
  975. dev->netdev_ops = &at91_netdev_ops;
  976. dev->irq = irq;
  977. dev->flags |= IFF_ECHO;
  978. dev->sysfs_groups[0] = &at91_sysfs_attr_group;
  979. priv = netdev_priv(dev);
  980. priv->can.clock.freq = clk_get_rate(clk);
  981. priv->can.bittiming_const = &at91_bittiming_const;
  982. priv->can.do_set_mode = at91_set_mode;
  983. priv->can.do_get_berr_counter = at91_get_berr_counter;
  984. priv->can.ctrlmode_supported = CAN_CTRLMODE_3_SAMPLES;
  985. priv->reg_base = addr;
  986. priv->dev = dev;
  987. priv->clk = clk;
  988. priv->pdata = pdev->dev.platform_data;
  989. priv->mb0_id = 0x7ff;
  990. netif_napi_add(dev, &priv->napi, at91_poll, AT91_NAPI_WEIGHT);
  991. dev_set_drvdata(&pdev->dev, dev);
  992. SET_NETDEV_DEV(dev, &pdev->dev);
  993. err = register_candev(dev);
  994. if (err) {
  995. dev_err(&pdev->dev, "registering netdev failed\n");
  996. goto exit_free;
  997. }
  998. dev_info(&pdev->dev, "device registered (reg_base=%p, irq=%d)\n",
  999. priv->reg_base, dev->irq);
  1000. return 0;
  1001. exit_free:
  1002. free_candev(dev);
  1003. exit_iounmap:
  1004. iounmap(addr);
  1005. exit_release:
  1006. release_mem_region(res->start, resource_size(res));
  1007. exit_put:
  1008. clk_put(clk);
  1009. exit:
  1010. return err;
  1011. }
  1012. static int __devexit at91_can_remove(struct platform_device *pdev)
  1013. {
  1014. struct net_device *dev = platform_get_drvdata(pdev);
  1015. struct at91_priv *priv = netdev_priv(dev);
  1016. struct resource *res;
  1017. unregister_netdev(dev);
  1018. platform_set_drvdata(pdev, NULL);
  1019. iounmap(priv->reg_base);
  1020. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1021. release_mem_region(res->start, resource_size(res));
  1022. clk_put(priv->clk);
  1023. free_candev(dev);
  1024. return 0;
  1025. }
  1026. static struct platform_driver at91_can_driver = {
  1027. .probe = at91_can_probe,
  1028. .remove = __devexit_p(at91_can_remove),
  1029. .driver = {
  1030. .name = KBUILD_MODNAME,
  1031. .owner = THIS_MODULE,
  1032. },
  1033. };
  1034. static int __init at91_can_module_init(void)
  1035. {
  1036. return platform_driver_register(&at91_can_driver);
  1037. }
  1038. static void __exit at91_can_module_exit(void)
  1039. {
  1040. platform_driver_unregister(&at91_can_driver);
  1041. }
  1042. module_init(at91_can_module_init);
  1043. module_exit(at91_can_module_exit);
  1044. MODULE_AUTHOR("Marc Kleine-Budde <mkl@pengutronix.de>");
  1045. MODULE_LICENSE("GPL v2");
  1046. MODULE_DESCRIPTION(KBUILD_MODNAME " CAN netdevice driver");