intel_vr_nor.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. /*
  2. * drivers/mtd/maps/intel_vr_nor.c
  3. *
  4. * An MTD map driver for a NOR flash bank on the Expansion Bus of the Intel
  5. * Vermilion Range chipset.
  6. *
  7. * The Vermilion Range Expansion Bus supports four chip selects, each of which
  8. * has 64MiB of address space. The 2nd BAR of the Expansion Bus PCI Device
  9. * is a 256MiB memory region containing the address spaces for all four of the
  10. * chip selects, with start addresses hardcoded on 64MiB boundaries.
  11. *
  12. * This map driver only supports NOR flash on chip select 0. The buswidth
  13. * (either 8 bits or 16 bits) is determined by reading the Expansion Bus Timing
  14. * and Control Register for Chip Select 0 (EXP_TIMING_CS0). This driver does
  15. * not modify the value in the EXP_TIMING_CS0 register except to enable writing
  16. * and disable boot acceleration. The timing parameters in the register are
  17. * assumed to have been properly initialized by the BIOS. The reset default
  18. * timing parameters are maximally conservative (slow), so access to the flash
  19. * will be slower than it should be if the BIOS has not initialized the timing
  20. * parameters.
  21. *
  22. * Author: Andy Lowe <alowe@mvista.com>
  23. *
  24. * 2006 (c) MontaVista Software, Inc. This file is licensed under
  25. * the terms of the GNU General Public License version 2. This program
  26. * is licensed "as is" without any warranty of any kind, whether express
  27. * or implied.
  28. */
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/pci.h>
  33. #include <linux/init.h>
  34. #include <linux/mtd/mtd.h>
  35. #include <linux/mtd/map.h>
  36. #include <linux/mtd/partitions.h>
  37. #include <linux/mtd/cfi.h>
  38. #include <linux/mtd/flashchip.h>
  39. #define DRV_NAME "vr_nor"
  40. struct vr_nor_mtd {
  41. void __iomem *csr_base;
  42. struct map_info map;
  43. struct mtd_info *info;
  44. int nr_parts;
  45. struct pci_dev *dev;
  46. };
  47. /* Expansion Bus Configuration and Status Registers are in BAR 0 */
  48. #define EXP_CSR_MBAR 0
  49. /* Expansion Bus Memory Window is BAR 1 */
  50. #define EXP_WIN_MBAR 1
  51. /* Maximum address space for Chip Select 0 is 64MiB */
  52. #define CS0_SIZE 0x04000000
  53. /* Chip Select 0 is at offset 0 in the Memory Window */
  54. #define CS0_START 0x0
  55. /* Chip Select 0 Timing Register is at offset 0 in CSR */
  56. #define EXP_TIMING_CS0 0x00
  57. #define TIMING_CS_EN (1 << 31) /* Chip Select Enable */
  58. #define TIMING_BOOT_ACCEL_DIS (1 << 8) /* Boot Acceleration Disable */
  59. #define TIMING_WR_EN (1 << 1) /* Write Enable */
  60. #define TIMING_BYTE_EN (1 << 0) /* 8-bit vs 16-bit bus */
  61. #define TIMING_MASK 0x3FFF0000
  62. static void __devexit vr_nor_destroy_partitions(struct vr_nor_mtd *p)
  63. {
  64. mtd_device_unregister(p->info);
  65. }
  66. static int __devinit vr_nor_init_partitions(struct vr_nor_mtd *p)
  67. {
  68. struct mtd_partition *parts;
  69. static const char *part_probes[] = { "cmdlinepart", NULL };
  70. /* register the flash bank */
  71. /* partition the flash bank */
  72. p->nr_parts = parse_mtd_partitions(p->info, part_probes, &parts, 0);
  73. return mtd_device_register(p->info, parts, p->nr_parts);
  74. }
  75. static void __devexit vr_nor_destroy_mtd_setup(struct vr_nor_mtd *p)
  76. {
  77. map_destroy(p->info);
  78. }
  79. static int __devinit vr_nor_mtd_setup(struct vr_nor_mtd *p)
  80. {
  81. static const char *probe_types[] =
  82. { "cfi_probe", "jedec_probe", NULL };
  83. const char **type;
  84. for (type = probe_types; !p->info && *type; type++)
  85. p->info = do_map_probe(*type, &p->map);
  86. if (!p->info)
  87. return -ENODEV;
  88. p->info->owner = THIS_MODULE;
  89. return 0;
  90. }
  91. static void __devexit vr_nor_destroy_maps(struct vr_nor_mtd *p)
  92. {
  93. unsigned int exp_timing_cs0;
  94. /* write-protect the flash bank */
  95. exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
  96. exp_timing_cs0 &= ~TIMING_WR_EN;
  97. writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
  98. /* unmap the flash window */
  99. iounmap(p->map.virt);
  100. /* unmap the csr window */
  101. iounmap(p->csr_base);
  102. }
  103. /*
  104. * Initialize the map_info structure and map the flash.
  105. * Returns 0 on success, nonzero otherwise.
  106. */
  107. static int __devinit vr_nor_init_maps(struct vr_nor_mtd *p)
  108. {
  109. unsigned long csr_phys, csr_len;
  110. unsigned long win_phys, win_len;
  111. unsigned int exp_timing_cs0;
  112. int err;
  113. csr_phys = pci_resource_start(p->dev, EXP_CSR_MBAR);
  114. csr_len = pci_resource_len(p->dev, EXP_CSR_MBAR);
  115. win_phys = pci_resource_start(p->dev, EXP_WIN_MBAR);
  116. win_len = pci_resource_len(p->dev, EXP_WIN_MBAR);
  117. if (!csr_phys || !csr_len || !win_phys || !win_len)
  118. return -ENODEV;
  119. if (win_len < (CS0_START + CS0_SIZE))
  120. return -ENXIO;
  121. p->csr_base = ioremap_nocache(csr_phys, csr_len);
  122. if (!p->csr_base)
  123. return -ENOMEM;
  124. exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
  125. if (!(exp_timing_cs0 & TIMING_CS_EN)) {
  126. dev_warn(&p->dev->dev, "Expansion Bus Chip Select 0 "
  127. "is disabled.\n");
  128. err = -ENODEV;
  129. goto release;
  130. }
  131. if ((exp_timing_cs0 & TIMING_MASK) == TIMING_MASK) {
  132. dev_warn(&p->dev->dev, "Expansion Bus Chip Select 0 "
  133. "is configured for maximally slow access times.\n");
  134. }
  135. p->map.name = DRV_NAME;
  136. p->map.bankwidth = (exp_timing_cs0 & TIMING_BYTE_EN) ? 1 : 2;
  137. p->map.phys = win_phys + CS0_START;
  138. p->map.size = CS0_SIZE;
  139. p->map.virt = ioremap_nocache(p->map.phys, p->map.size);
  140. if (!p->map.virt) {
  141. err = -ENOMEM;
  142. goto release;
  143. }
  144. simple_map_init(&p->map);
  145. /* Enable writes to flash bank */
  146. exp_timing_cs0 |= TIMING_BOOT_ACCEL_DIS | TIMING_WR_EN;
  147. writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
  148. return 0;
  149. release:
  150. iounmap(p->csr_base);
  151. return err;
  152. }
  153. static struct pci_device_id vr_nor_pci_ids[] = {
  154. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x500D)},
  155. {0,}
  156. };
  157. static void __devexit vr_nor_pci_remove(struct pci_dev *dev)
  158. {
  159. struct vr_nor_mtd *p = pci_get_drvdata(dev);
  160. pci_set_drvdata(dev, NULL);
  161. vr_nor_destroy_partitions(p);
  162. vr_nor_destroy_mtd_setup(p);
  163. vr_nor_destroy_maps(p);
  164. kfree(p);
  165. pci_release_regions(dev);
  166. pci_disable_device(dev);
  167. }
  168. static int __devinit
  169. vr_nor_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  170. {
  171. struct vr_nor_mtd *p = NULL;
  172. unsigned int exp_timing_cs0;
  173. int err;
  174. err = pci_enable_device(dev);
  175. if (err)
  176. goto out;
  177. err = pci_request_regions(dev, DRV_NAME);
  178. if (err)
  179. goto disable_dev;
  180. p = kzalloc(sizeof(*p), GFP_KERNEL);
  181. err = -ENOMEM;
  182. if (!p)
  183. goto release;
  184. p->dev = dev;
  185. err = vr_nor_init_maps(p);
  186. if (err)
  187. goto release;
  188. err = vr_nor_mtd_setup(p);
  189. if (err)
  190. goto destroy_maps;
  191. err = vr_nor_init_partitions(p);
  192. if (err)
  193. goto destroy_mtd_setup;
  194. pci_set_drvdata(dev, p);
  195. return 0;
  196. destroy_mtd_setup:
  197. map_destroy(p->info);
  198. destroy_maps:
  199. /* write-protect the flash bank */
  200. exp_timing_cs0 = readl(p->csr_base + EXP_TIMING_CS0);
  201. exp_timing_cs0 &= ~TIMING_WR_EN;
  202. writel(exp_timing_cs0, p->csr_base + EXP_TIMING_CS0);
  203. /* unmap the flash window */
  204. iounmap(p->map.virt);
  205. /* unmap the csr window */
  206. iounmap(p->csr_base);
  207. release:
  208. kfree(p);
  209. pci_release_regions(dev);
  210. disable_dev:
  211. pci_disable_device(dev);
  212. out:
  213. return err;
  214. }
  215. static struct pci_driver vr_nor_pci_driver = {
  216. .name = DRV_NAME,
  217. .probe = vr_nor_pci_probe,
  218. .remove = __devexit_p(vr_nor_pci_remove),
  219. .id_table = vr_nor_pci_ids,
  220. };
  221. static int __init vr_nor_mtd_init(void)
  222. {
  223. return pci_register_driver(&vr_nor_pci_driver);
  224. }
  225. static void __exit vr_nor_mtd_exit(void)
  226. {
  227. pci_unregister_driver(&vr_nor_pci_driver);
  228. }
  229. module_init(vr_nor_mtd_init);
  230. module_exit(vr_nor_mtd_exit);
  231. MODULE_AUTHOR("Andy Lowe");
  232. MODULE_DESCRIPTION("MTD map driver for NOR flash on Intel Vermilion Range");
  233. MODULE_LICENSE("GPL");
  234. MODULE_DEVICE_TABLE(pci, vr_nor_pci_ids);