sdhci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * linux/drivers/mmc/host/sdhci.h - Secure Digital Host Controller Interface driver
  3. *
  4. * Header file for Host Controller registers and I/O accessors.
  5. *
  6. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or (at
  11. * your option) any later version.
  12. */
  13. #ifndef __SDHCI_HW_H
  14. #define __SDHCI_HW_H
  15. #include <linux/scatterlist.h>
  16. #include <linux/compiler.h>
  17. #include <linux/types.h>
  18. #include <linux/io.h>
  19. #include <linux/mmc/sdhci.h>
  20. /*
  21. * Controller registers
  22. */
  23. #define SDHCI_DMA_ADDRESS 0x00
  24. #define SDHCI_ARGUMENT2 SDHCI_DMA_ADDRESS
  25. #define SDHCI_BLOCK_SIZE 0x04
  26. #define SDHCI_MAKE_BLKSZ(dma, blksz) (((dma & 0x7) << 12) | (blksz & 0xFFF))
  27. #define SDHCI_BLOCK_COUNT 0x06
  28. #define SDHCI_ARGUMENT 0x08
  29. #define SDHCI_TRANSFER_MODE 0x0C
  30. #define SDHCI_TRNS_DMA 0x01
  31. #define SDHCI_TRNS_BLK_CNT_EN 0x02
  32. #define SDHCI_TRNS_AUTO_CMD12 0x04
  33. #define SDHCI_TRNS_AUTO_CMD23 0x08
  34. #define SDHCI_TRNS_READ 0x10
  35. #define SDHCI_TRNS_MULTI 0x20
  36. #define SDHCI_COMMAND 0x0E
  37. #define SDHCI_CMD_RESP_MASK 0x03
  38. #define SDHCI_CMD_CRC 0x08
  39. #define SDHCI_CMD_INDEX 0x10
  40. #define SDHCI_CMD_DATA 0x20
  41. #define SDHCI_CMD_ABORTCMD 0xC0
  42. #define SDHCI_CMD_RESP_NONE 0x00
  43. #define SDHCI_CMD_RESP_LONG 0x01
  44. #define SDHCI_CMD_RESP_SHORT 0x02
  45. #define SDHCI_CMD_RESP_SHORT_BUSY 0x03
  46. #define SDHCI_MAKE_CMD(c, f) (((c & 0xff) << 8) | (f & 0xff))
  47. #define SDHCI_GET_CMD(c) ((c>>8) & 0x3f)
  48. #define SDHCI_RESPONSE 0x10
  49. #define SDHCI_BUFFER 0x20
  50. #define SDHCI_PRESENT_STATE 0x24
  51. #define SDHCI_CMD_INHIBIT 0x00000001
  52. #define SDHCI_DATA_INHIBIT 0x00000002
  53. #define SDHCI_DOING_WRITE 0x00000100
  54. #define SDHCI_DOING_READ 0x00000200
  55. #define SDHCI_SPACE_AVAILABLE 0x00000400
  56. #define SDHCI_DATA_AVAILABLE 0x00000800
  57. #define SDHCI_CARD_PRESENT 0x00010000
  58. #define SDHCI_WRITE_PROTECT 0x00080000
  59. #define SDHCI_DATA_LVL_MASK 0x00F00000
  60. #define SDHCI_DATA_LVL_SHIFT 20
  61. #define SDHCI_HOST_CONTROL 0x28
  62. #define SDHCI_CTRL_LED 0x01
  63. #define SDHCI_CTRL_4BITBUS 0x02
  64. #define SDHCI_CTRL_HISPD 0x04
  65. #define SDHCI_CTRL_DMA_MASK 0x18
  66. #define SDHCI_CTRL_SDMA 0x00
  67. #define SDHCI_CTRL_ADMA1 0x08
  68. #define SDHCI_CTRL_ADMA32 0x10
  69. #define SDHCI_CTRL_ADMA64 0x18
  70. #define SDHCI_CTRL_8BITBUS 0x20
  71. #define SDHCI_POWER_CONTROL 0x29
  72. #define SDHCI_POWER_ON 0x01
  73. #define SDHCI_POWER_180 0x0A
  74. #define SDHCI_POWER_300 0x0C
  75. #define SDHCI_POWER_330 0x0E
  76. #define SDHCI_BLOCK_GAP_CONTROL 0x2A
  77. #define SDHCI_WAKE_UP_CONTROL 0x2B
  78. #define SDHCI_WAKE_ON_INT 0x01
  79. #define SDHCI_WAKE_ON_INSERT 0x02
  80. #define SDHCI_WAKE_ON_REMOVE 0x04
  81. #define SDHCI_CLOCK_CONTROL 0x2C
  82. #define SDHCI_DIVIDER_SHIFT 8
  83. #define SDHCI_DIVIDER_HI_SHIFT 6
  84. #define SDHCI_DIV_MASK 0xFF
  85. #define SDHCI_DIV_MASK_LEN 8
  86. #define SDHCI_DIV_HI_MASK 0x300
  87. #define SDHCI_PROG_CLOCK_MODE 0x0020
  88. #define SDHCI_CLOCK_CARD_EN 0x0004
  89. #define SDHCI_CLOCK_INT_STABLE 0x0002
  90. #define SDHCI_CLOCK_INT_EN 0x0001
  91. #define SDHCI_TIMEOUT_CONTROL 0x2E
  92. #define SDHCI_SOFTWARE_RESET 0x2F
  93. #define SDHCI_RESET_ALL 0x01
  94. #define SDHCI_RESET_CMD 0x02
  95. #define SDHCI_RESET_DATA 0x04
  96. #define SDHCI_INT_STATUS 0x30
  97. #define SDHCI_INT_ENABLE 0x34
  98. #define SDHCI_SIGNAL_ENABLE 0x38
  99. #define SDHCI_INT_RESPONSE 0x00000001
  100. #define SDHCI_INT_DATA_END 0x00000002
  101. #define SDHCI_INT_DMA_END 0x00000008
  102. #define SDHCI_INT_SPACE_AVAIL 0x00000010
  103. #define SDHCI_INT_DATA_AVAIL 0x00000020
  104. #define SDHCI_INT_CARD_INSERT 0x00000040
  105. #define SDHCI_INT_CARD_REMOVE 0x00000080
  106. #define SDHCI_INT_CARD_INT 0x00000100
  107. #define SDHCI_INT_ERROR 0x00008000
  108. #define SDHCI_INT_TIMEOUT 0x00010000
  109. #define SDHCI_INT_CRC 0x00020000
  110. #define SDHCI_INT_END_BIT 0x00040000
  111. #define SDHCI_INT_INDEX 0x00080000
  112. #define SDHCI_INT_DATA_TIMEOUT 0x00100000
  113. #define SDHCI_INT_DATA_CRC 0x00200000
  114. #define SDHCI_INT_DATA_END_BIT 0x00400000
  115. #define SDHCI_INT_BUS_POWER 0x00800000
  116. #define SDHCI_INT_ACMD12ERR 0x01000000
  117. #define SDHCI_INT_ADMA_ERROR 0x02000000
  118. #define SDHCI_INT_NORMAL_MASK 0x00007FFF
  119. #define SDHCI_INT_ERROR_MASK 0xFFFF8000
  120. #define SDHCI_INT_CMD_MASK (SDHCI_INT_RESPONSE | SDHCI_INT_TIMEOUT | \
  121. SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX)
  122. #define SDHCI_INT_DATA_MASK (SDHCI_INT_DATA_END | SDHCI_INT_DMA_END | \
  123. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | \
  124. SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_DATA_CRC | \
  125. SDHCI_INT_DATA_END_BIT | SDHCI_INT_ADMA_ERROR)
  126. #define SDHCI_INT_ALL_MASK ((unsigned int)-1)
  127. #define SDHCI_ACMD12_ERR 0x3C
  128. #define SDHCI_HOST_CONTROL2 0x3E
  129. #define SDHCI_CTRL_UHS_MASK 0x0007
  130. #define SDHCI_CTRL_UHS_SDR12 0x0000
  131. #define SDHCI_CTRL_UHS_SDR25 0x0001
  132. #define SDHCI_CTRL_UHS_SDR50 0x0002
  133. #define SDHCI_CTRL_UHS_SDR104 0x0003
  134. #define SDHCI_CTRL_UHS_DDR50 0x0004
  135. #define SDHCI_CTRL_VDD_180 0x0008
  136. #define SDHCI_CTRL_DRV_TYPE_MASK 0x0030
  137. #define SDHCI_CTRL_DRV_TYPE_B 0x0000
  138. #define SDHCI_CTRL_DRV_TYPE_A 0x0010
  139. #define SDHCI_CTRL_DRV_TYPE_C 0x0020
  140. #define SDHCI_CTRL_DRV_TYPE_D 0x0030
  141. #define SDHCI_CTRL_EXEC_TUNING 0x0040
  142. #define SDHCI_CTRL_TUNED_CLK 0x0080
  143. #define SDHCI_CTRL_PRESET_VAL_ENABLE 0x8000
  144. #define SDHCI_CAPABILITIES 0x40
  145. #define SDHCI_TIMEOUT_CLK_MASK 0x0000003F
  146. #define SDHCI_TIMEOUT_CLK_SHIFT 0
  147. #define SDHCI_TIMEOUT_CLK_UNIT 0x00000080
  148. #define SDHCI_CLOCK_BASE_MASK 0x00003F00
  149. #define SDHCI_CLOCK_V3_BASE_MASK 0x0000FF00
  150. #define SDHCI_CLOCK_BASE_SHIFT 8
  151. #define SDHCI_MAX_BLOCK_MASK 0x00030000
  152. #define SDHCI_MAX_BLOCK_SHIFT 16
  153. #define SDHCI_CAN_DO_8BIT 0x00040000
  154. #define SDHCI_CAN_DO_ADMA2 0x00080000
  155. #define SDHCI_CAN_DO_ADMA1 0x00100000
  156. #define SDHCI_CAN_DO_HISPD 0x00200000
  157. #define SDHCI_CAN_DO_SDMA 0x00400000
  158. #define SDHCI_CAN_VDD_330 0x01000000
  159. #define SDHCI_CAN_VDD_300 0x02000000
  160. #define SDHCI_CAN_VDD_180 0x04000000
  161. #define SDHCI_CAN_64BIT 0x10000000
  162. #define SDHCI_SUPPORT_SDR50 0x00000001
  163. #define SDHCI_SUPPORT_SDR104 0x00000002
  164. #define SDHCI_SUPPORT_DDR50 0x00000004
  165. #define SDHCI_DRIVER_TYPE_A 0x00000010
  166. #define SDHCI_DRIVER_TYPE_C 0x00000020
  167. #define SDHCI_DRIVER_TYPE_D 0x00000040
  168. #define SDHCI_RETUNING_TIMER_COUNT_MASK 0x00000F00
  169. #define SDHCI_RETUNING_TIMER_COUNT_SHIFT 8
  170. #define SDHCI_USE_SDR50_TUNING 0x00002000
  171. #define SDHCI_RETUNING_MODE_MASK 0x0000C000
  172. #define SDHCI_RETUNING_MODE_SHIFT 14
  173. #define SDHCI_CLOCK_MUL_MASK 0x00FF0000
  174. #define SDHCI_CLOCK_MUL_SHIFT 16
  175. #define SDHCI_CAPABILITIES_1 0x44
  176. #define SDHCI_MAX_CURRENT 0x48
  177. #define SDHCI_MAX_CURRENT_330_MASK 0x0000FF
  178. #define SDHCI_MAX_CURRENT_330_SHIFT 0
  179. #define SDHCI_MAX_CURRENT_300_MASK 0x00FF00
  180. #define SDHCI_MAX_CURRENT_300_SHIFT 8
  181. #define SDHCI_MAX_CURRENT_180_MASK 0xFF0000
  182. #define SDHCI_MAX_CURRENT_180_SHIFT 16
  183. #define SDHCI_MAX_CURRENT_MULTIPLIER 4
  184. /* 4C-4F reserved for more max current */
  185. #define SDHCI_SET_ACMD12_ERROR 0x50
  186. #define SDHCI_SET_INT_ERROR 0x52
  187. #define SDHCI_ADMA_ERROR 0x54
  188. /* 55-57 reserved */
  189. #define SDHCI_ADMA_ADDRESS 0x58
  190. /* 60-FB reserved */
  191. #define SDHCI_SLOT_INT_STATUS 0xFC
  192. #define SDHCI_HOST_VERSION 0xFE
  193. #define SDHCI_VENDOR_VER_MASK 0xFF00
  194. #define SDHCI_VENDOR_VER_SHIFT 8
  195. #define SDHCI_SPEC_VER_MASK 0x00FF
  196. #define SDHCI_SPEC_VER_SHIFT 0
  197. #define SDHCI_SPEC_100 0
  198. #define SDHCI_SPEC_200 1
  199. #define SDHCI_SPEC_300 2
  200. /*
  201. * End of controller registers.
  202. */
  203. #define SDHCI_MAX_DIV_SPEC_200 256
  204. #define SDHCI_MAX_DIV_SPEC_300 2046
  205. /*
  206. * Host SDMA buffer boundary. Valid values from 4K to 512K in powers of 2.
  207. */
  208. #define SDHCI_DEFAULT_BOUNDARY_SIZE (512 * 1024)
  209. #define SDHCI_DEFAULT_BOUNDARY_ARG (ilog2(SDHCI_DEFAULT_BOUNDARY_SIZE) - 12)
  210. struct sdhci_ops {
  211. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  212. u32 (*read_l)(struct sdhci_host *host, int reg);
  213. u16 (*read_w)(struct sdhci_host *host, int reg);
  214. u8 (*read_b)(struct sdhci_host *host, int reg);
  215. void (*write_l)(struct sdhci_host *host, u32 val, int reg);
  216. void (*write_w)(struct sdhci_host *host, u16 val, int reg);
  217. void (*write_b)(struct sdhci_host *host, u8 val, int reg);
  218. #endif
  219. void (*set_clock)(struct sdhci_host *host, unsigned int clock);
  220. int (*enable_dma)(struct sdhci_host *host);
  221. unsigned int (*get_max_clock)(struct sdhci_host *host);
  222. unsigned int (*get_min_clock)(struct sdhci_host *host);
  223. unsigned int (*get_timeout_clock)(struct sdhci_host *host);
  224. int (*platform_8bit_width)(struct sdhci_host *host,
  225. int width);
  226. void (*platform_send_init_74_clocks)(struct sdhci_host *host,
  227. u8 power_mode);
  228. unsigned int (*get_ro)(struct sdhci_host *host);
  229. void (*platform_reset_enter)(struct sdhci_host *host, u8 mask);
  230. void (*platform_reset_exit)(struct sdhci_host *host, u8 mask);
  231. int (*set_uhs_signaling)(struct sdhci_host *host, unsigned int uhs);
  232. };
  233. #ifdef CONFIG_MMC_SDHCI_IO_ACCESSORS
  234. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  235. {
  236. if (unlikely(host->ops->write_l))
  237. host->ops->write_l(host, val, reg);
  238. else
  239. writel(val, host->ioaddr + reg);
  240. }
  241. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  242. {
  243. if (unlikely(host->ops->write_w))
  244. host->ops->write_w(host, val, reg);
  245. else
  246. writew(val, host->ioaddr + reg);
  247. }
  248. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  249. {
  250. if (unlikely(host->ops->write_b))
  251. host->ops->write_b(host, val, reg);
  252. else
  253. writeb(val, host->ioaddr + reg);
  254. }
  255. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  256. {
  257. if (unlikely(host->ops->read_l))
  258. return host->ops->read_l(host, reg);
  259. else
  260. return readl(host->ioaddr + reg);
  261. }
  262. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  263. {
  264. if (unlikely(host->ops->read_w))
  265. return host->ops->read_w(host, reg);
  266. else
  267. return readw(host->ioaddr + reg);
  268. }
  269. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  270. {
  271. if (unlikely(host->ops->read_b))
  272. return host->ops->read_b(host, reg);
  273. else
  274. return readb(host->ioaddr + reg);
  275. }
  276. #else
  277. static inline void sdhci_writel(struct sdhci_host *host, u32 val, int reg)
  278. {
  279. writel(val, host->ioaddr + reg);
  280. }
  281. static inline void sdhci_writew(struct sdhci_host *host, u16 val, int reg)
  282. {
  283. writew(val, host->ioaddr + reg);
  284. }
  285. static inline void sdhci_writeb(struct sdhci_host *host, u8 val, int reg)
  286. {
  287. writeb(val, host->ioaddr + reg);
  288. }
  289. static inline u32 sdhci_readl(struct sdhci_host *host, int reg)
  290. {
  291. return readl(host->ioaddr + reg);
  292. }
  293. static inline u16 sdhci_readw(struct sdhci_host *host, int reg)
  294. {
  295. return readw(host->ioaddr + reg);
  296. }
  297. static inline u8 sdhci_readb(struct sdhci_host *host, int reg)
  298. {
  299. return readb(host->ioaddr + reg);
  300. }
  301. #endif /* CONFIG_MMC_SDHCI_IO_ACCESSORS */
  302. extern struct sdhci_host *sdhci_alloc_host(struct device *dev,
  303. size_t priv_size);
  304. extern void sdhci_free_host(struct sdhci_host *host);
  305. static inline void *sdhci_priv(struct sdhci_host *host)
  306. {
  307. return (void *)host->private;
  308. }
  309. extern void sdhci_card_detect(struct sdhci_host *host);
  310. extern int sdhci_add_host(struct sdhci_host *host);
  311. extern void sdhci_remove_host(struct sdhci_host *host, int dead);
  312. #ifdef CONFIG_PM
  313. extern int sdhci_suspend_host(struct sdhci_host *host, pm_message_t state);
  314. extern int sdhci_resume_host(struct sdhci_host *host);
  315. extern void sdhci_enable_irq_wakeups(struct sdhci_host *host);
  316. #endif
  317. #endif /* __SDHCI_HW_H */