pcf50633-irq.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /* NXP PCF50633 Power Management Unit (PMU) driver
  2. *
  3. * (C) 2006-2008 by Openmoko, Inc.
  4. * Author: Harald Welte <laforge@openmoko.org>
  5. * Balaji Rao <balajirrao@openmoko.org>
  6. * All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/interrupt.h>
  15. #include <linux/kernel.h>
  16. #include <linux/mutex.h>
  17. #include <linux/slab.h>
  18. #include <linux/mfd/pcf50633/core.h>
  19. /* Two MBCS registers used during cold start */
  20. #define PCF50633_REG_MBCS1 0x4b
  21. #define PCF50633_REG_MBCS2 0x4c
  22. #define PCF50633_MBCS1_USBPRES 0x01
  23. #define PCF50633_MBCS1_ADAPTPRES 0x01
  24. int pcf50633_register_irq(struct pcf50633 *pcf, int irq,
  25. void (*handler) (int, void *), void *data)
  26. {
  27. if (irq < 0 || irq >= PCF50633_NUM_IRQ || !handler)
  28. return -EINVAL;
  29. if (WARN_ON(pcf->irq_handler[irq].handler))
  30. return -EBUSY;
  31. mutex_lock(&pcf->lock);
  32. pcf->irq_handler[irq].handler = handler;
  33. pcf->irq_handler[irq].data = data;
  34. mutex_unlock(&pcf->lock);
  35. return 0;
  36. }
  37. EXPORT_SYMBOL_GPL(pcf50633_register_irq);
  38. int pcf50633_free_irq(struct pcf50633 *pcf, int irq)
  39. {
  40. if (irq < 0 || irq >= PCF50633_NUM_IRQ)
  41. return -EINVAL;
  42. mutex_lock(&pcf->lock);
  43. pcf->irq_handler[irq].handler = NULL;
  44. mutex_unlock(&pcf->lock);
  45. return 0;
  46. }
  47. EXPORT_SYMBOL_GPL(pcf50633_free_irq);
  48. static int __pcf50633_irq_mask_set(struct pcf50633 *pcf, int irq, u8 mask)
  49. {
  50. u8 reg, bit;
  51. int ret = 0, idx;
  52. idx = irq >> 3;
  53. reg = PCF50633_REG_INT1M + idx;
  54. bit = 1 << (irq & 0x07);
  55. pcf50633_reg_set_bit_mask(pcf, reg, bit, mask ? bit : 0);
  56. mutex_lock(&pcf->lock);
  57. if (mask)
  58. pcf->mask_regs[idx] |= bit;
  59. else
  60. pcf->mask_regs[idx] &= ~bit;
  61. mutex_unlock(&pcf->lock);
  62. return ret;
  63. }
  64. int pcf50633_irq_mask(struct pcf50633 *pcf, int irq)
  65. {
  66. dev_dbg(pcf->dev, "Masking IRQ %d\n", irq);
  67. return __pcf50633_irq_mask_set(pcf, irq, 1);
  68. }
  69. EXPORT_SYMBOL_GPL(pcf50633_irq_mask);
  70. int pcf50633_irq_unmask(struct pcf50633 *pcf, int irq)
  71. {
  72. dev_dbg(pcf->dev, "Unmasking IRQ %d\n", irq);
  73. return __pcf50633_irq_mask_set(pcf, irq, 0);
  74. }
  75. EXPORT_SYMBOL_GPL(pcf50633_irq_unmask);
  76. int pcf50633_irq_mask_get(struct pcf50633 *pcf, int irq)
  77. {
  78. u8 reg, bits;
  79. reg = irq >> 3;
  80. bits = 1 << (irq & 0x07);
  81. return pcf->mask_regs[reg] & bits;
  82. }
  83. EXPORT_SYMBOL_GPL(pcf50633_irq_mask_get);
  84. static void pcf50633_irq_call_handler(struct pcf50633 *pcf, int irq)
  85. {
  86. if (pcf->irq_handler[irq].handler)
  87. pcf->irq_handler[irq].handler(irq, pcf->irq_handler[irq].data);
  88. }
  89. /* Maximum amount of time ONKEY is held before emergency action is taken */
  90. #define PCF50633_ONKEY1S_TIMEOUT 8
  91. static irqreturn_t pcf50633_irq(int irq, void *data)
  92. {
  93. struct pcf50633 *pcf = data;
  94. int ret, i, j;
  95. u8 pcf_int[5], chgstat;
  96. /* Read the 5 INT regs in one transaction */
  97. ret = pcf50633_read_block(pcf, PCF50633_REG_INT1,
  98. ARRAY_SIZE(pcf_int), pcf_int);
  99. if (ret != ARRAY_SIZE(pcf_int)) {
  100. dev_err(pcf->dev, "Error reading INT registers\n");
  101. /*
  102. * If this doesn't ACK the interrupt to the chip, we'll be
  103. * called once again as we're level triggered.
  104. */
  105. goto out;
  106. }
  107. /* defeat 8s death from lowsys on A5 */
  108. pcf50633_reg_write(pcf, PCF50633_REG_OOCSHDWN, 0x04);
  109. /* We immediately read the usb and adapter status. We thus make sure
  110. * only of USBINS/USBREM IRQ handlers are called */
  111. if (pcf_int[0] & (PCF50633_INT1_USBINS | PCF50633_INT1_USBREM)) {
  112. chgstat = pcf50633_reg_read(pcf, PCF50633_REG_MBCS2);
  113. if (chgstat & (0x3 << 4))
  114. pcf_int[0] &= ~PCF50633_INT1_USBREM;
  115. else
  116. pcf_int[0] &= ~PCF50633_INT1_USBINS;
  117. }
  118. /* Make sure only one of ADPINS or ADPREM is set */
  119. if (pcf_int[0] & (PCF50633_INT1_ADPINS | PCF50633_INT1_ADPREM)) {
  120. chgstat = pcf50633_reg_read(pcf, PCF50633_REG_MBCS2);
  121. if (chgstat & (0x3 << 4))
  122. pcf_int[0] &= ~PCF50633_INT1_ADPREM;
  123. else
  124. pcf_int[0] &= ~PCF50633_INT1_ADPINS;
  125. }
  126. dev_dbg(pcf->dev, "INT1=0x%02x INT2=0x%02x INT3=0x%02x "
  127. "INT4=0x%02x INT5=0x%02x\n", pcf_int[0],
  128. pcf_int[1], pcf_int[2], pcf_int[3], pcf_int[4]);
  129. /* Some revisions of the chip don't have a 8s standby mode on
  130. * ONKEY1S press. We try to manually do it in such cases. */
  131. if ((pcf_int[0] & PCF50633_INT1_SECOND) && pcf->onkey1s_held) {
  132. dev_info(pcf->dev, "ONKEY1S held for %d secs\n",
  133. pcf->onkey1s_held);
  134. if (pcf->onkey1s_held++ == PCF50633_ONKEY1S_TIMEOUT)
  135. if (pcf->pdata->force_shutdown)
  136. pcf->pdata->force_shutdown(pcf);
  137. }
  138. if (pcf_int[2] & PCF50633_INT3_ONKEY1S) {
  139. dev_info(pcf->dev, "ONKEY1S held\n");
  140. pcf->onkey1s_held = 1 ;
  141. /* Unmask IRQ_SECOND */
  142. pcf50633_reg_clear_bits(pcf, PCF50633_REG_INT1M,
  143. PCF50633_INT1_SECOND);
  144. /* Unmask IRQ_ONKEYR */
  145. pcf50633_reg_clear_bits(pcf, PCF50633_REG_INT2M,
  146. PCF50633_INT2_ONKEYR);
  147. }
  148. if ((pcf_int[1] & PCF50633_INT2_ONKEYR) && pcf->onkey1s_held) {
  149. pcf->onkey1s_held = 0;
  150. /* Mask SECOND and ONKEYR interrupts */
  151. if (pcf->mask_regs[0] & PCF50633_INT1_SECOND)
  152. pcf50633_reg_set_bit_mask(pcf,
  153. PCF50633_REG_INT1M,
  154. PCF50633_INT1_SECOND,
  155. PCF50633_INT1_SECOND);
  156. if (pcf->mask_regs[1] & PCF50633_INT2_ONKEYR)
  157. pcf50633_reg_set_bit_mask(pcf,
  158. PCF50633_REG_INT2M,
  159. PCF50633_INT2_ONKEYR,
  160. PCF50633_INT2_ONKEYR);
  161. }
  162. /* Have we just resumed ? */
  163. if (pcf->is_suspended) {
  164. pcf->is_suspended = 0;
  165. /* Set the resume reason filtering out non resumers */
  166. for (i = 0; i < ARRAY_SIZE(pcf_int); i++)
  167. pcf->resume_reason[i] = pcf_int[i] &
  168. pcf->pdata->resumers[i];
  169. /* Make sure we don't pass on any ONKEY events to
  170. * userspace now */
  171. pcf_int[1] &= ~(PCF50633_INT2_ONKEYR | PCF50633_INT2_ONKEYF);
  172. }
  173. for (i = 0; i < ARRAY_SIZE(pcf_int); i++) {
  174. /* Unset masked interrupts */
  175. pcf_int[i] &= ~pcf->mask_regs[i];
  176. for (j = 0; j < 8 ; j++)
  177. if (pcf_int[i] & (1 << j))
  178. pcf50633_irq_call_handler(pcf, (i * 8) + j);
  179. }
  180. out:
  181. return IRQ_HANDLED;
  182. }
  183. #ifdef CONFIG_PM
  184. int pcf50633_irq_suspend(struct pcf50633 *pcf)
  185. {
  186. int ret;
  187. int i;
  188. u8 res[5];
  189. /* Make sure our interrupt handlers are not called
  190. * henceforth */
  191. disable_irq(pcf->irq);
  192. /* Save the masks */
  193. ret = pcf50633_read_block(pcf, PCF50633_REG_INT1M,
  194. ARRAY_SIZE(pcf->suspend_irq_masks),
  195. pcf->suspend_irq_masks);
  196. if (ret < 0) {
  197. dev_err(pcf->dev, "error saving irq masks\n");
  198. goto out;
  199. }
  200. /* Write wakeup irq masks */
  201. for (i = 0; i < ARRAY_SIZE(res); i++)
  202. res[i] = ~pcf->pdata->resumers[i];
  203. ret = pcf50633_write_block(pcf, PCF50633_REG_INT1M,
  204. ARRAY_SIZE(res), &res[0]);
  205. if (ret < 0) {
  206. dev_err(pcf->dev, "error writing wakeup irq masks\n");
  207. goto out;
  208. }
  209. pcf->is_suspended = 1;
  210. out:
  211. return ret;
  212. }
  213. int pcf50633_irq_resume(struct pcf50633 *pcf)
  214. {
  215. int ret;
  216. /* Write the saved mask registers */
  217. ret = pcf50633_write_block(pcf, PCF50633_REG_INT1M,
  218. ARRAY_SIZE(pcf->suspend_irq_masks),
  219. pcf->suspend_irq_masks);
  220. if (ret < 0)
  221. dev_err(pcf->dev, "Error restoring saved suspend masks\n");
  222. enable_irq(pcf->irq);
  223. return ret;
  224. }
  225. #endif
  226. int pcf50633_irq_init(struct pcf50633 *pcf, int irq)
  227. {
  228. int ret;
  229. pcf->irq = irq;
  230. /* Enable all interrupts except RTC SECOND */
  231. pcf->mask_regs[0] = 0x80;
  232. pcf50633_reg_write(pcf, PCF50633_REG_INT1M, pcf->mask_regs[0]);
  233. pcf50633_reg_write(pcf, PCF50633_REG_INT2M, 0x00);
  234. pcf50633_reg_write(pcf, PCF50633_REG_INT3M, 0x00);
  235. pcf50633_reg_write(pcf, PCF50633_REG_INT4M, 0x00);
  236. pcf50633_reg_write(pcf, PCF50633_REG_INT5M, 0x00);
  237. ret = request_threaded_irq(irq, NULL, pcf50633_irq,
  238. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  239. "pcf50633", pcf);
  240. if (ret)
  241. dev_err(pcf->dev, "Failed to request IRQ %d\n", ret);
  242. if (enable_irq_wake(irq) < 0)
  243. dev_err(pcf->dev, "IRQ %u cannot be enabled as wake-up source"
  244. "in this hardware revision", irq);
  245. return ret;
  246. }
  247. void pcf50633_irq_free(struct pcf50633 *pcf)
  248. {
  249. free_irq(pcf->irq, pcf);
  250. }