db8500-prcmu-regs.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Copyright (C) STMicroelectronics 2009
  3. * Copyright (C) ST-Ericsson SA 2010
  4. *
  5. * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
  6. * Author: Sundar Iyer <sundar.iyer@stericsson.com>
  7. *
  8. * License Terms: GNU General Public License v2
  9. *
  10. * PRCM Unit registers
  11. */
  12. #ifndef __DB8500_PRCMU_REGS_H
  13. #define __DB8500_PRCMU_REGS_H
  14. #include <linux/bitops.h>
  15. #include <mach/hardware.h>
  16. #define BITS(_start, _end) ((BIT(_end) - BIT(_start)) + BIT(_end))
  17. #define PRCM_ARM_PLLDIVPS 0x118
  18. #define PRCM_ARM_PLLDIVPS_ARM_BRM_RATE BITS(0, 5)
  19. #define PRCM_ARM_PLLDIVPS_MAX_MASK 0xF
  20. #define PRCM_PLLARM_LOCKP 0x0A8
  21. #define PRCM_PLLARM_LOCKP_PRCM_PLLARM_LOCKP3 BIT(1)
  22. #define PRCM_ARM_CHGCLKREQ 0x114
  23. #define PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ BIT(0)
  24. #define PRCM_PLLARM_ENABLE 0x98
  25. #define PRCM_PLLARM_ENABLE_PRCM_PLLARM_ENABLE BIT(0)
  26. #define PRCM_PLLARM_ENABLE_PRCM_PLLARM_COUNTON BIT(8)
  27. #define PRCM_ARMCLKFIX_MGT 0x0
  28. #define PRCM_A9_RESETN_CLR 0x1f4
  29. #define PRCM_A9_RESETN_SET 0x1f0
  30. #define PRCM_ARM_LS_CLAMP 0x30C
  31. #define PRCM_SRAM_A9 0x308
  32. /* ARM WFI Standby signal register */
  33. #define PRCM_ARM_WFI_STANDBY 0x130
  34. #define PRCM_IOCR 0x310
  35. #define PRCM_IOCR_IOFORCE BIT(0)
  36. /* CPU mailbox registers */
  37. #define PRCM_MBOX_CPU_VAL 0x0FC
  38. #define PRCM_MBOX_CPU_SET 0x100
  39. /* Dual A9 core interrupt management unit registers */
  40. #define PRCM_A9_MASK_REQ 0x328
  41. #define PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ BIT(0)
  42. #define PRCM_A9_MASK_ACK 0x32C
  43. #define PRCM_ARMITMSK31TO0 0x11C
  44. #define PRCM_ARMITMSK63TO32 0x120
  45. #define PRCM_ARMITMSK95TO64 0x124
  46. #define PRCM_ARMITMSK127TO96 0x128
  47. #define PRCM_POWER_STATE_VAL 0x25C
  48. #define PRCM_ARMITVAL31TO0 0x260
  49. #define PRCM_ARMITVAL63TO32 0x264
  50. #define PRCM_ARMITVAL95TO64 0x268
  51. #define PRCM_ARMITVAL127TO96 0x26C
  52. #define PRCM_HOSTACCESS_REQ 0x334
  53. #define PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ BIT(0)
  54. #define PRCM_ARM_IT1_CLR 0x48C
  55. #define PRCM_ARM_IT1_VAL 0x494
  56. #define PRCM_ITSTATUS0 0x148
  57. #define PRCM_ITSTATUS1 0x150
  58. #define PRCM_ITSTATUS2 0x158
  59. #define PRCM_ITSTATUS3 0x160
  60. #define PRCM_ITSTATUS4 0x168
  61. #define PRCM_ITSTATUS5 0x484
  62. #define PRCM_ITCLEAR5 0x488
  63. #define PRCM_ARMIT_MASKXP70_IT 0x1018
  64. /* System reset register */
  65. #define PRCM_APE_SOFTRST 0x228
  66. /* Level shifter and clamp control registers */
  67. #define PRCM_MMIP_LS_CLAMP_SET 0x420
  68. #define PRCM_MMIP_LS_CLAMP_CLR 0x424
  69. /* PRCMU HW semaphore */
  70. #define PRCM_SEM 0x400
  71. #define PRCM_SEM_PRCM_SEM BIT(0)
  72. /* PRCMU clock/PLL/reset registers */
  73. #define PRCM_PLLDSI_FREQ 0x500
  74. #define PRCM_PLLDSI_ENABLE 0x504
  75. #define PRCM_PLLDSI_LOCKP 0x508
  76. #define PRCM_DSI_PLLOUT_SEL 0x530
  77. #define PRCM_DSITVCLK_DIV 0x52C
  78. #define PRCM_APE_RESETN_SET 0x1E4
  79. #define PRCM_APE_RESETN_CLR 0x1E8
  80. #define PRCM_TCR 0x1C8
  81. #define PRCM_TCR_TENSEL_MASK BITS(0, 7)
  82. #define PRCM_TCR_STOP_TIMERS BIT(16)
  83. #define PRCM_TCR_DOZE_MODE BIT(17)
  84. #define PRCM_CLKOCR 0x1CC
  85. #define PRCM_CLKOCR_CLKODIV0_SHIFT 0
  86. #define PRCM_CLKOCR_CLKODIV0_MASK BITS(0, 5)
  87. #define PRCM_CLKOCR_CLKOSEL0_SHIFT 6
  88. #define PRCM_CLKOCR_CLKOSEL0_MASK BITS(6, 8)
  89. #define PRCM_CLKOCR_CLKODIV1_SHIFT 16
  90. #define PRCM_CLKOCR_CLKODIV1_MASK BITS(16, 21)
  91. #define PRCM_CLKOCR_CLKOSEL1_SHIFT 22
  92. #define PRCM_CLKOCR_CLKOSEL1_MASK BITS(22, 24)
  93. #define PRCM_CLKOCR_CLK1TYPE BIT(28)
  94. #define PRCM_SGACLK_MGT 0x014
  95. #define PRCM_UARTCLK_MGT 0x018
  96. #define PRCM_MSP02CLK_MGT 0x01C
  97. #define PRCM_MSP1CLK_MGT 0x288
  98. #define PRCM_I2CCLK_MGT 0x020
  99. #define PRCM_SDMMCCLK_MGT 0x024
  100. #define PRCM_SLIMCLK_MGT 0x028
  101. #define PRCM_PER1CLK_MGT 0x02C
  102. #define PRCM_PER2CLK_MGT 0x030
  103. #define PRCM_PER3CLK_MGT 0x034
  104. #define PRCM_PER5CLK_MGT 0x038
  105. #define PRCM_PER6CLK_MGT 0x03C
  106. #define PRCM_PER7CLK_MGT 0x040
  107. #define PRCM_LCDCLK_MGT 0x044
  108. #define PRCM_BMLCLK_MGT 0x04C
  109. #define PRCM_HSITXCLK_MGT 0x050
  110. #define PRCM_HSIRXCLK_MGT 0x054
  111. #define PRCM_HDMICLK_MGT 0x058
  112. #define PRCM_APEATCLK_MGT 0x05C
  113. #define PRCM_APETRACECLK_MGT 0x060
  114. #define PRCM_MCDECLK_MGT 0x064
  115. #define PRCM_IPI2CCLK_MGT 0x068
  116. #define PRCM_DSIALTCLK_MGT 0x06C
  117. #define PRCM_DMACLK_MGT 0x074
  118. #define PRCM_B2R2CLK_MGT 0x078
  119. #define PRCM_TVCLK_MGT 0x07C
  120. #define PRCM_UNIPROCLK_MGT 0x278
  121. #define PRCM_SSPCLK_MGT 0x280
  122. #define PRCM_RNGCLK_MGT 0x284
  123. #define PRCM_UICCCLK_MGT 0x27C
  124. #define PRCM_CLK_MGT_CLKPLLDIV_MASK BITS(0, 4)
  125. #define PRCM_CLK_MGT_CLKPLLSW_MASK BITS(5, 7)
  126. #define PRCM_CLK_MGT_CLKEN BIT(8)
  127. /* ePOD and memory power signal control registers */
  128. #define PRCM_EPOD_C_SET 0x410
  129. #define PRCM_SRAM_LS_SLEEP 0x304
  130. /* Debug power control unit registers */
  131. #define PRCM_POWER_STATE_SET 0x254
  132. /* Miscellaneous unit registers */
  133. #define PRCM_DSI_SW_RESET 0x324
  134. #define PRCM_GPIOCR 0x138
  135. /* GPIOCR register */
  136. #define PRCM_GPIOCR_SPI2_SELECT BIT(23)
  137. #define PRCM_DDR_SUBSYS_APE_MINBW 0x438
  138. #endif /* __DB8500_PRCMU_REGS_H */