cxd2820r_core.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. /*
  2. * Sony CXD2820R demodulator driver
  3. *
  4. * Copyright (C) 2010 Antti Palosaari <crope@iki.fi>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "cxd2820r_priv.h"
  21. int cxd2820r_debug;
  22. module_param_named(debug, cxd2820r_debug, int, 0644);
  23. MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
  24. /* write multiple registers */
  25. static int cxd2820r_wr_regs_i2c(struct cxd2820r_priv *priv, u8 i2c, u8 reg,
  26. u8 *val, int len)
  27. {
  28. int ret;
  29. u8 buf[len+1];
  30. struct i2c_msg msg[1] = {
  31. {
  32. .addr = i2c,
  33. .flags = 0,
  34. .len = sizeof(buf),
  35. .buf = buf,
  36. }
  37. };
  38. buf[0] = reg;
  39. memcpy(&buf[1], val, len);
  40. ret = i2c_transfer(priv->i2c, msg, 1);
  41. if (ret == 1) {
  42. ret = 0;
  43. } else {
  44. warn("i2c wr failed ret:%d reg:%02x len:%d", ret, reg, len);
  45. ret = -EREMOTEIO;
  46. }
  47. return ret;
  48. }
  49. /* read multiple registers */
  50. static int cxd2820r_rd_regs_i2c(struct cxd2820r_priv *priv, u8 i2c, u8 reg,
  51. u8 *val, int len)
  52. {
  53. int ret;
  54. u8 buf[len];
  55. struct i2c_msg msg[2] = {
  56. {
  57. .addr = i2c,
  58. .flags = 0,
  59. .len = 1,
  60. .buf = &reg,
  61. }, {
  62. .addr = i2c,
  63. .flags = I2C_M_RD,
  64. .len = sizeof(buf),
  65. .buf = buf,
  66. }
  67. };
  68. ret = i2c_transfer(priv->i2c, msg, 2);
  69. if (ret == 2) {
  70. memcpy(val, buf, len);
  71. ret = 0;
  72. } else {
  73. warn("i2c rd failed ret:%d reg:%02x len:%d", ret, reg, len);
  74. ret = -EREMOTEIO;
  75. }
  76. return ret;
  77. }
  78. /* write multiple registers */
  79. int cxd2820r_wr_regs(struct cxd2820r_priv *priv, u32 reginfo, u8 *val,
  80. int len)
  81. {
  82. int ret;
  83. u8 i2c_addr;
  84. u8 reg = (reginfo >> 0) & 0xff;
  85. u8 bank = (reginfo >> 8) & 0xff;
  86. u8 i2c = (reginfo >> 16) & 0x01;
  87. /* select I2C */
  88. if (i2c)
  89. i2c_addr = priv->cfg.i2c_address | (1 << 1); /* DVB-C */
  90. else
  91. i2c_addr = priv->cfg.i2c_address; /* DVB-T/T2 */
  92. /* switch bank if needed */
  93. if (bank != priv->bank[i2c]) {
  94. ret = cxd2820r_wr_regs_i2c(priv, i2c_addr, 0x00, &bank, 1);
  95. if (ret)
  96. return ret;
  97. priv->bank[i2c] = bank;
  98. }
  99. return cxd2820r_wr_regs_i2c(priv, i2c_addr, reg, val, len);
  100. }
  101. /* read multiple registers */
  102. int cxd2820r_rd_regs(struct cxd2820r_priv *priv, u32 reginfo, u8 *val,
  103. int len)
  104. {
  105. int ret;
  106. u8 i2c_addr;
  107. u8 reg = (reginfo >> 0) & 0xff;
  108. u8 bank = (reginfo >> 8) & 0xff;
  109. u8 i2c = (reginfo >> 16) & 0x01;
  110. /* select I2C */
  111. if (i2c)
  112. i2c_addr = priv->cfg.i2c_address | (1 << 1); /* DVB-C */
  113. else
  114. i2c_addr = priv->cfg.i2c_address; /* DVB-T/T2 */
  115. /* switch bank if needed */
  116. if (bank != priv->bank[i2c]) {
  117. ret = cxd2820r_wr_regs_i2c(priv, i2c_addr, 0x00, &bank, 1);
  118. if (ret)
  119. return ret;
  120. priv->bank[i2c] = bank;
  121. }
  122. return cxd2820r_rd_regs_i2c(priv, i2c_addr, reg, val, len);
  123. }
  124. /* write single register */
  125. int cxd2820r_wr_reg(struct cxd2820r_priv *priv, u32 reg, u8 val)
  126. {
  127. return cxd2820r_wr_regs(priv, reg, &val, 1);
  128. }
  129. /* read single register */
  130. int cxd2820r_rd_reg(struct cxd2820r_priv *priv, u32 reg, u8 *val)
  131. {
  132. return cxd2820r_rd_regs(priv, reg, val, 1);
  133. }
  134. /* write single register with mask */
  135. int cxd2820r_wr_reg_mask(struct cxd2820r_priv *priv, u32 reg, u8 val,
  136. u8 mask)
  137. {
  138. int ret;
  139. u8 tmp;
  140. /* no need for read if whole reg is written */
  141. if (mask != 0xff) {
  142. ret = cxd2820r_rd_reg(priv, reg, &tmp);
  143. if (ret)
  144. return ret;
  145. val &= mask;
  146. tmp &= ~mask;
  147. val |= tmp;
  148. }
  149. return cxd2820r_wr_reg(priv, reg, val);
  150. }
  151. int cxd2820r_gpio(struct dvb_frontend *fe)
  152. {
  153. struct cxd2820r_priv *priv = fe->demodulator_priv;
  154. int ret, i;
  155. u8 *gpio, tmp0, tmp1;
  156. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  157. switch (fe->dtv_property_cache.delivery_system) {
  158. case SYS_DVBT:
  159. gpio = priv->cfg.gpio_dvbt;
  160. break;
  161. case SYS_DVBT2:
  162. gpio = priv->cfg.gpio_dvbt2;
  163. break;
  164. case SYS_DVBC_ANNEX_AC:
  165. gpio = priv->cfg.gpio_dvbc;
  166. break;
  167. default:
  168. ret = -EINVAL;
  169. goto error;
  170. }
  171. /* update GPIOs only when needed */
  172. if (!memcmp(gpio, priv->gpio, sizeof(priv->gpio)))
  173. return 0;
  174. tmp0 = 0x00;
  175. tmp1 = 0x00;
  176. for (i = 0; i < sizeof(priv->gpio); i++) {
  177. /* enable / disable */
  178. if (gpio[i] & CXD2820R_GPIO_E)
  179. tmp0 |= (2 << 6) >> (2 * i);
  180. else
  181. tmp0 |= (1 << 6) >> (2 * i);
  182. /* input / output */
  183. if (gpio[i] & CXD2820R_GPIO_I)
  184. tmp1 |= (1 << (3 + i));
  185. else
  186. tmp1 |= (0 << (3 + i));
  187. /* high / low */
  188. if (gpio[i] & CXD2820R_GPIO_H)
  189. tmp1 |= (1 << (0 + i));
  190. else
  191. tmp1 |= (0 << (0 + i));
  192. dbg("%s: GPIO i=%d %02x %02x", __func__, i, tmp0, tmp1);
  193. }
  194. dbg("%s: wr gpio=%02x %02x", __func__, tmp0, tmp1);
  195. /* write bits [7:2] */
  196. ret = cxd2820r_wr_reg_mask(priv, 0x00089, tmp0, 0xfc);
  197. if (ret)
  198. goto error;
  199. /* write bits [5:0] */
  200. ret = cxd2820r_wr_reg_mask(priv, 0x0008e, tmp1, 0x3f);
  201. if (ret)
  202. goto error;
  203. memcpy(priv->gpio, gpio, sizeof(priv->gpio));
  204. return ret;
  205. error:
  206. dbg("%s: failed:%d", __func__, ret);
  207. return ret;
  208. }
  209. /* lock FE */
  210. static int cxd2820r_lock(struct cxd2820r_priv *priv, int active_fe)
  211. {
  212. int ret = 0;
  213. dbg("%s: active_fe=%d", __func__, active_fe);
  214. mutex_lock(&priv->fe_lock);
  215. /* -1=NONE, 0=DVB-T/T2, 1=DVB-C */
  216. if (priv->active_fe == active_fe)
  217. ;
  218. else if (priv->active_fe == -1)
  219. priv->active_fe = active_fe;
  220. else
  221. ret = -EBUSY;
  222. mutex_unlock(&priv->fe_lock);
  223. return ret;
  224. }
  225. /* unlock FE */
  226. static void cxd2820r_unlock(struct cxd2820r_priv *priv, int active_fe)
  227. {
  228. dbg("%s: active_fe=%d", __func__, active_fe);
  229. mutex_lock(&priv->fe_lock);
  230. /* -1=NONE, 0=DVB-T/T2, 1=DVB-C */
  231. if (priv->active_fe == active_fe)
  232. priv->active_fe = -1;
  233. mutex_unlock(&priv->fe_lock);
  234. return;
  235. }
  236. /* 64 bit div with round closest, like DIV_ROUND_CLOSEST but 64 bit */
  237. u32 cxd2820r_div_u64_round_closest(u64 dividend, u32 divisor)
  238. {
  239. return div_u64(dividend + (divisor / 2), divisor);
  240. }
  241. static int cxd2820r_set_frontend(struct dvb_frontend *fe,
  242. struct dvb_frontend_parameters *p)
  243. {
  244. struct cxd2820r_priv *priv = fe->demodulator_priv;
  245. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  246. int ret;
  247. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  248. if (fe->ops.info.type == FE_OFDM) {
  249. /* DVB-T/T2 */
  250. ret = cxd2820r_lock(priv, 0);
  251. if (ret)
  252. return ret;
  253. switch (priv->delivery_system) {
  254. case SYS_UNDEFINED:
  255. if (c->delivery_system == SYS_DVBT) {
  256. /* SLEEP => DVB-T */
  257. ret = cxd2820r_set_frontend_t(fe, p);
  258. } else {
  259. /* SLEEP => DVB-T2 */
  260. ret = cxd2820r_set_frontend_t2(fe, p);
  261. }
  262. break;
  263. case SYS_DVBT:
  264. if (c->delivery_system == SYS_DVBT) {
  265. /* DVB-T => DVB-T */
  266. ret = cxd2820r_set_frontend_t(fe, p);
  267. } else if (c->delivery_system == SYS_DVBT2) {
  268. /* DVB-T => DVB-T2 */
  269. ret = cxd2820r_sleep_t(fe);
  270. ret = cxd2820r_set_frontend_t2(fe, p);
  271. }
  272. break;
  273. case SYS_DVBT2:
  274. if (c->delivery_system == SYS_DVBT2) {
  275. /* DVB-T2 => DVB-T2 */
  276. ret = cxd2820r_set_frontend_t2(fe, p);
  277. } else if (c->delivery_system == SYS_DVBT) {
  278. /* DVB-T2 => DVB-T */
  279. ret = cxd2820r_sleep_t2(fe);
  280. ret = cxd2820r_set_frontend_t(fe, p);
  281. }
  282. break;
  283. default:
  284. dbg("%s: error state=%d", __func__,
  285. priv->delivery_system);
  286. ret = -EINVAL;
  287. }
  288. } else {
  289. /* DVB-C */
  290. ret = cxd2820r_lock(priv, 1);
  291. if (ret)
  292. return ret;
  293. ret = cxd2820r_set_frontend_c(fe, p);
  294. }
  295. return ret;
  296. }
  297. static int cxd2820r_read_status(struct dvb_frontend *fe, fe_status_t *status)
  298. {
  299. struct cxd2820r_priv *priv = fe->demodulator_priv;
  300. int ret;
  301. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  302. if (fe->ops.info.type == FE_OFDM) {
  303. /* DVB-T/T2 */
  304. ret = cxd2820r_lock(priv, 0);
  305. if (ret)
  306. return ret;
  307. switch (fe->dtv_property_cache.delivery_system) {
  308. case SYS_DVBT:
  309. ret = cxd2820r_read_status_t(fe, status);
  310. break;
  311. case SYS_DVBT2:
  312. ret = cxd2820r_read_status_t2(fe, status);
  313. break;
  314. default:
  315. ret = -EINVAL;
  316. }
  317. } else {
  318. /* DVB-C */
  319. ret = cxd2820r_lock(priv, 1);
  320. if (ret)
  321. return ret;
  322. ret = cxd2820r_read_status_c(fe, status);
  323. }
  324. return ret;
  325. }
  326. static int cxd2820r_get_frontend(struct dvb_frontend *fe,
  327. struct dvb_frontend_parameters *p)
  328. {
  329. struct cxd2820r_priv *priv = fe->demodulator_priv;
  330. int ret;
  331. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  332. if (fe->ops.info.type == FE_OFDM) {
  333. /* DVB-T/T2 */
  334. ret = cxd2820r_lock(priv, 0);
  335. if (ret)
  336. return ret;
  337. switch (fe->dtv_property_cache.delivery_system) {
  338. case SYS_DVBT:
  339. ret = cxd2820r_get_frontend_t(fe, p);
  340. break;
  341. case SYS_DVBT2:
  342. ret = cxd2820r_get_frontend_t2(fe, p);
  343. break;
  344. default:
  345. ret = -EINVAL;
  346. }
  347. } else {
  348. /* DVB-C */
  349. ret = cxd2820r_lock(priv, 1);
  350. if (ret)
  351. return ret;
  352. ret = cxd2820r_get_frontend_c(fe, p);
  353. }
  354. return ret;
  355. }
  356. static int cxd2820r_read_ber(struct dvb_frontend *fe, u32 *ber)
  357. {
  358. struct cxd2820r_priv *priv = fe->demodulator_priv;
  359. int ret;
  360. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  361. if (fe->ops.info.type == FE_OFDM) {
  362. /* DVB-T/T2 */
  363. ret = cxd2820r_lock(priv, 0);
  364. if (ret)
  365. return ret;
  366. switch (fe->dtv_property_cache.delivery_system) {
  367. case SYS_DVBT:
  368. ret = cxd2820r_read_ber_t(fe, ber);
  369. break;
  370. case SYS_DVBT2:
  371. ret = cxd2820r_read_ber_t2(fe, ber);
  372. break;
  373. default:
  374. ret = -EINVAL;
  375. }
  376. } else {
  377. /* DVB-C */
  378. ret = cxd2820r_lock(priv, 1);
  379. if (ret)
  380. return ret;
  381. ret = cxd2820r_read_ber_c(fe, ber);
  382. }
  383. return ret;
  384. }
  385. static int cxd2820r_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  386. {
  387. struct cxd2820r_priv *priv = fe->demodulator_priv;
  388. int ret;
  389. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  390. if (fe->ops.info.type == FE_OFDM) {
  391. /* DVB-T/T2 */
  392. ret = cxd2820r_lock(priv, 0);
  393. if (ret)
  394. return ret;
  395. switch (fe->dtv_property_cache.delivery_system) {
  396. case SYS_DVBT:
  397. ret = cxd2820r_read_signal_strength_t(fe, strength);
  398. break;
  399. case SYS_DVBT2:
  400. ret = cxd2820r_read_signal_strength_t2(fe, strength);
  401. break;
  402. default:
  403. ret = -EINVAL;
  404. }
  405. } else {
  406. /* DVB-C */
  407. ret = cxd2820r_lock(priv, 1);
  408. if (ret)
  409. return ret;
  410. ret = cxd2820r_read_signal_strength_c(fe, strength);
  411. }
  412. return ret;
  413. }
  414. static int cxd2820r_read_snr(struct dvb_frontend *fe, u16 *snr)
  415. {
  416. struct cxd2820r_priv *priv = fe->demodulator_priv;
  417. int ret;
  418. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  419. if (fe->ops.info.type == FE_OFDM) {
  420. /* DVB-T/T2 */
  421. ret = cxd2820r_lock(priv, 0);
  422. if (ret)
  423. return ret;
  424. switch (fe->dtv_property_cache.delivery_system) {
  425. case SYS_DVBT:
  426. ret = cxd2820r_read_snr_t(fe, snr);
  427. break;
  428. case SYS_DVBT2:
  429. ret = cxd2820r_read_snr_t2(fe, snr);
  430. break;
  431. default:
  432. ret = -EINVAL;
  433. }
  434. } else {
  435. /* DVB-C */
  436. ret = cxd2820r_lock(priv, 1);
  437. if (ret)
  438. return ret;
  439. ret = cxd2820r_read_snr_c(fe, snr);
  440. }
  441. return ret;
  442. }
  443. static int cxd2820r_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  444. {
  445. struct cxd2820r_priv *priv = fe->demodulator_priv;
  446. int ret;
  447. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  448. if (fe->ops.info.type == FE_OFDM) {
  449. /* DVB-T/T2 */
  450. ret = cxd2820r_lock(priv, 0);
  451. if (ret)
  452. return ret;
  453. switch (fe->dtv_property_cache.delivery_system) {
  454. case SYS_DVBT:
  455. ret = cxd2820r_read_ucblocks_t(fe, ucblocks);
  456. break;
  457. case SYS_DVBT2:
  458. ret = cxd2820r_read_ucblocks_t2(fe, ucblocks);
  459. break;
  460. default:
  461. ret = -EINVAL;
  462. }
  463. } else {
  464. /* DVB-C */
  465. ret = cxd2820r_lock(priv, 1);
  466. if (ret)
  467. return ret;
  468. ret = cxd2820r_read_ucblocks_c(fe, ucblocks);
  469. }
  470. return ret;
  471. }
  472. static int cxd2820r_init(struct dvb_frontend *fe)
  473. {
  474. struct cxd2820r_priv *priv = fe->demodulator_priv;
  475. int ret;
  476. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  477. priv->delivery_system = SYS_UNDEFINED;
  478. /* delivery system is unknown at that (init) phase */
  479. if (fe->ops.info.type == FE_OFDM) {
  480. /* DVB-T/T2 */
  481. ret = cxd2820r_lock(priv, 0);
  482. if (ret)
  483. return ret;
  484. ret = cxd2820r_init_t(fe);
  485. } else {
  486. /* DVB-C */
  487. ret = cxd2820r_lock(priv, 1);
  488. if (ret)
  489. return ret;
  490. ret = cxd2820r_init_c(fe);
  491. }
  492. return ret;
  493. }
  494. static int cxd2820r_sleep(struct dvb_frontend *fe)
  495. {
  496. struct cxd2820r_priv *priv = fe->demodulator_priv;
  497. int ret;
  498. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  499. if (fe->ops.info.type == FE_OFDM) {
  500. /* DVB-T/T2 */
  501. ret = cxd2820r_lock(priv, 0);
  502. if (ret)
  503. return ret;
  504. switch (fe->dtv_property_cache.delivery_system) {
  505. case SYS_DVBT:
  506. ret = cxd2820r_sleep_t(fe);
  507. break;
  508. case SYS_DVBT2:
  509. ret = cxd2820r_sleep_t2(fe);
  510. break;
  511. default:
  512. ret = -EINVAL;
  513. }
  514. cxd2820r_unlock(priv, 0);
  515. } else {
  516. /* DVB-C */
  517. ret = cxd2820r_lock(priv, 1);
  518. if (ret)
  519. return ret;
  520. ret = cxd2820r_sleep_c(fe);
  521. cxd2820r_unlock(priv, 1);
  522. }
  523. return ret;
  524. }
  525. static int cxd2820r_get_tune_settings(struct dvb_frontend *fe,
  526. struct dvb_frontend_tune_settings *s)
  527. {
  528. struct cxd2820r_priv *priv = fe->demodulator_priv;
  529. int ret;
  530. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  531. if (fe->ops.info.type == FE_OFDM) {
  532. /* DVB-T/T2 */
  533. ret = cxd2820r_lock(priv, 0);
  534. if (ret)
  535. return ret;
  536. switch (fe->dtv_property_cache.delivery_system) {
  537. case SYS_DVBT:
  538. ret = cxd2820r_get_tune_settings_t(fe, s);
  539. break;
  540. case SYS_DVBT2:
  541. ret = cxd2820r_get_tune_settings_t2(fe, s);
  542. break;
  543. default:
  544. ret = -EINVAL;
  545. }
  546. } else {
  547. /* DVB-C */
  548. ret = cxd2820r_lock(priv, 1);
  549. if (ret)
  550. return ret;
  551. ret = cxd2820r_get_tune_settings_c(fe, s);
  552. }
  553. return ret;
  554. }
  555. static enum dvbfe_search cxd2820r_search(struct dvb_frontend *fe,
  556. struct dvb_frontend_parameters *p)
  557. {
  558. struct cxd2820r_priv *priv = fe->demodulator_priv;
  559. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  560. int ret, i;
  561. fe_status_t status = 0;
  562. dbg("%s: delsys=%d", __func__, fe->dtv_property_cache.delivery_system);
  563. /* switch between DVB-T and DVB-T2 when tune fails */
  564. if (priv->last_tune_failed) {
  565. if (priv->delivery_system == SYS_DVBT)
  566. c->delivery_system = SYS_DVBT2;
  567. else
  568. c->delivery_system = SYS_DVBT;
  569. }
  570. /* set frontend */
  571. ret = cxd2820r_set_frontend(fe, p);
  572. if (ret)
  573. goto error;
  574. /* frontend lock wait loop count */
  575. switch (priv->delivery_system) {
  576. case SYS_DVBT:
  577. i = 20;
  578. break;
  579. case SYS_DVBT2:
  580. i = 40;
  581. break;
  582. case SYS_UNDEFINED:
  583. default:
  584. i = 0;
  585. break;
  586. }
  587. /* wait frontend lock */
  588. for (; i > 0; i--) {
  589. dbg("%s: LOOP=%d", __func__, i);
  590. msleep(50);
  591. ret = cxd2820r_read_status(fe, &status);
  592. if (ret)
  593. goto error;
  594. if (status & FE_HAS_SIGNAL)
  595. break;
  596. }
  597. /* check if we have a valid signal */
  598. if (status) {
  599. priv->last_tune_failed = 0;
  600. return DVBFE_ALGO_SEARCH_SUCCESS;
  601. } else {
  602. priv->last_tune_failed = 1;
  603. return DVBFE_ALGO_SEARCH_AGAIN;
  604. }
  605. error:
  606. dbg("%s: failed:%d", __func__, ret);
  607. return DVBFE_ALGO_SEARCH_ERROR;
  608. }
  609. static int cxd2820r_get_frontend_algo(struct dvb_frontend *fe)
  610. {
  611. return DVBFE_ALGO_CUSTOM;
  612. }
  613. static void cxd2820r_release(struct dvb_frontend *fe)
  614. {
  615. struct cxd2820r_priv *priv = fe->demodulator_priv;
  616. dbg("%s", __func__);
  617. if (fe->ops.info.type == FE_OFDM) {
  618. i2c_del_adapter(&priv->tuner_i2c_adapter);
  619. kfree(priv);
  620. }
  621. return;
  622. }
  623. static u32 cxd2820r_tuner_i2c_func(struct i2c_adapter *adapter)
  624. {
  625. return I2C_FUNC_I2C;
  626. }
  627. static int cxd2820r_tuner_i2c_xfer(struct i2c_adapter *i2c_adap,
  628. struct i2c_msg msg[], int num)
  629. {
  630. struct cxd2820r_priv *priv = i2c_get_adapdata(i2c_adap);
  631. u8 obuf[msg[0].len + 2];
  632. struct i2c_msg msg2[2] = {
  633. {
  634. .addr = priv->cfg.i2c_address,
  635. .flags = 0,
  636. .len = sizeof(obuf),
  637. .buf = obuf,
  638. }, {
  639. .addr = priv->cfg.i2c_address,
  640. .flags = I2C_M_RD,
  641. .len = msg[1].len,
  642. .buf = msg[1].buf,
  643. }
  644. };
  645. obuf[0] = 0x09;
  646. obuf[1] = (msg[0].addr << 1);
  647. if (num == 2) { /* I2C read */
  648. obuf[1] = (msg[0].addr << 1) | I2C_M_RD; /* I2C RD flag */
  649. msg2[0].len = sizeof(obuf) - 1; /* maybe HW bug ? */
  650. }
  651. memcpy(&obuf[2], msg[0].buf, msg[0].len);
  652. return i2c_transfer(priv->i2c, msg2, num);
  653. }
  654. static struct i2c_algorithm cxd2820r_tuner_i2c_algo = {
  655. .master_xfer = cxd2820r_tuner_i2c_xfer,
  656. .functionality = cxd2820r_tuner_i2c_func,
  657. };
  658. struct i2c_adapter *cxd2820r_get_tuner_i2c_adapter(struct dvb_frontend *fe)
  659. {
  660. struct cxd2820r_priv *priv = fe->demodulator_priv;
  661. return &priv->tuner_i2c_adapter;
  662. }
  663. EXPORT_SYMBOL(cxd2820r_get_tuner_i2c_adapter);
  664. static struct dvb_frontend_ops cxd2820r_ops[2];
  665. struct dvb_frontend *cxd2820r_attach(const struct cxd2820r_config *cfg,
  666. struct i2c_adapter *i2c, struct dvb_frontend *fe)
  667. {
  668. int ret;
  669. struct cxd2820r_priv *priv = NULL;
  670. u8 tmp;
  671. if (fe == NULL) {
  672. /* FE0 */
  673. /* allocate memory for the internal priv */
  674. priv = kzalloc(sizeof(struct cxd2820r_priv), GFP_KERNEL);
  675. if (priv == NULL)
  676. goto error;
  677. /* setup the priv */
  678. priv->i2c = i2c;
  679. memcpy(&priv->cfg, cfg, sizeof(struct cxd2820r_config));
  680. mutex_init(&priv->fe_lock);
  681. priv->active_fe = -1; /* NONE */
  682. /* check if the demod is there */
  683. priv->bank[0] = priv->bank[1] = 0xff;
  684. ret = cxd2820r_rd_reg(priv, 0x000fd, &tmp);
  685. dbg("%s: chip id=%02x", __func__, tmp);
  686. if (ret || tmp != 0xe1)
  687. goto error;
  688. /* create frontends */
  689. memcpy(&priv->fe[0].ops, &cxd2820r_ops[0],
  690. sizeof(struct dvb_frontend_ops));
  691. memcpy(&priv->fe[1].ops, &cxd2820r_ops[1],
  692. sizeof(struct dvb_frontend_ops));
  693. priv->fe[0].demodulator_priv = priv;
  694. priv->fe[1].demodulator_priv = priv;
  695. /* create tuner i2c adapter */
  696. strlcpy(priv->tuner_i2c_adapter.name,
  697. "CXD2820R tuner I2C adapter",
  698. sizeof(priv->tuner_i2c_adapter.name));
  699. priv->tuner_i2c_adapter.algo = &cxd2820r_tuner_i2c_algo;
  700. priv->tuner_i2c_adapter.algo_data = NULL;
  701. i2c_set_adapdata(&priv->tuner_i2c_adapter, priv);
  702. if (i2c_add_adapter(&priv->tuner_i2c_adapter) < 0) {
  703. err("tuner I2C bus could not be initialized");
  704. goto error;
  705. }
  706. return &priv->fe[0];
  707. } else {
  708. /* FE1: FE0 given as pointer, just return FE1 we have
  709. * already created */
  710. priv = fe->demodulator_priv;
  711. return &priv->fe[1];
  712. }
  713. error:
  714. kfree(priv);
  715. return NULL;
  716. }
  717. EXPORT_SYMBOL(cxd2820r_attach);
  718. static struct dvb_frontend_ops cxd2820r_ops[2] = {
  719. {
  720. /* DVB-T/T2 */
  721. .info = {
  722. .name = "Sony CXD2820R (DVB-T/T2)",
  723. .type = FE_OFDM,
  724. .caps =
  725. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
  726. FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 |
  727. FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  728. FE_CAN_QPSK | FE_CAN_QAM_16 |
  729. FE_CAN_QAM_64 | FE_CAN_QAM_256 |
  730. FE_CAN_QAM_AUTO |
  731. FE_CAN_TRANSMISSION_MODE_AUTO |
  732. FE_CAN_GUARD_INTERVAL_AUTO |
  733. FE_CAN_HIERARCHY_AUTO |
  734. FE_CAN_MUTE_TS |
  735. FE_CAN_2G_MODULATION
  736. },
  737. .release = cxd2820r_release,
  738. .init = cxd2820r_init,
  739. .sleep = cxd2820r_sleep,
  740. .get_tune_settings = cxd2820r_get_tune_settings,
  741. .get_frontend = cxd2820r_get_frontend,
  742. .get_frontend_algo = cxd2820r_get_frontend_algo,
  743. .search = cxd2820r_search,
  744. .read_status = cxd2820r_read_status,
  745. .read_snr = cxd2820r_read_snr,
  746. .read_ber = cxd2820r_read_ber,
  747. .read_ucblocks = cxd2820r_read_ucblocks,
  748. .read_signal_strength = cxd2820r_read_signal_strength,
  749. },
  750. {
  751. /* DVB-C */
  752. .info = {
  753. .name = "Sony CXD2820R (DVB-C)",
  754. .type = FE_QAM,
  755. .caps =
  756. FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
  757. FE_CAN_QAM_128 | FE_CAN_QAM_256 |
  758. FE_CAN_FEC_AUTO
  759. },
  760. .release = cxd2820r_release,
  761. .init = cxd2820r_init,
  762. .sleep = cxd2820r_sleep,
  763. .get_tune_settings = cxd2820r_get_tune_settings,
  764. .set_frontend = cxd2820r_set_frontend,
  765. .get_frontend = cxd2820r_get_frontend,
  766. .read_status = cxd2820r_read_status,
  767. .read_snr = cxd2820r_read_snr,
  768. .read_ber = cxd2820r_read_ber,
  769. .read_ucblocks = cxd2820r_read_ucblocks,
  770. .read_signal_strength = cxd2820r_read_signal_strength,
  771. },
  772. };
  773. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  774. MODULE_DESCRIPTION("Sony CXD2820R demodulator driver");
  775. MODULE_LICENSE("GPL");