tc86c001.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright (C) 2002 Toshiba Corporation
  3. * Copyright (C) 2005-2006 MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This file is licensed under the terms of the GNU General Public
  6. * License version 2. This program is licensed "as is" without any
  7. * warranty of any kind, whether express or implied.
  8. */
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <linux/ide.h>
  12. #define DRV_NAME "tc86c001"
  13. static void tc86c001_set_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  14. {
  15. unsigned long scr_port = hwif->config_data + (drive->dn ? 0x02 : 0x00);
  16. u16 mode, scr = inw(scr_port);
  17. const u8 speed = drive->dma_mode;
  18. switch (speed) {
  19. case XFER_UDMA_4: mode = 0x00c0; break;
  20. case XFER_UDMA_3: mode = 0x00b0; break;
  21. case XFER_UDMA_2: mode = 0x00a0; break;
  22. case XFER_UDMA_1: mode = 0x0090; break;
  23. case XFER_UDMA_0: mode = 0x0080; break;
  24. case XFER_MW_DMA_2: mode = 0x0070; break;
  25. case XFER_MW_DMA_1: mode = 0x0060; break;
  26. case XFER_MW_DMA_0: mode = 0x0050; break;
  27. case XFER_PIO_4: mode = 0x0400; break;
  28. case XFER_PIO_3: mode = 0x0300; break;
  29. case XFER_PIO_2: mode = 0x0200; break;
  30. case XFER_PIO_1: mode = 0x0100; break;
  31. case XFER_PIO_0:
  32. default: mode = 0x0000; break;
  33. }
  34. scr &= (speed < XFER_MW_DMA_0) ? 0xf8ff : 0xff0f;
  35. scr |= mode;
  36. outw(scr, scr_port);
  37. }
  38. static void tc86c001_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  39. {
  40. drive->dma_mode = drive->pio_mode;
  41. tc86c001_set_mode(hwif, drive);
  42. }
  43. /*
  44. * HACKITY HACK
  45. *
  46. * This is a workaround for the limitation 5 of the TC86C001 IDE controller:
  47. * if a DMA transfer terminates prematurely, the controller leaves the device's
  48. * interrupt request (INTRQ) pending and does not generate a PCI interrupt (or
  49. * set the interrupt bit in the DMA status register), thus no PCI interrupt
  50. * will occur until a DMA transfer has been successfully completed.
  51. *
  52. * We work around this by initiating dummy, zero-length DMA transfer on
  53. * a DMA timeout expiration. I found no better way to do this with the current
  54. * IDE core than to temporarily replace a higher level driver's timer expiry
  55. * handler with our own backing up to that handler in case our recovery fails.
  56. */
  57. static int tc86c001_timer_expiry(ide_drive_t *drive)
  58. {
  59. ide_hwif_t *hwif = drive->hwif;
  60. ide_expiry_t *expiry = ide_get_hwifdata(hwif);
  61. u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
  62. /* Restore a higher level driver's expiry handler first. */
  63. hwif->expiry = expiry;
  64. if ((dma_stat & 5) == 1) { /* DMA active and no interrupt */
  65. unsigned long sc_base = hwif->config_data;
  66. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  67. u8 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
  68. printk(KERN_WARNING "%s: DMA interrupt possibly stuck, "
  69. "attempting recovery...\n", drive->name);
  70. /* Stop DMA */
  71. outb(dma_cmd & ~0x01, hwif->dma_base + ATA_DMA_CMD);
  72. /* Setup the dummy DMA transfer */
  73. outw(0, sc_base + 0x0a); /* Sector Count */
  74. outw(0, twcr_port); /* Transfer Word Count 1 or 2 */
  75. /* Start the dummy DMA transfer */
  76. /* clear R_OR_WCTR for write */
  77. outb(0x00, hwif->dma_base + ATA_DMA_CMD);
  78. /* set START_STOPBM */
  79. outb(0x01, hwif->dma_base + ATA_DMA_CMD);
  80. /*
  81. * If an interrupt was pending, it should come thru shortly.
  82. * If not, a higher level driver's expiry handler should
  83. * eventually cause some kind of recovery from the DMA stall.
  84. */
  85. return WAIT_MIN_SLEEP;
  86. }
  87. /* Chain to the restored expiry handler if DMA wasn't active. */
  88. if (likely(expiry != NULL))
  89. return expiry(drive);
  90. /* If there was no handler, "emulate" that for ide_timer_expiry()... */
  91. return -1;
  92. }
  93. static void tc86c001_dma_start(ide_drive_t *drive)
  94. {
  95. ide_hwif_t *hwif = drive->hwif;
  96. unsigned long sc_base = hwif->config_data;
  97. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  98. unsigned long nsectors = blk_rq_sectors(hwif->rq);
  99. /*
  100. * We have to manually load the sector count and size into
  101. * the appropriate system control registers for DMA to work
  102. * with LBA48 and ATAPI devices...
  103. */
  104. outw(nsectors, sc_base + 0x0a); /* Sector Count */
  105. outw(SECTOR_SIZE / 2, twcr_port); /* Transfer Word Count 1/2 */
  106. /* Install our timeout expiry hook, saving the current handler... */
  107. ide_set_hwifdata(hwif, hwif->expiry);
  108. hwif->expiry = &tc86c001_timer_expiry;
  109. ide_dma_start(drive);
  110. }
  111. static u8 tc86c001_cable_detect(ide_hwif_t *hwif)
  112. {
  113. struct pci_dev *dev = to_pci_dev(hwif->dev);
  114. unsigned long sc_base = pci_resource_start(dev, 5);
  115. u16 scr1 = inw(sc_base + 0x00);
  116. /*
  117. * System Control 1 Register bit 13 (PDIAGN):
  118. * 0=80-pin cable, 1=40-pin cable
  119. */
  120. return (scr1 & 0x2000) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
  121. }
  122. static void __devinit init_hwif_tc86c001(ide_hwif_t *hwif)
  123. {
  124. struct pci_dev *dev = to_pci_dev(hwif->dev);
  125. unsigned long sc_base = pci_resource_start(dev, 5);
  126. u16 scr1 = inw(sc_base + 0x00);
  127. /* System Control 1 Register bit 15 (Soft Reset) set */
  128. outw(scr1 | 0x8000, sc_base + 0x00);
  129. /* System Control 1 Register bit 14 (FIFO Reset) set */
  130. outw(scr1 | 0x4000, sc_base + 0x00);
  131. /* System Control 1 Register: reset clear */
  132. outw(scr1 & ~0xc000, sc_base + 0x00);
  133. /* Store the system control register base for convenience... */
  134. hwif->config_data = sc_base;
  135. if (!hwif->dma_base)
  136. return;
  137. /*
  138. * Sector Count Control Register bits 0 and 1 set:
  139. * software sets Sector Count Register for master and slave device
  140. */
  141. outw(0x0003, sc_base + 0x0c);
  142. /* Sector Count Register limit */
  143. hwif->rqsize = 0xffff;
  144. }
  145. static const struct ide_port_ops tc86c001_port_ops = {
  146. .set_pio_mode = tc86c001_set_pio_mode,
  147. .set_dma_mode = tc86c001_set_mode,
  148. .cable_detect = tc86c001_cable_detect,
  149. };
  150. static const struct ide_dma_ops tc86c001_dma_ops = {
  151. .dma_host_set = ide_dma_host_set,
  152. .dma_setup = ide_dma_setup,
  153. .dma_start = tc86c001_dma_start,
  154. .dma_end = ide_dma_end,
  155. .dma_test_irq = ide_dma_test_irq,
  156. .dma_lost_irq = ide_dma_lost_irq,
  157. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  158. .dma_sff_read_status = ide_dma_sff_read_status,
  159. };
  160. static const struct ide_port_info tc86c001_chipset __devinitdata = {
  161. .name = DRV_NAME,
  162. .init_hwif = init_hwif_tc86c001,
  163. .port_ops = &tc86c001_port_ops,
  164. .dma_ops = &tc86c001_dma_ops,
  165. .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_OFF_BOARD,
  166. .pio_mask = ATA_PIO4,
  167. .mwdma_mask = ATA_MWDMA2,
  168. .udma_mask = ATA_UDMA4,
  169. };
  170. static int __devinit tc86c001_init_one(struct pci_dev *dev,
  171. const struct pci_device_id *id)
  172. {
  173. int rc;
  174. rc = pci_enable_device(dev);
  175. if (rc)
  176. goto out;
  177. rc = pci_request_region(dev, 5, DRV_NAME);
  178. if (rc) {
  179. printk(KERN_ERR DRV_NAME ": system control regs already in use");
  180. goto out_disable;
  181. }
  182. rc = ide_pci_init_one(dev, &tc86c001_chipset, NULL);
  183. if (rc)
  184. goto out_release;
  185. goto out;
  186. out_release:
  187. pci_release_region(dev, 5);
  188. out_disable:
  189. pci_disable_device(dev);
  190. out:
  191. return rc;
  192. }
  193. static void __devexit tc86c001_remove(struct pci_dev *dev)
  194. {
  195. ide_pci_remove(dev);
  196. pci_release_region(dev, 5);
  197. pci_disable_device(dev);
  198. }
  199. static const struct pci_device_id tc86c001_pci_tbl[] = {
  200. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE), 0 },
  201. { 0, }
  202. };
  203. MODULE_DEVICE_TABLE(pci, tc86c001_pci_tbl);
  204. static struct pci_driver tc86c001_pci_driver = {
  205. .name = "TC86C001",
  206. .id_table = tc86c001_pci_tbl,
  207. .probe = tc86c001_init_one,
  208. .remove = __devexit_p(tc86c001_remove),
  209. };
  210. static int __init tc86c001_ide_init(void)
  211. {
  212. return ide_pci_register_driver(&tc86c001_pci_driver);
  213. }
  214. static void __exit tc86c001_ide_exit(void)
  215. {
  216. pci_unregister_driver(&tc86c001_pci_driver);
  217. }
  218. module_init(tc86c001_ide_init);
  219. module_exit(tc86c001_ide_exit);
  220. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  221. MODULE_DESCRIPTION("PCI driver module for TC86C001 IDE");
  222. MODULE_LICENSE("GPL");