at91_ide.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * IDE host driver for AT91 (SAM9, CAP9, AT572D940HF) Static Memory Controller
  3. * with Compact Flash True IDE logic
  4. *
  5. * Copyright (c) 2008, 2009 Kelvatek Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. #include <linux/ide.h>
  27. #include <linux/platform_device.h>
  28. #include <mach/board.h>
  29. #include <mach/gpio.h>
  30. #include <mach/at91sam9_smc.h>
  31. #define DRV_NAME "at91_ide"
  32. #define perr(fmt, args...) pr_err(DRV_NAME ": " fmt, ##args)
  33. #define pdbg(fmt, args...) pr_debug("%s " fmt, __func__, ##args)
  34. /*
  35. * Access to IDE device is possible through EBI Static Memory Controller
  36. * with Compact Flash logic. For details see EBI and SMC datasheet sections
  37. * of any microcontroller from AT91SAM9 family.
  38. *
  39. * Within SMC chip select address space, lines A[23:21] distinguish Compact
  40. * Flash modes (I/O, common memory, attribute memory, True IDE). IDE modes are:
  41. * 0x00c0000 - True IDE
  42. * 0x00e0000 - Alternate True IDE (Alt Status Register)
  43. *
  44. * On True IDE mode Task File and Data Register are mapped at the same address.
  45. * To distinguish access between these two different bus data width is used:
  46. * 8Bit for Task File, 16Bit for Data I/O.
  47. *
  48. * After initialization we do 8/16 bit flipping (changes in SMC MODE register)
  49. * only inside IDE callback routines which are serialized by IDE layer,
  50. * so no additional locking needed.
  51. */
  52. #define TASK_FILE 0x00c00000
  53. #define ALT_MODE 0x00e00000
  54. #define REGS_SIZE 8
  55. #define enter_16bit(cs, mode) do { \
  56. mode = at91_sys_read(AT91_SMC_MODE(cs)); \
  57. at91_sys_write(AT91_SMC_MODE(cs), mode | AT91_SMC_DBW_16); \
  58. } while (0)
  59. #define leave_16bit(cs, mode) at91_sys_write(AT91_SMC_MODE(cs), mode);
  60. static void set_smc_timings(const u8 chipselect, const u16 cycle,
  61. const u16 setup, const u16 pulse,
  62. const u16 data_float, int use_iordy)
  63. {
  64. unsigned long mode = AT91_SMC_READMODE | AT91_SMC_WRITEMODE |
  65. AT91_SMC_BAT_SELECT;
  66. /* disable or enable waiting for IORDY signal */
  67. if (use_iordy)
  68. mode |= AT91_SMC_EXNWMODE_READY;
  69. /* add data float cycles if needed */
  70. if (data_float)
  71. mode |= AT91_SMC_TDF_(data_float);
  72. at91_sys_write(AT91_SMC_MODE(chipselect), mode);
  73. /* setup timings in SMC */
  74. at91_sys_write(AT91_SMC_SETUP(chipselect), AT91_SMC_NWESETUP_(setup) |
  75. AT91_SMC_NCS_WRSETUP_(0) |
  76. AT91_SMC_NRDSETUP_(setup) |
  77. AT91_SMC_NCS_RDSETUP_(0));
  78. at91_sys_write(AT91_SMC_PULSE(chipselect), AT91_SMC_NWEPULSE_(pulse) |
  79. AT91_SMC_NCS_WRPULSE_(cycle) |
  80. AT91_SMC_NRDPULSE_(pulse) |
  81. AT91_SMC_NCS_RDPULSE_(cycle));
  82. at91_sys_write(AT91_SMC_CYCLE(chipselect), AT91_SMC_NWECYCLE_(cycle) |
  83. AT91_SMC_NRDCYCLE_(cycle));
  84. }
  85. static unsigned int calc_mck_cycles(unsigned int ns, unsigned int mck_hz)
  86. {
  87. u64 tmp = ns;
  88. tmp *= mck_hz;
  89. tmp += 1000*1000*1000 - 1; /* round up */
  90. do_div(tmp, 1000*1000*1000);
  91. return (unsigned int) tmp;
  92. }
  93. static void apply_timings(const u8 chipselect, const u8 pio,
  94. const struct ide_timing *timing, int use_iordy)
  95. {
  96. unsigned int t0, t1, t2, t6z;
  97. unsigned int cycle, setup, pulse, data_float;
  98. unsigned int mck_hz;
  99. struct clk *mck;
  100. /* see table 22 of Compact Flash standard 4.1 for the meaning,
  101. * we do not stretch active (t2) time, so setup (t1) + hold time (th)
  102. * assure at least minimal recovery (t2i) time */
  103. t0 = timing->cyc8b;
  104. t1 = timing->setup;
  105. t2 = timing->act8b;
  106. t6z = (pio < 5) ? 30 : 20;
  107. pdbg("t0=%u t1=%u t2=%u t6z=%u\n", t0, t1, t2, t6z);
  108. mck = clk_get(NULL, "mck");
  109. BUG_ON(IS_ERR(mck));
  110. mck_hz = clk_get_rate(mck);
  111. pdbg("mck_hz=%u\n", mck_hz);
  112. cycle = calc_mck_cycles(t0, mck_hz);
  113. setup = calc_mck_cycles(t1, mck_hz);
  114. pulse = calc_mck_cycles(t2, mck_hz);
  115. data_float = calc_mck_cycles(t6z, mck_hz);
  116. pdbg("cycle=%u setup=%u pulse=%u data_float=%u\n",
  117. cycle, setup, pulse, data_float);
  118. set_smc_timings(chipselect, cycle, setup, pulse, data_float, use_iordy);
  119. }
  120. static void at91_ide_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
  121. void *buf, unsigned int len)
  122. {
  123. ide_hwif_t *hwif = drive->hwif;
  124. struct ide_io_ports *io_ports = &hwif->io_ports;
  125. u8 chipselect = hwif->select_data;
  126. unsigned long mode;
  127. pdbg("cs %u buf %p len %d\n", chipselect, buf, len);
  128. len++;
  129. enter_16bit(chipselect, mode);
  130. readsw((void __iomem *)io_ports->data_addr, buf, len / 2);
  131. leave_16bit(chipselect, mode);
  132. }
  133. static void at91_ide_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
  134. void *buf, unsigned int len)
  135. {
  136. ide_hwif_t *hwif = drive->hwif;
  137. struct ide_io_ports *io_ports = &hwif->io_ports;
  138. u8 chipselect = hwif->select_data;
  139. unsigned long mode;
  140. pdbg("cs %u buf %p len %d\n", chipselect, buf, len);
  141. enter_16bit(chipselect, mode);
  142. writesw((void __iomem *)io_ports->data_addr, buf, len / 2);
  143. leave_16bit(chipselect, mode);
  144. }
  145. static void at91_ide_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  146. {
  147. struct ide_timing *timing;
  148. u8 chipselect = hwif->select_data;
  149. int use_iordy = 0;
  150. const u8 pio = drive->pio_mode - XFER_PIO_0;
  151. pdbg("chipselect %u pio %u\n", chipselect, pio);
  152. timing = ide_timing_find_mode(XFER_PIO_0 + pio);
  153. BUG_ON(!timing);
  154. if (ide_pio_need_iordy(drive, pio))
  155. use_iordy = 1;
  156. apply_timings(chipselect, pio, timing, use_iordy);
  157. }
  158. static const struct ide_tp_ops at91_ide_tp_ops = {
  159. .exec_command = ide_exec_command,
  160. .read_status = ide_read_status,
  161. .read_altstatus = ide_read_altstatus,
  162. .write_devctl = ide_write_devctl,
  163. .dev_select = ide_dev_select,
  164. .tf_load = ide_tf_load,
  165. .tf_read = ide_tf_read,
  166. .input_data = at91_ide_input_data,
  167. .output_data = at91_ide_output_data,
  168. };
  169. static const struct ide_port_ops at91_ide_port_ops = {
  170. .set_pio_mode = at91_ide_set_pio_mode,
  171. };
  172. static const struct ide_port_info at91_ide_port_info __initdata = {
  173. .port_ops = &at91_ide_port_ops,
  174. .tp_ops = &at91_ide_tp_ops,
  175. .host_flags = IDE_HFLAG_MMIO | IDE_HFLAG_NO_DMA | IDE_HFLAG_SINGLE |
  176. IDE_HFLAG_NO_IO_32BIT | IDE_HFLAG_UNMASK_IRQS,
  177. .pio_mask = ATA_PIO6,
  178. .chipset = ide_generic,
  179. };
  180. /*
  181. * If interrupt is delivered through GPIO, IRQ are triggered on falling
  182. * and rising edge of signal. Whereas IDE device request interrupt on high
  183. * level (rising edge in our case). This mean we have fake interrupts, so
  184. * we need to check interrupt pin and exit instantly from ISR when line
  185. * is on low level.
  186. */
  187. irqreturn_t at91_irq_handler(int irq, void *dev_id)
  188. {
  189. int ntries = 8;
  190. int pin_val1, pin_val2;
  191. /* additional deglitch, line can be noisy in badly designed PCB */
  192. do {
  193. pin_val1 = at91_get_gpio_value(irq);
  194. pin_val2 = at91_get_gpio_value(irq);
  195. } while (pin_val1 != pin_val2 && --ntries > 0);
  196. if (pin_val1 == 0 || ntries <= 0)
  197. return IRQ_HANDLED;
  198. return ide_intr(irq, dev_id);
  199. }
  200. static int __init at91_ide_probe(struct platform_device *pdev)
  201. {
  202. int ret;
  203. struct ide_hw hw, *hws[] = { &hw };
  204. struct ide_host *host;
  205. struct resource *res;
  206. unsigned long tf_base = 0, ctl_base = 0;
  207. struct at91_cf_data *board = pdev->dev.platform_data;
  208. if (!board)
  209. return -ENODEV;
  210. if (board->det_pin && at91_get_gpio_value(board->det_pin) != 0) {
  211. perr("no device detected\n");
  212. return -ENODEV;
  213. }
  214. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  215. if (!res) {
  216. perr("can't get memory resource\n");
  217. return -ENODEV;
  218. }
  219. if (!devm_request_mem_region(&pdev->dev, res->start + TASK_FILE,
  220. REGS_SIZE, "ide") ||
  221. !devm_request_mem_region(&pdev->dev, res->start + ALT_MODE,
  222. REGS_SIZE, "alt")) {
  223. perr("memory resources in use\n");
  224. return -EBUSY;
  225. }
  226. pdbg("chipselect %u irq %u res %08lx\n", board->chipselect,
  227. board->irq_pin, (unsigned long) res->start);
  228. tf_base = (unsigned long) devm_ioremap(&pdev->dev, res->start + TASK_FILE,
  229. REGS_SIZE);
  230. ctl_base = (unsigned long) devm_ioremap(&pdev->dev, res->start + ALT_MODE,
  231. REGS_SIZE);
  232. if (!tf_base || !ctl_base) {
  233. perr("can't map memory regions\n");
  234. return -EBUSY;
  235. }
  236. memset(&hw, 0, sizeof(hw));
  237. if (board->flags & AT91_IDE_SWAP_A0_A2) {
  238. /* workaround for stupid hardware bug */
  239. hw.io_ports.data_addr = tf_base + 0;
  240. hw.io_ports.error_addr = tf_base + 4;
  241. hw.io_ports.nsect_addr = tf_base + 2;
  242. hw.io_ports.lbal_addr = tf_base + 6;
  243. hw.io_ports.lbam_addr = tf_base + 1;
  244. hw.io_ports.lbah_addr = tf_base + 5;
  245. hw.io_ports.device_addr = tf_base + 3;
  246. hw.io_ports.command_addr = tf_base + 7;
  247. hw.io_ports.ctl_addr = ctl_base + 3;
  248. } else
  249. ide_std_init_ports(&hw, tf_base, ctl_base + 6);
  250. hw.irq = board->irq_pin;
  251. hw.dev = &pdev->dev;
  252. host = ide_host_alloc(&at91_ide_port_info, hws, 1);
  253. if (!host) {
  254. perr("failed to allocate ide host\n");
  255. return -ENOMEM;
  256. }
  257. /* setup Static Memory Controller - PIO 0 as default */
  258. apply_timings(board->chipselect, 0, ide_timing_find_mode(XFER_PIO_0), 0);
  259. /* with GPIO interrupt we have to do quirks in handler */
  260. if (board->irq_pin >= PIN_BASE)
  261. host->irq_handler = at91_irq_handler;
  262. host->ports[0]->select_data = board->chipselect;
  263. ret = ide_host_register(host, &at91_ide_port_info, hws);
  264. if (ret) {
  265. perr("failed to register ide host\n");
  266. goto err_free_host;
  267. }
  268. platform_set_drvdata(pdev, host);
  269. return 0;
  270. err_free_host:
  271. ide_host_free(host);
  272. return ret;
  273. }
  274. static int __exit at91_ide_remove(struct platform_device *pdev)
  275. {
  276. struct ide_host *host = platform_get_drvdata(pdev);
  277. ide_host_remove(host);
  278. return 0;
  279. }
  280. static struct platform_driver at91_ide_driver = {
  281. .driver = {
  282. .name = DRV_NAME,
  283. .owner = THIS_MODULE,
  284. },
  285. .remove = __exit_p(at91_ide_remove),
  286. };
  287. static int __init at91_ide_init(void)
  288. {
  289. return platform_driver_probe(&at91_ide_driver, at91_ide_probe);
  290. }
  291. static void __exit at91_ide_exit(void)
  292. {
  293. platform_driver_unregister(&at91_ide_driver);
  294. }
  295. module_init(at91_ide_init);
  296. module_exit(at91_ide_exit);
  297. MODULE_LICENSE("GPL");
  298. MODULE_AUTHOR("Stanislaw Gruszka <stf_xl@wp.pl>");