coretemp.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864
  1. /*
  2. * coretemp.c - Linux kernel module for hardware monitoring
  3. *
  4. * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
  5. *
  6. * Inspired from many hwmon drivers
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301 USA.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/slab.h>
  26. #include <linux/jiffies.h>
  27. #include <linux/hwmon.h>
  28. #include <linux/sysfs.h>
  29. #include <linux/hwmon-sysfs.h>
  30. #include <linux/err.h>
  31. #include <linux/mutex.h>
  32. #include <linux/list.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/cpu.h>
  35. #include <linux/pci.h>
  36. #include <linux/smp.h>
  37. #include <asm/msr.h>
  38. #include <asm/processor.h>
  39. #define DRVNAME "coretemp"
  40. #define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */
  41. #define NUM_REAL_CORES 32 /* Number of Real cores per cpu */
  42. #define CORETEMP_NAME_LENGTH 17 /* String Length of attrs */
  43. #define MAX_ATTRS 5 /* Maximum no of per-core attrs */
  44. #define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO)
  45. #ifdef CONFIG_SMP
  46. #define TO_PHYS_ID(cpu) cpu_data(cpu).phys_proc_id
  47. #define TO_CORE_ID(cpu) cpu_data(cpu).cpu_core_id
  48. #define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu))
  49. #else
  50. #define TO_PHYS_ID(cpu) (cpu)
  51. #define TO_CORE_ID(cpu) (cpu)
  52. #define for_each_sibling(i, cpu) for (i = 0; false; )
  53. #endif
  54. #define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO)
  55. /*
  56. * Per-Core Temperature Data
  57. * @last_updated: The time when the current temperature value was updated
  58. * earlier (in jiffies).
  59. * @cpu_core_id: The CPU Core from which temperature values should be read
  60. * This value is passed as "id" field to rdmsr/wrmsr functions.
  61. * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS,
  62. * from where the temperature values should be read.
  63. * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data.
  64. * Otherwise, temp_data holds coretemp data.
  65. * @valid: If this is 1, the current temperature is valid.
  66. */
  67. struct temp_data {
  68. int temp;
  69. int ttarget;
  70. int tjmax;
  71. unsigned long last_updated;
  72. unsigned int cpu;
  73. u32 cpu_core_id;
  74. u32 status_reg;
  75. bool is_pkg_data;
  76. bool valid;
  77. struct sensor_device_attribute sd_attrs[MAX_ATTRS];
  78. char attr_name[MAX_ATTRS][CORETEMP_NAME_LENGTH];
  79. struct mutex update_lock;
  80. };
  81. /* Platform Data per Physical CPU */
  82. struct platform_data {
  83. struct device *hwmon_dev;
  84. u16 phys_proc_id;
  85. struct temp_data *core_data[MAX_CORE_DATA];
  86. struct device_attribute name_attr;
  87. };
  88. struct pdev_entry {
  89. struct list_head list;
  90. struct platform_device *pdev;
  91. u16 phys_proc_id;
  92. };
  93. static LIST_HEAD(pdev_list);
  94. static DEFINE_MUTEX(pdev_list_mutex);
  95. static ssize_t show_name(struct device *dev,
  96. struct device_attribute *devattr, char *buf)
  97. {
  98. return sprintf(buf, "%s\n", DRVNAME);
  99. }
  100. static ssize_t show_label(struct device *dev,
  101. struct device_attribute *devattr, char *buf)
  102. {
  103. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  104. struct platform_data *pdata = dev_get_drvdata(dev);
  105. struct temp_data *tdata = pdata->core_data[attr->index];
  106. if (tdata->is_pkg_data)
  107. return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id);
  108. return sprintf(buf, "Core %u\n", tdata->cpu_core_id);
  109. }
  110. static ssize_t show_crit_alarm(struct device *dev,
  111. struct device_attribute *devattr, char *buf)
  112. {
  113. u32 eax, edx;
  114. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  115. struct platform_data *pdata = dev_get_drvdata(dev);
  116. struct temp_data *tdata = pdata->core_data[attr->index];
  117. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  118. return sprintf(buf, "%d\n", (eax >> 5) & 1);
  119. }
  120. static ssize_t show_tjmax(struct device *dev,
  121. struct device_attribute *devattr, char *buf)
  122. {
  123. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  124. struct platform_data *pdata = dev_get_drvdata(dev);
  125. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax);
  126. }
  127. static ssize_t show_ttarget(struct device *dev,
  128. struct device_attribute *devattr, char *buf)
  129. {
  130. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  131. struct platform_data *pdata = dev_get_drvdata(dev);
  132. return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget);
  133. }
  134. static ssize_t show_temp(struct device *dev,
  135. struct device_attribute *devattr, char *buf)
  136. {
  137. u32 eax, edx;
  138. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  139. struct platform_data *pdata = dev_get_drvdata(dev);
  140. struct temp_data *tdata = pdata->core_data[attr->index];
  141. mutex_lock(&tdata->update_lock);
  142. /* Check whether the time interval has elapsed */
  143. if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) {
  144. rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
  145. tdata->valid = 0;
  146. /* Check whether the data is valid */
  147. if (eax & 0x80000000) {
  148. tdata->temp = tdata->tjmax -
  149. ((eax >> 16) & 0x7f) * 1000;
  150. tdata->valid = 1;
  151. }
  152. tdata->last_updated = jiffies;
  153. }
  154. mutex_unlock(&tdata->update_lock);
  155. return tdata->valid ? sprintf(buf, "%d\n", tdata->temp) : -EAGAIN;
  156. }
  157. static int adjust_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
  158. {
  159. /* The 100C is default for both mobile and non mobile CPUs */
  160. int tjmax = 100000;
  161. int tjmax_ee = 85000;
  162. int usemsr_ee = 1;
  163. int err;
  164. u32 eax, edx;
  165. struct pci_dev *host_bridge;
  166. /* Early chips have no MSR for TjMax */
  167. if (c->x86_model == 0xf && c->x86_mask < 4)
  168. usemsr_ee = 0;
  169. /* Atom CPUs */
  170. if (c->x86_model == 0x1c) {
  171. usemsr_ee = 0;
  172. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  173. if (host_bridge && host_bridge->vendor == PCI_VENDOR_ID_INTEL
  174. && (host_bridge->device == 0xa000 /* NM10 based nettop */
  175. || host_bridge->device == 0xa010)) /* NM10 based netbook */
  176. tjmax = 100000;
  177. else
  178. tjmax = 90000;
  179. pci_dev_put(host_bridge);
  180. }
  181. if (c->x86_model > 0xe && usemsr_ee) {
  182. u8 platform_id;
  183. /*
  184. * Now we can detect the mobile CPU using Intel provided table
  185. * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm
  186. * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU
  187. */
  188. err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx);
  189. if (err) {
  190. dev_warn(dev,
  191. "Unable to access MSR 0x17, assuming desktop"
  192. " CPU\n");
  193. usemsr_ee = 0;
  194. } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) {
  195. /*
  196. * Trust bit 28 up to Penryn, I could not find any
  197. * documentation on that; if you happen to know
  198. * someone at Intel please ask
  199. */
  200. usemsr_ee = 0;
  201. } else {
  202. /* Platform ID bits 52:50 (EDX starts at bit 32) */
  203. platform_id = (edx >> 18) & 0x7;
  204. /*
  205. * Mobile Penryn CPU seems to be platform ID 7 or 5
  206. * (guesswork)
  207. */
  208. if (c->x86_model == 0x17 &&
  209. (platform_id == 5 || platform_id == 7)) {
  210. /*
  211. * If MSR EE bit is set, set it to 90 degrees C,
  212. * otherwise 105 degrees C
  213. */
  214. tjmax_ee = 90000;
  215. tjmax = 105000;
  216. }
  217. }
  218. }
  219. if (usemsr_ee) {
  220. err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx);
  221. if (err) {
  222. dev_warn(dev,
  223. "Unable to access MSR 0xEE, for Tjmax, left"
  224. " at default\n");
  225. } else if (eax & 0x40000000) {
  226. tjmax = tjmax_ee;
  227. }
  228. } else if (tjmax == 100000) {
  229. /*
  230. * If we don't use msr EE it means we are desktop CPU
  231. * (with exeception of Atom)
  232. */
  233. dev_warn(dev, "Using relative temperature scale!\n");
  234. }
  235. return tjmax;
  236. }
  237. static int get_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
  238. {
  239. /* The 100C is default for both mobile and non mobile CPUs */
  240. int err;
  241. u32 eax, edx;
  242. u32 val;
  243. /*
  244. * A new feature of current Intel(R) processors, the
  245. * IA32_TEMPERATURE_TARGET contains the TjMax value
  246. */
  247. err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  248. if (err) {
  249. dev_warn(dev, "Unable to read TjMax from CPU.\n");
  250. } else {
  251. val = (eax >> 16) & 0xff;
  252. /*
  253. * If the TjMax is not plausible, an assumption
  254. * will be used
  255. */
  256. if (val) {
  257. dev_info(dev, "TjMax is %d C.\n", val);
  258. return val * 1000;
  259. }
  260. }
  261. /*
  262. * An assumption is made for early CPUs and unreadable MSR.
  263. * NOTE: the calculated value may not be correct.
  264. */
  265. return adjust_tjmax(c, id, dev);
  266. }
  267. static void __devinit get_ucode_rev_on_cpu(void *edx)
  268. {
  269. u32 eax;
  270. wrmsr(MSR_IA32_UCODE_REV, 0, 0);
  271. sync_core();
  272. rdmsr(MSR_IA32_UCODE_REV, eax, *(u32 *)edx);
  273. }
  274. static int get_pkg_tjmax(unsigned int cpu, struct device *dev)
  275. {
  276. int err;
  277. u32 eax, edx, val;
  278. err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  279. if (!err) {
  280. val = (eax >> 16) & 0xff;
  281. if (val)
  282. return val * 1000;
  283. }
  284. dev_warn(dev, "Unable to read Pkg-TjMax from CPU:%u\n", cpu);
  285. return 100000; /* Default TjMax: 100 degree celsius */
  286. }
  287. static int create_name_attr(struct platform_data *pdata, struct device *dev)
  288. {
  289. sysfs_attr_init(&pdata->name_attr.attr);
  290. pdata->name_attr.attr.name = "name";
  291. pdata->name_attr.attr.mode = S_IRUGO;
  292. pdata->name_attr.show = show_name;
  293. return device_create_file(dev, &pdata->name_attr);
  294. }
  295. static int create_core_attrs(struct temp_data *tdata, struct device *dev,
  296. int attr_no)
  297. {
  298. int err, i;
  299. static ssize_t (*rd_ptr[MAX_ATTRS]) (struct device *dev,
  300. struct device_attribute *devattr, char *buf) = {
  301. show_label, show_crit_alarm, show_ttarget,
  302. show_temp, show_tjmax };
  303. static const char *names[MAX_ATTRS] = {
  304. "temp%d_label", "temp%d_crit_alarm",
  305. "temp%d_max", "temp%d_input",
  306. "temp%d_crit" };
  307. for (i = 0; i < MAX_ATTRS; i++) {
  308. snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i],
  309. attr_no);
  310. sysfs_attr_init(&tdata->sd_attrs[i].dev_attr.attr);
  311. tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i];
  312. tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO;
  313. tdata->sd_attrs[i].dev_attr.show = rd_ptr[i];
  314. tdata->sd_attrs[i].dev_attr.store = NULL;
  315. tdata->sd_attrs[i].index = attr_no;
  316. err = device_create_file(dev, &tdata->sd_attrs[i].dev_attr);
  317. if (err)
  318. goto exit_free;
  319. }
  320. return 0;
  321. exit_free:
  322. while (--i >= 0)
  323. device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
  324. return err;
  325. }
  326. static void update_ttarget(__u8 cpu_model, struct temp_data *tdata,
  327. struct device *dev)
  328. {
  329. int err;
  330. u32 eax, edx;
  331. /*
  332. * Initialize ttarget value. Eventually this will be
  333. * initialized with the value from MSR_IA32_THERM_INTERRUPT
  334. * register. If IA32_TEMPERATURE_TARGET is supported, this
  335. * value will be over written below.
  336. * To Do: Patch to initialize ttarget from MSR_IA32_THERM_INTERRUPT
  337. */
  338. tdata->ttarget = tdata->tjmax - 20000;
  339. /*
  340. * Read the still undocumented IA32_TEMPERATURE_TARGET. It exists
  341. * on older CPUs but not in this register,
  342. * Atoms don't have it either.
  343. */
  344. if (cpu_model > 0xe && cpu_model != 0x1c) {
  345. err = rdmsr_safe_on_cpu(tdata->cpu,
  346. MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
  347. if (err) {
  348. dev_warn(dev,
  349. "Unable to read IA32_TEMPERATURE_TARGET MSR\n");
  350. } else {
  351. tdata->ttarget = tdata->tjmax -
  352. ((eax >> 8) & 0xff) * 1000;
  353. }
  354. }
  355. }
  356. static int __devinit chk_ucode_version(struct platform_device *pdev)
  357. {
  358. struct cpuinfo_x86 *c = &cpu_data(pdev->id);
  359. int err;
  360. u32 edx;
  361. /*
  362. * Check if we have problem with errata AE18 of Core processors:
  363. * Readings might stop update when processor visited too deep sleep,
  364. * fixed for stepping D0 (6EC).
  365. */
  366. if (c->x86_model == 0xe && c->x86_mask < 0xc) {
  367. /* check for microcode update */
  368. err = smp_call_function_single(pdev->id, get_ucode_rev_on_cpu,
  369. &edx, 1);
  370. if (err) {
  371. dev_err(&pdev->dev,
  372. "Cannot determine microcode revision of "
  373. "CPU#%u (%d)!\n", pdev->id, err);
  374. return -ENODEV;
  375. } else if (edx < 0x39) {
  376. dev_err(&pdev->dev,
  377. "Errata AE18 not fixed, update BIOS or "
  378. "microcode of the CPU!\n");
  379. return -ENODEV;
  380. }
  381. }
  382. return 0;
  383. }
  384. static struct platform_device *coretemp_get_pdev(unsigned int cpu)
  385. {
  386. u16 phys_proc_id = TO_PHYS_ID(cpu);
  387. struct pdev_entry *p;
  388. mutex_lock(&pdev_list_mutex);
  389. list_for_each_entry(p, &pdev_list, list)
  390. if (p->phys_proc_id == phys_proc_id) {
  391. mutex_unlock(&pdev_list_mutex);
  392. return p->pdev;
  393. }
  394. mutex_unlock(&pdev_list_mutex);
  395. return NULL;
  396. }
  397. static struct temp_data *init_temp_data(unsigned int cpu, int pkg_flag)
  398. {
  399. struct temp_data *tdata;
  400. tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL);
  401. if (!tdata)
  402. return NULL;
  403. tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS :
  404. MSR_IA32_THERM_STATUS;
  405. tdata->is_pkg_data = pkg_flag;
  406. tdata->cpu = cpu;
  407. tdata->cpu_core_id = TO_CORE_ID(cpu);
  408. mutex_init(&tdata->update_lock);
  409. return tdata;
  410. }
  411. static int create_core_data(struct platform_data *pdata,
  412. struct platform_device *pdev,
  413. unsigned int cpu, int pkg_flag)
  414. {
  415. struct temp_data *tdata;
  416. struct cpuinfo_x86 *c = &cpu_data(cpu);
  417. u32 eax, edx;
  418. int err, attr_no;
  419. /*
  420. * Find attr number for sysfs:
  421. * We map the attr number to core id of the CPU
  422. * The attr number is always core id + 2
  423. * The Pkgtemp will always show up as temp1_*, if available
  424. */
  425. attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu);
  426. if (attr_no > MAX_CORE_DATA - 1)
  427. return -ERANGE;
  428. /*
  429. * Provide a single set of attributes for all HT siblings of a core
  430. * to avoid duplicate sensors (the processor ID and core ID of all
  431. * HT siblings of a core are the same).
  432. * Skip if a HT sibling of this core is already registered.
  433. * This is not an error.
  434. */
  435. if (pdata->core_data[attr_no] != NULL)
  436. return 0;
  437. tdata = init_temp_data(cpu, pkg_flag);
  438. if (!tdata)
  439. return -ENOMEM;
  440. /* Test if we can access the status register */
  441. err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx);
  442. if (err)
  443. goto exit_free;
  444. /* We can access status register. Get Critical Temperature */
  445. if (pkg_flag)
  446. tdata->tjmax = get_pkg_tjmax(pdev->id, &pdev->dev);
  447. else
  448. tdata->tjmax = get_tjmax(c, cpu, &pdev->dev);
  449. update_ttarget(c->x86_model, tdata, &pdev->dev);
  450. pdata->core_data[attr_no] = tdata;
  451. /* Create sysfs interfaces */
  452. err = create_core_attrs(tdata, &pdev->dev, attr_no);
  453. if (err)
  454. goto exit_free;
  455. return 0;
  456. exit_free:
  457. kfree(tdata);
  458. return err;
  459. }
  460. static void coretemp_add_core(unsigned int cpu, int pkg_flag)
  461. {
  462. struct platform_data *pdata;
  463. struct platform_device *pdev = coretemp_get_pdev(cpu);
  464. int err;
  465. if (!pdev)
  466. return;
  467. pdata = platform_get_drvdata(pdev);
  468. if (!pdata)
  469. return;
  470. err = create_core_data(pdata, pdev, cpu, pkg_flag);
  471. if (err)
  472. dev_err(&pdev->dev, "Adding Core %u failed\n", cpu);
  473. }
  474. static void coretemp_remove_core(struct platform_data *pdata,
  475. struct device *dev, int indx)
  476. {
  477. int i;
  478. struct temp_data *tdata = pdata->core_data[indx];
  479. /* Remove the sysfs attributes */
  480. for (i = 0; i < MAX_ATTRS; i++)
  481. device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
  482. kfree(pdata->core_data[indx]);
  483. pdata->core_data[indx] = NULL;
  484. }
  485. static int __devinit coretemp_probe(struct platform_device *pdev)
  486. {
  487. struct platform_data *pdata;
  488. int err;
  489. /* Check the microcode version of the CPU */
  490. err = chk_ucode_version(pdev);
  491. if (err)
  492. return err;
  493. /* Initialize the per-package data structures */
  494. pdata = kzalloc(sizeof(struct platform_data), GFP_KERNEL);
  495. if (!pdata)
  496. return -ENOMEM;
  497. err = create_name_attr(pdata, &pdev->dev);
  498. if (err)
  499. goto exit_free;
  500. pdata->phys_proc_id = TO_PHYS_ID(pdev->id);
  501. platform_set_drvdata(pdev, pdata);
  502. pdata->hwmon_dev = hwmon_device_register(&pdev->dev);
  503. if (IS_ERR(pdata->hwmon_dev)) {
  504. err = PTR_ERR(pdata->hwmon_dev);
  505. dev_err(&pdev->dev, "Class registration failed (%d)\n", err);
  506. goto exit_name;
  507. }
  508. return 0;
  509. exit_name:
  510. device_remove_file(&pdev->dev, &pdata->name_attr);
  511. platform_set_drvdata(pdev, NULL);
  512. exit_free:
  513. kfree(pdata);
  514. return err;
  515. }
  516. static int __devexit coretemp_remove(struct platform_device *pdev)
  517. {
  518. struct platform_data *pdata = platform_get_drvdata(pdev);
  519. int i;
  520. for (i = MAX_CORE_DATA - 1; i >= 0; --i)
  521. if (pdata->core_data[i])
  522. coretemp_remove_core(pdata, &pdev->dev, i);
  523. device_remove_file(&pdev->dev, &pdata->name_attr);
  524. hwmon_device_unregister(pdata->hwmon_dev);
  525. platform_set_drvdata(pdev, NULL);
  526. kfree(pdata);
  527. return 0;
  528. }
  529. static struct platform_driver coretemp_driver = {
  530. .driver = {
  531. .owner = THIS_MODULE,
  532. .name = DRVNAME,
  533. },
  534. .probe = coretemp_probe,
  535. .remove = __devexit_p(coretemp_remove),
  536. };
  537. static int __cpuinit coretemp_device_add(unsigned int cpu)
  538. {
  539. int err;
  540. struct platform_device *pdev;
  541. struct pdev_entry *pdev_entry;
  542. mutex_lock(&pdev_list_mutex);
  543. pdev = platform_device_alloc(DRVNAME, cpu);
  544. if (!pdev) {
  545. err = -ENOMEM;
  546. pr_err("Device allocation failed\n");
  547. goto exit;
  548. }
  549. pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL);
  550. if (!pdev_entry) {
  551. err = -ENOMEM;
  552. goto exit_device_put;
  553. }
  554. err = platform_device_add(pdev);
  555. if (err) {
  556. pr_err("Device addition failed (%d)\n", err);
  557. goto exit_device_free;
  558. }
  559. pdev_entry->pdev = pdev;
  560. pdev_entry->phys_proc_id = TO_PHYS_ID(cpu);
  561. list_add_tail(&pdev_entry->list, &pdev_list);
  562. mutex_unlock(&pdev_list_mutex);
  563. return 0;
  564. exit_device_free:
  565. kfree(pdev_entry);
  566. exit_device_put:
  567. platform_device_put(pdev);
  568. exit:
  569. mutex_unlock(&pdev_list_mutex);
  570. return err;
  571. }
  572. static void coretemp_device_remove(unsigned int cpu)
  573. {
  574. struct pdev_entry *p, *n;
  575. u16 phys_proc_id = TO_PHYS_ID(cpu);
  576. mutex_lock(&pdev_list_mutex);
  577. list_for_each_entry_safe(p, n, &pdev_list, list) {
  578. if (p->phys_proc_id != phys_proc_id)
  579. continue;
  580. platform_device_unregister(p->pdev);
  581. list_del(&p->list);
  582. kfree(p);
  583. }
  584. mutex_unlock(&pdev_list_mutex);
  585. }
  586. static bool is_any_core_online(struct platform_data *pdata)
  587. {
  588. int i;
  589. /* Find online cores, except pkgtemp data */
  590. for (i = MAX_CORE_DATA - 1; i >= 0; --i) {
  591. if (pdata->core_data[i] &&
  592. !pdata->core_data[i]->is_pkg_data) {
  593. return true;
  594. }
  595. }
  596. return false;
  597. }
  598. static void __cpuinit get_core_online(unsigned int cpu)
  599. {
  600. struct cpuinfo_x86 *c = &cpu_data(cpu);
  601. struct platform_device *pdev = coretemp_get_pdev(cpu);
  602. int err;
  603. /*
  604. * CPUID.06H.EAX[0] indicates whether the CPU has thermal
  605. * sensors. We check this bit only, all the early CPUs
  606. * without thermal sensors will be filtered out.
  607. */
  608. if (!cpu_has(c, X86_FEATURE_DTS))
  609. return;
  610. if (!pdev) {
  611. /*
  612. * Alright, we have DTS support.
  613. * We are bringing the _first_ core in this pkg
  614. * online. So, initialize per-pkg data structures and
  615. * then bring this core online.
  616. */
  617. err = coretemp_device_add(cpu);
  618. if (err)
  619. return;
  620. /*
  621. * Check whether pkgtemp support is available.
  622. * If so, add interfaces for pkgtemp.
  623. */
  624. if (cpu_has(c, X86_FEATURE_PTS))
  625. coretemp_add_core(cpu, 1);
  626. }
  627. /*
  628. * Physical CPU device already exists.
  629. * So, just add interfaces for this core.
  630. */
  631. coretemp_add_core(cpu, 0);
  632. }
  633. static void __cpuinit put_core_offline(unsigned int cpu)
  634. {
  635. int i, indx;
  636. struct platform_data *pdata;
  637. struct platform_device *pdev = coretemp_get_pdev(cpu);
  638. /* If the physical CPU device does not exist, just return */
  639. if (!pdev)
  640. return;
  641. pdata = platform_get_drvdata(pdev);
  642. if (!pdata)
  643. return;
  644. indx = TO_ATTR_NO(cpu);
  645. /* The core id is too big, just return */
  646. if (indx > MAX_CORE_DATA - 1)
  647. return;
  648. if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu)
  649. coretemp_remove_core(pdata, &pdev->dev, indx);
  650. /*
  651. * If a HT sibling of a core is taken offline, but another HT sibling
  652. * of the same core is still online, register the alternate sibling.
  653. * This ensures that exactly one set of attributes is provided as long
  654. * as at least one HT sibling of a core is online.
  655. */
  656. for_each_sibling(i, cpu) {
  657. if (i != cpu) {
  658. get_core_online(i);
  659. /*
  660. * Display temperature sensor data for one HT sibling
  661. * per core only, so abort the loop after one such
  662. * sibling has been found.
  663. */
  664. break;
  665. }
  666. }
  667. /*
  668. * If all cores in this pkg are offline, remove the device.
  669. * coretemp_device_remove calls unregister_platform_device,
  670. * which in turn calls coretemp_remove. This removes the
  671. * pkgtemp entry and does other clean ups.
  672. */
  673. if (!is_any_core_online(pdata))
  674. coretemp_device_remove(cpu);
  675. }
  676. static int __cpuinit coretemp_cpu_callback(struct notifier_block *nfb,
  677. unsigned long action, void *hcpu)
  678. {
  679. unsigned int cpu = (unsigned long) hcpu;
  680. switch (action) {
  681. case CPU_ONLINE:
  682. case CPU_DOWN_FAILED:
  683. get_core_online(cpu);
  684. break;
  685. case CPU_DOWN_PREPARE:
  686. put_core_offline(cpu);
  687. break;
  688. }
  689. return NOTIFY_OK;
  690. }
  691. static struct notifier_block coretemp_cpu_notifier __refdata = {
  692. .notifier_call = coretemp_cpu_callback,
  693. };
  694. static int __init coretemp_init(void)
  695. {
  696. int i, err = -ENODEV;
  697. /* quick check if we run Intel */
  698. if (cpu_data(0).x86_vendor != X86_VENDOR_INTEL)
  699. goto exit;
  700. err = platform_driver_register(&coretemp_driver);
  701. if (err)
  702. goto exit;
  703. for_each_online_cpu(i)
  704. get_core_online(i);
  705. #ifndef CONFIG_HOTPLUG_CPU
  706. if (list_empty(&pdev_list)) {
  707. err = -ENODEV;
  708. goto exit_driver_unreg;
  709. }
  710. #endif
  711. register_hotcpu_notifier(&coretemp_cpu_notifier);
  712. return 0;
  713. #ifndef CONFIG_HOTPLUG_CPU
  714. exit_driver_unreg:
  715. platform_driver_unregister(&coretemp_driver);
  716. #endif
  717. exit:
  718. return err;
  719. }
  720. static void __exit coretemp_exit(void)
  721. {
  722. struct pdev_entry *p, *n;
  723. unregister_hotcpu_notifier(&coretemp_cpu_notifier);
  724. mutex_lock(&pdev_list_mutex);
  725. list_for_each_entry_safe(p, n, &pdev_list, list) {
  726. platform_device_unregister(p->pdev);
  727. list_del(&p->list);
  728. kfree(p);
  729. }
  730. mutex_unlock(&pdev_list_mutex);
  731. platform_driver_unregister(&coretemp_driver);
  732. }
  733. MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
  734. MODULE_DESCRIPTION("Intel Core temperature monitor");
  735. MODULE_LICENSE("GPL");
  736. module_init(coretemp_init)
  737. module_exit(coretemp_exit)