r200.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "radeon_drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "r100d.h"
  35. #include "r200_reg_safe.h"
  36. #include "r100_track.h"
  37. static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
  38. {
  39. int vtx_size, i;
  40. vtx_size = 2;
  41. if (vtx_fmt_0 & R200_VTX_Z0)
  42. vtx_size++;
  43. if (vtx_fmt_0 & R200_VTX_W0)
  44. vtx_size++;
  45. /* blend weight */
  46. if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
  47. vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
  48. if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
  49. vtx_size++;
  50. if (vtx_fmt_0 & R200_VTX_N0)
  51. vtx_size += 3;
  52. if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
  53. vtx_size++;
  54. if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
  55. vtx_size++;
  56. if (vtx_fmt_0 & R200_VTX_SHININESS_0)
  57. vtx_size++;
  58. if (vtx_fmt_0 & R200_VTX_SHININESS_1)
  59. vtx_size++;
  60. for (i = 0; i < 8; i++) {
  61. int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
  62. switch (color_size) {
  63. case 0: break;
  64. case 1: vtx_size++; break;
  65. case 2: vtx_size += 3; break;
  66. case 3: vtx_size += 4; break;
  67. }
  68. }
  69. if (vtx_fmt_0 & R200_VTX_XY1)
  70. vtx_size += 2;
  71. if (vtx_fmt_0 & R200_VTX_Z1)
  72. vtx_size++;
  73. if (vtx_fmt_0 & R200_VTX_W1)
  74. vtx_size++;
  75. if (vtx_fmt_0 & R200_VTX_N1)
  76. vtx_size += 3;
  77. return vtx_size;
  78. }
  79. int r200_copy_dma(struct radeon_device *rdev,
  80. uint64_t src_offset,
  81. uint64_t dst_offset,
  82. unsigned num_gpu_pages,
  83. struct radeon_fence *fence)
  84. {
  85. uint32_t size;
  86. uint32_t cur_size;
  87. int i, num_loops;
  88. int r = 0;
  89. /* radeon pitch is /64 */
  90. size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT;
  91. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  92. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  93. if (r) {
  94. DRM_ERROR("radeon: moving bo (%d).\n", r);
  95. return r;
  96. }
  97. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  98. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  99. radeon_ring_write(rdev, (1 << 16));
  100. for (i = 0; i < num_loops; i++) {
  101. cur_size = size;
  102. if (cur_size > 0x1FFFFF) {
  103. cur_size = 0x1FFFFF;
  104. }
  105. size -= cur_size;
  106. radeon_ring_write(rdev, PACKET0(0x720, 2));
  107. radeon_ring_write(rdev, src_offset);
  108. radeon_ring_write(rdev, dst_offset);
  109. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  110. src_offset += cur_size;
  111. dst_offset += cur_size;
  112. }
  113. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  114. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  115. if (fence) {
  116. r = radeon_fence_emit(rdev, fence);
  117. }
  118. radeon_ring_unlock_commit(rdev);
  119. return r;
  120. }
  121. static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
  122. {
  123. int vtx_size, i, tex_size;
  124. vtx_size = 0;
  125. for (i = 0; i < 6; i++) {
  126. tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
  127. if (tex_size > 4)
  128. continue;
  129. vtx_size += tex_size;
  130. }
  131. return vtx_size;
  132. }
  133. int r200_packet0_check(struct radeon_cs_parser *p,
  134. struct radeon_cs_packet *pkt,
  135. unsigned idx, unsigned reg)
  136. {
  137. struct radeon_cs_reloc *reloc;
  138. struct r100_cs_track *track;
  139. volatile uint32_t *ib;
  140. uint32_t tmp;
  141. int r;
  142. int i;
  143. int face;
  144. u32 tile_flags = 0;
  145. u32 idx_value;
  146. ib = p->ib->ptr;
  147. track = (struct r100_cs_track *)p->track;
  148. idx_value = radeon_get_ib_value(p, idx);
  149. switch (reg) {
  150. case RADEON_CRTC_GUI_TRIG_VLINE:
  151. r = r100_cs_packet_parse_vline(p);
  152. if (r) {
  153. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  154. idx, reg);
  155. r100_cs_dump_packet(p, pkt);
  156. return r;
  157. }
  158. break;
  159. /* FIXME: only allow PACKET3 blit? easier to check for out of
  160. * range access */
  161. case RADEON_DST_PITCH_OFFSET:
  162. case RADEON_SRC_PITCH_OFFSET:
  163. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  164. if (r)
  165. return r;
  166. break;
  167. case RADEON_RB3D_DEPTHOFFSET:
  168. r = r100_cs_packet_next_reloc(p, &reloc);
  169. if (r) {
  170. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  171. idx, reg);
  172. r100_cs_dump_packet(p, pkt);
  173. return r;
  174. }
  175. track->zb.robj = reloc->robj;
  176. track->zb.offset = idx_value;
  177. track->zb_dirty = true;
  178. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  179. break;
  180. case RADEON_RB3D_COLOROFFSET:
  181. r = r100_cs_packet_next_reloc(p, &reloc);
  182. if (r) {
  183. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  184. idx, reg);
  185. r100_cs_dump_packet(p, pkt);
  186. return r;
  187. }
  188. track->cb[0].robj = reloc->robj;
  189. track->cb[0].offset = idx_value;
  190. track->cb_dirty = true;
  191. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  192. break;
  193. case R200_PP_TXOFFSET_0:
  194. case R200_PP_TXOFFSET_1:
  195. case R200_PP_TXOFFSET_2:
  196. case R200_PP_TXOFFSET_3:
  197. case R200_PP_TXOFFSET_4:
  198. case R200_PP_TXOFFSET_5:
  199. i = (reg - R200_PP_TXOFFSET_0) / 24;
  200. r = r100_cs_packet_next_reloc(p, &reloc);
  201. if (r) {
  202. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  203. idx, reg);
  204. r100_cs_dump_packet(p, pkt);
  205. return r;
  206. }
  207. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  208. track->textures[i].robj = reloc->robj;
  209. track->tex_dirty = true;
  210. break;
  211. case R200_PP_CUBIC_OFFSET_F1_0:
  212. case R200_PP_CUBIC_OFFSET_F2_0:
  213. case R200_PP_CUBIC_OFFSET_F3_0:
  214. case R200_PP_CUBIC_OFFSET_F4_0:
  215. case R200_PP_CUBIC_OFFSET_F5_0:
  216. case R200_PP_CUBIC_OFFSET_F1_1:
  217. case R200_PP_CUBIC_OFFSET_F2_1:
  218. case R200_PP_CUBIC_OFFSET_F3_1:
  219. case R200_PP_CUBIC_OFFSET_F4_1:
  220. case R200_PP_CUBIC_OFFSET_F5_1:
  221. case R200_PP_CUBIC_OFFSET_F1_2:
  222. case R200_PP_CUBIC_OFFSET_F2_2:
  223. case R200_PP_CUBIC_OFFSET_F3_2:
  224. case R200_PP_CUBIC_OFFSET_F4_2:
  225. case R200_PP_CUBIC_OFFSET_F5_2:
  226. case R200_PP_CUBIC_OFFSET_F1_3:
  227. case R200_PP_CUBIC_OFFSET_F2_3:
  228. case R200_PP_CUBIC_OFFSET_F3_3:
  229. case R200_PP_CUBIC_OFFSET_F4_3:
  230. case R200_PP_CUBIC_OFFSET_F5_3:
  231. case R200_PP_CUBIC_OFFSET_F1_4:
  232. case R200_PP_CUBIC_OFFSET_F2_4:
  233. case R200_PP_CUBIC_OFFSET_F3_4:
  234. case R200_PP_CUBIC_OFFSET_F4_4:
  235. case R200_PP_CUBIC_OFFSET_F5_4:
  236. case R200_PP_CUBIC_OFFSET_F1_5:
  237. case R200_PP_CUBIC_OFFSET_F2_5:
  238. case R200_PP_CUBIC_OFFSET_F3_5:
  239. case R200_PP_CUBIC_OFFSET_F4_5:
  240. case R200_PP_CUBIC_OFFSET_F5_5:
  241. i = (reg - R200_PP_TXOFFSET_0) / 24;
  242. face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
  243. r = r100_cs_packet_next_reloc(p, &reloc);
  244. if (r) {
  245. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  246. idx, reg);
  247. r100_cs_dump_packet(p, pkt);
  248. return r;
  249. }
  250. track->textures[i].cube_info[face - 1].offset = idx_value;
  251. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  252. track->textures[i].cube_info[face - 1].robj = reloc->robj;
  253. track->tex_dirty = true;
  254. break;
  255. case RADEON_RE_WIDTH_HEIGHT:
  256. track->maxy = ((idx_value >> 16) & 0x7FF);
  257. track->cb_dirty = true;
  258. track->zb_dirty = true;
  259. break;
  260. case RADEON_RB3D_COLORPITCH:
  261. r = r100_cs_packet_next_reloc(p, &reloc);
  262. if (r) {
  263. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  264. idx, reg);
  265. r100_cs_dump_packet(p, pkt);
  266. return r;
  267. }
  268. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  269. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  270. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  271. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  272. tmp = idx_value & ~(0x7 << 16);
  273. tmp |= tile_flags;
  274. ib[idx] = tmp;
  275. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  276. track->cb_dirty = true;
  277. break;
  278. case RADEON_RB3D_DEPTHPITCH:
  279. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  280. track->zb_dirty = true;
  281. break;
  282. case RADEON_RB3D_CNTL:
  283. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  284. case 7:
  285. case 8:
  286. case 9:
  287. case 11:
  288. case 12:
  289. track->cb[0].cpp = 1;
  290. break;
  291. case 3:
  292. case 4:
  293. case 15:
  294. track->cb[0].cpp = 2;
  295. break;
  296. case 6:
  297. track->cb[0].cpp = 4;
  298. break;
  299. default:
  300. DRM_ERROR("Invalid color buffer format (%d) !\n",
  301. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  302. return -EINVAL;
  303. }
  304. if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
  305. DRM_ERROR("No support for depth xy offset in kms\n");
  306. return -EINVAL;
  307. }
  308. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  309. track->cb_dirty = true;
  310. track->zb_dirty = true;
  311. break;
  312. case RADEON_RB3D_ZSTENCILCNTL:
  313. switch (idx_value & 0xf) {
  314. case 0:
  315. track->zb.cpp = 2;
  316. break;
  317. case 2:
  318. case 3:
  319. case 4:
  320. case 5:
  321. case 9:
  322. case 11:
  323. track->zb.cpp = 4;
  324. break;
  325. default:
  326. break;
  327. }
  328. track->zb_dirty = true;
  329. break;
  330. case RADEON_RB3D_ZPASS_ADDR:
  331. r = r100_cs_packet_next_reloc(p, &reloc);
  332. if (r) {
  333. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  334. idx, reg);
  335. r100_cs_dump_packet(p, pkt);
  336. return r;
  337. }
  338. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  339. break;
  340. case RADEON_PP_CNTL:
  341. {
  342. uint32_t temp = idx_value >> 4;
  343. for (i = 0; i < track->num_texture; i++)
  344. track->textures[i].enabled = !!(temp & (1 << i));
  345. track->tex_dirty = true;
  346. }
  347. break;
  348. case RADEON_SE_VF_CNTL:
  349. track->vap_vf_cntl = idx_value;
  350. break;
  351. case 0x210c:
  352. /* VAP_VF_MAX_VTX_INDX */
  353. track->max_indx = idx_value & 0x00FFFFFFUL;
  354. break;
  355. case R200_SE_VTX_FMT_0:
  356. track->vtx_size = r200_get_vtx_size_0(idx_value);
  357. break;
  358. case R200_SE_VTX_FMT_1:
  359. track->vtx_size += r200_get_vtx_size_1(idx_value);
  360. break;
  361. case R200_PP_TXSIZE_0:
  362. case R200_PP_TXSIZE_1:
  363. case R200_PP_TXSIZE_2:
  364. case R200_PP_TXSIZE_3:
  365. case R200_PP_TXSIZE_4:
  366. case R200_PP_TXSIZE_5:
  367. i = (reg - R200_PP_TXSIZE_0) / 32;
  368. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  369. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  370. track->tex_dirty = true;
  371. break;
  372. case R200_PP_TXPITCH_0:
  373. case R200_PP_TXPITCH_1:
  374. case R200_PP_TXPITCH_2:
  375. case R200_PP_TXPITCH_3:
  376. case R200_PP_TXPITCH_4:
  377. case R200_PP_TXPITCH_5:
  378. i = (reg - R200_PP_TXPITCH_0) / 32;
  379. track->textures[i].pitch = idx_value + 32;
  380. track->tex_dirty = true;
  381. break;
  382. case R200_PP_TXFILTER_0:
  383. case R200_PP_TXFILTER_1:
  384. case R200_PP_TXFILTER_2:
  385. case R200_PP_TXFILTER_3:
  386. case R200_PP_TXFILTER_4:
  387. case R200_PP_TXFILTER_5:
  388. i = (reg - R200_PP_TXFILTER_0) / 32;
  389. track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
  390. >> R200_MAX_MIP_LEVEL_SHIFT);
  391. tmp = (idx_value >> 23) & 0x7;
  392. if (tmp == 2 || tmp == 6)
  393. track->textures[i].roundup_w = false;
  394. tmp = (idx_value >> 27) & 0x7;
  395. if (tmp == 2 || tmp == 6)
  396. track->textures[i].roundup_h = false;
  397. track->tex_dirty = true;
  398. break;
  399. case R200_PP_TXMULTI_CTL_0:
  400. case R200_PP_TXMULTI_CTL_1:
  401. case R200_PP_TXMULTI_CTL_2:
  402. case R200_PP_TXMULTI_CTL_3:
  403. case R200_PP_TXMULTI_CTL_4:
  404. case R200_PP_TXMULTI_CTL_5:
  405. i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
  406. break;
  407. case R200_PP_TXFORMAT_X_0:
  408. case R200_PP_TXFORMAT_X_1:
  409. case R200_PP_TXFORMAT_X_2:
  410. case R200_PP_TXFORMAT_X_3:
  411. case R200_PP_TXFORMAT_X_4:
  412. case R200_PP_TXFORMAT_X_5:
  413. i = (reg - R200_PP_TXFORMAT_X_0) / 32;
  414. track->textures[i].txdepth = idx_value & 0x7;
  415. tmp = (idx_value >> 16) & 0x3;
  416. /* 2D, 3D, CUBE */
  417. switch (tmp) {
  418. case 0:
  419. case 3:
  420. case 4:
  421. case 5:
  422. case 6:
  423. case 7:
  424. /* 1D/2D */
  425. track->textures[i].tex_coord_type = 0;
  426. break;
  427. case 1:
  428. /* CUBE */
  429. track->textures[i].tex_coord_type = 2;
  430. break;
  431. case 2:
  432. /* 3D */
  433. track->textures[i].tex_coord_type = 1;
  434. break;
  435. }
  436. track->tex_dirty = true;
  437. break;
  438. case R200_PP_TXFORMAT_0:
  439. case R200_PP_TXFORMAT_1:
  440. case R200_PP_TXFORMAT_2:
  441. case R200_PP_TXFORMAT_3:
  442. case R200_PP_TXFORMAT_4:
  443. case R200_PP_TXFORMAT_5:
  444. i = (reg - R200_PP_TXFORMAT_0) / 32;
  445. if (idx_value & R200_TXFORMAT_NON_POWER2) {
  446. track->textures[i].use_pitch = 1;
  447. } else {
  448. track->textures[i].use_pitch = 0;
  449. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  450. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  451. }
  452. if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE)
  453. track->textures[i].lookup_disable = true;
  454. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  455. case R200_TXFORMAT_I8:
  456. case R200_TXFORMAT_RGB332:
  457. case R200_TXFORMAT_Y8:
  458. track->textures[i].cpp = 1;
  459. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  460. break;
  461. case R200_TXFORMAT_AI88:
  462. case R200_TXFORMAT_ARGB1555:
  463. case R200_TXFORMAT_RGB565:
  464. case R200_TXFORMAT_ARGB4444:
  465. case R200_TXFORMAT_VYUY422:
  466. case R200_TXFORMAT_YVYU422:
  467. case R200_TXFORMAT_LDVDU655:
  468. case R200_TXFORMAT_DVDU88:
  469. case R200_TXFORMAT_AVYU4444:
  470. track->textures[i].cpp = 2;
  471. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  472. break;
  473. case R200_TXFORMAT_ARGB8888:
  474. case R200_TXFORMAT_RGBA8888:
  475. case R200_TXFORMAT_ABGR8888:
  476. case R200_TXFORMAT_BGR111110:
  477. case R200_TXFORMAT_LDVDU8888:
  478. track->textures[i].cpp = 4;
  479. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  480. break;
  481. case R200_TXFORMAT_DXT1:
  482. track->textures[i].cpp = 1;
  483. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  484. break;
  485. case R200_TXFORMAT_DXT23:
  486. case R200_TXFORMAT_DXT45:
  487. track->textures[i].cpp = 1;
  488. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  489. break;
  490. }
  491. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  492. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  493. track->tex_dirty = true;
  494. break;
  495. case R200_PP_CUBIC_FACES_0:
  496. case R200_PP_CUBIC_FACES_1:
  497. case R200_PP_CUBIC_FACES_2:
  498. case R200_PP_CUBIC_FACES_3:
  499. case R200_PP_CUBIC_FACES_4:
  500. case R200_PP_CUBIC_FACES_5:
  501. tmp = idx_value;
  502. i = (reg - R200_PP_CUBIC_FACES_0) / 32;
  503. for (face = 0; face < 4; face++) {
  504. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  505. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  506. }
  507. track->tex_dirty = true;
  508. break;
  509. default:
  510. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  511. reg, idx);
  512. return -EINVAL;
  513. }
  514. return 0;
  515. }
  516. void r200_set_safe_registers(struct radeon_device *rdev)
  517. {
  518. rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
  519. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
  520. }