evergreen_blit_kms.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Alex Deucher <alexander.deucher@amd.com>
  25. */
  26. #include "drmP.h"
  27. #include "drm.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "evergreend.h"
  31. #include "evergreen_blit_shaders.h"
  32. #include "cayman_blit_shaders.h"
  33. #define DI_PT_RECTLIST 0x11
  34. #define DI_INDEX_SIZE_16_BIT 0x0
  35. #define DI_SRC_SEL_AUTO_INDEX 0x2
  36. #define FMT_8 0x1
  37. #define FMT_5_6_5 0x8
  38. #define FMT_8_8_8_8 0x1a
  39. #define COLOR_8 0x1
  40. #define COLOR_5_6_5 0x8
  41. #define COLOR_8_8_8_8 0x1a
  42. /* emits 17 */
  43. static void
  44. set_render_target(struct radeon_device *rdev, int format,
  45. int w, int h, u64 gpu_addr)
  46. {
  47. u32 cb_color_info;
  48. int pitch, slice;
  49. h = ALIGN(h, 8);
  50. if (h < 8)
  51. h = 8;
  52. cb_color_info = ((format << 2) | (1 << 24) | (1 << 8));
  53. pitch = (w / 8) - 1;
  54. slice = ((w * h) / 64) - 1;
  55. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 15));
  56. radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_START) >> 2);
  57. radeon_ring_write(rdev, gpu_addr >> 8);
  58. radeon_ring_write(rdev, pitch);
  59. radeon_ring_write(rdev, slice);
  60. radeon_ring_write(rdev, 0);
  61. radeon_ring_write(rdev, cb_color_info);
  62. radeon_ring_write(rdev, (1 << 4));
  63. radeon_ring_write(rdev, (w - 1) | ((h - 1) << 16));
  64. radeon_ring_write(rdev, 0);
  65. radeon_ring_write(rdev, 0);
  66. radeon_ring_write(rdev, 0);
  67. radeon_ring_write(rdev, 0);
  68. radeon_ring_write(rdev, 0);
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, 0);
  71. radeon_ring_write(rdev, 0);
  72. }
  73. /* emits 5dw */
  74. static void
  75. cp_set_surface_sync(struct radeon_device *rdev,
  76. u32 sync_type, u32 size,
  77. u64 mc_addr)
  78. {
  79. u32 cp_coher_size;
  80. if (size == 0xffffffff)
  81. cp_coher_size = 0xffffffff;
  82. else
  83. cp_coher_size = ((size + 255) >> 8);
  84. radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));
  85. radeon_ring_write(rdev, sync_type);
  86. radeon_ring_write(rdev, cp_coher_size);
  87. radeon_ring_write(rdev, mc_addr >> 8);
  88. radeon_ring_write(rdev, 10); /* poll interval */
  89. }
  90. /* emits 11dw + 1 surface sync = 16dw */
  91. static void
  92. set_shaders(struct radeon_device *rdev)
  93. {
  94. u64 gpu_addr;
  95. /* VS */
  96. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  97. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 3));
  98. radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  99. radeon_ring_write(rdev, gpu_addr >> 8);
  100. radeon_ring_write(rdev, 2);
  101. radeon_ring_write(rdev, 0);
  102. /* PS */
  103. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
  104. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 4));
  105. radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_START) >> 2);
  106. radeon_ring_write(rdev, gpu_addr >> 8);
  107. radeon_ring_write(rdev, 1);
  108. radeon_ring_write(rdev, 0);
  109. radeon_ring_write(rdev, 2);
  110. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
  111. cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
  112. }
  113. /* emits 10 + 1 sync (5) = 15 */
  114. static void
  115. set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
  116. {
  117. u32 sq_vtx_constant_word2, sq_vtx_constant_word3;
  118. /* high addr, stride */
  119. sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));
  120. #ifdef __BIG_ENDIAN
  121. sq_vtx_constant_word2 |= (2 << 30);
  122. #endif
  123. /* xyzw swizzles */
  124. sq_vtx_constant_word3 = (0 << 3) | (1 << 6) | (2 << 9) | (3 << 12);
  125. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  126. radeon_ring_write(rdev, 0x580);
  127. radeon_ring_write(rdev, gpu_addr & 0xffffffff);
  128. radeon_ring_write(rdev, 48 - 1); /* size */
  129. radeon_ring_write(rdev, sq_vtx_constant_word2);
  130. radeon_ring_write(rdev, sq_vtx_constant_word3);
  131. radeon_ring_write(rdev, 0);
  132. radeon_ring_write(rdev, 0);
  133. radeon_ring_write(rdev, 0);
  134. radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);
  135. if ((rdev->family == CHIP_CEDAR) ||
  136. (rdev->family == CHIP_PALM) ||
  137. (rdev->family == CHIP_SUMO) ||
  138. (rdev->family == CHIP_SUMO2) ||
  139. (rdev->family == CHIP_CAICOS))
  140. cp_set_surface_sync(rdev,
  141. PACKET3_TC_ACTION_ENA, 48, gpu_addr);
  142. else
  143. cp_set_surface_sync(rdev,
  144. PACKET3_VC_ACTION_ENA, 48, gpu_addr);
  145. }
  146. /* emits 10 */
  147. static void
  148. set_tex_resource(struct radeon_device *rdev,
  149. int format, int w, int h, int pitch,
  150. u64 gpu_addr)
  151. {
  152. u32 sq_tex_resource_word0, sq_tex_resource_word1;
  153. u32 sq_tex_resource_word4, sq_tex_resource_word7;
  154. if (h < 1)
  155. h = 1;
  156. sq_tex_resource_word0 = (1 << 0); /* 2D */
  157. sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 6) |
  158. ((w - 1) << 18));
  159. sq_tex_resource_word1 = ((h - 1) << 0) | (1 << 28);
  160. /* xyzw swizzles */
  161. sq_tex_resource_word4 = (0 << 16) | (1 << 19) | (2 << 22) | (3 << 25);
  162. sq_tex_resource_word7 = format | (SQ_TEX_VTX_VALID_TEXTURE << 30);
  163. radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 8));
  164. radeon_ring_write(rdev, 0);
  165. radeon_ring_write(rdev, sq_tex_resource_word0);
  166. radeon_ring_write(rdev, sq_tex_resource_word1);
  167. radeon_ring_write(rdev, gpu_addr >> 8);
  168. radeon_ring_write(rdev, gpu_addr >> 8);
  169. radeon_ring_write(rdev, sq_tex_resource_word4);
  170. radeon_ring_write(rdev, 0);
  171. radeon_ring_write(rdev, 0);
  172. radeon_ring_write(rdev, sq_tex_resource_word7);
  173. }
  174. /* emits 12 */
  175. static void
  176. set_scissors(struct radeon_device *rdev, int x1, int y1,
  177. int x2, int y2)
  178. {
  179. /* workaround some hw bugs */
  180. if (x2 == 0)
  181. x1 = 1;
  182. if (y2 == 0)
  183. y1 = 1;
  184. if (rdev->family == CHIP_CAYMAN) {
  185. if ((x2 == 1) && (y2 == 1))
  186. x2 = 2;
  187. }
  188. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  189. radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  190. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));
  191. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  192. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  193. radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  194. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  195. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  196. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  197. radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_START) >> 2);
  198. radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));
  199. radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));
  200. }
  201. /* emits 10 */
  202. static void
  203. draw_auto(struct radeon_device *rdev)
  204. {
  205. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  206. radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_START) >> 2);
  207. radeon_ring_write(rdev, DI_PT_RECTLIST);
  208. radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));
  209. radeon_ring_write(rdev,
  210. #ifdef __BIG_ENDIAN
  211. (2 << 2) |
  212. #endif
  213. DI_INDEX_SIZE_16_BIT);
  214. radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));
  215. radeon_ring_write(rdev, 1);
  216. radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
  217. radeon_ring_write(rdev, 3);
  218. radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);
  219. }
  220. /* emits 39 */
  221. static void
  222. set_default_state(struct radeon_device *rdev)
  223. {
  224. u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2, sq_gpr_resource_mgmt_3;
  225. u32 sq_thread_resource_mgmt, sq_thread_resource_mgmt_2;
  226. u32 sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2, sq_stack_resource_mgmt_3;
  227. int num_ps_gprs, num_vs_gprs, num_temp_gprs;
  228. int num_gs_gprs, num_es_gprs, num_hs_gprs, num_ls_gprs;
  229. int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
  230. int num_hs_threads, num_ls_threads;
  231. int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
  232. int num_hs_stack_entries, num_ls_stack_entries;
  233. u64 gpu_addr;
  234. int dwords;
  235. /* set clear context state */
  236. radeon_ring_write(rdev, PACKET3(PACKET3_CLEAR_STATE, 0));
  237. radeon_ring_write(rdev, 0);
  238. if (rdev->family < CHIP_CAYMAN) {
  239. switch (rdev->family) {
  240. case CHIP_CEDAR:
  241. default:
  242. num_ps_gprs = 93;
  243. num_vs_gprs = 46;
  244. num_temp_gprs = 4;
  245. num_gs_gprs = 31;
  246. num_es_gprs = 31;
  247. num_hs_gprs = 23;
  248. num_ls_gprs = 23;
  249. num_ps_threads = 96;
  250. num_vs_threads = 16;
  251. num_gs_threads = 16;
  252. num_es_threads = 16;
  253. num_hs_threads = 16;
  254. num_ls_threads = 16;
  255. num_ps_stack_entries = 42;
  256. num_vs_stack_entries = 42;
  257. num_gs_stack_entries = 42;
  258. num_es_stack_entries = 42;
  259. num_hs_stack_entries = 42;
  260. num_ls_stack_entries = 42;
  261. break;
  262. case CHIP_REDWOOD:
  263. num_ps_gprs = 93;
  264. num_vs_gprs = 46;
  265. num_temp_gprs = 4;
  266. num_gs_gprs = 31;
  267. num_es_gprs = 31;
  268. num_hs_gprs = 23;
  269. num_ls_gprs = 23;
  270. num_ps_threads = 128;
  271. num_vs_threads = 20;
  272. num_gs_threads = 20;
  273. num_es_threads = 20;
  274. num_hs_threads = 20;
  275. num_ls_threads = 20;
  276. num_ps_stack_entries = 42;
  277. num_vs_stack_entries = 42;
  278. num_gs_stack_entries = 42;
  279. num_es_stack_entries = 42;
  280. num_hs_stack_entries = 42;
  281. num_ls_stack_entries = 42;
  282. break;
  283. case CHIP_JUNIPER:
  284. num_ps_gprs = 93;
  285. num_vs_gprs = 46;
  286. num_temp_gprs = 4;
  287. num_gs_gprs = 31;
  288. num_es_gprs = 31;
  289. num_hs_gprs = 23;
  290. num_ls_gprs = 23;
  291. num_ps_threads = 128;
  292. num_vs_threads = 20;
  293. num_gs_threads = 20;
  294. num_es_threads = 20;
  295. num_hs_threads = 20;
  296. num_ls_threads = 20;
  297. num_ps_stack_entries = 85;
  298. num_vs_stack_entries = 85;
  299. num_gs_stack_entries = 85;
  300. num_es_stack_entries = 85;
  301. num_hs_stack_entries = 85;
  302. num_ls_stack_entries = 85;
  303. break;
  304. case CHIP_CYPRESS:
  305. case CHIP_HEMLOCK:
  306. num_ps_gprs = 93;
  307. num_vs_gprs = 46;
  308. num_temp_gprs = 4;
  309. num_gs_gprs = 31;
  310. num_es_gprs = 31;
  311. num_hs_gprs = 23;
  312. num_ls_gprs = 23;
  313. num_ps_threads = 128;
  314. num_vs_threads = 20;
  315. num_gs_threads = 20;
  316. num_es_threads = 20;
  317. num_hs_threads = 20;
  318. num_ls_threads = 20;
  319. num_ps_stack_entries = 85;
  320. num_vs_stack_entries = 85;
  321. num_gs_stack_entries = 85;
  322. num_es_stack_entries = 85;
  323. num_hs_stack_entries = 85;
  324. num_ls_stack_entries = 85;
  325. break;
  326. case CHIP_PALM:
  327. num_ps_gprs = 93;
  328. num_vs_gprs = 46;
  329. num_temp_gprs = 4;
  330. num_gs_gprs = 31;
  331. num_es_gprs = 31;
  332. num_hs_gprs = 23;
  333. num_ls_gprs = 23;
  334. num_ps_threads = 96;
  335. num_vs_threads = 16;
  336. num_gs_threads = 16;
  337. num_es_threads = 16;
  338. num_hs_threads = 16;
  339. num_ls_threads = 16;
  340. num_ps_stack_entries = 42;
  341. num_vs_stack_entries = 42;
  342. num_gs_stack_entries = 42;
  343. num_es_stack_entries = 42;
  344. num_hs_stack_entries = 42;
  345. num_ls_stack_entries = 42;
  346. break;
  347. case CHIP_SUMO:
  348. num_ps_gprs = 93;
  349. num_vs_gprs = 46;
  350. num_temp_gprs = 4;
  351. num_gs_gprs = 31;
  352. num_es_gprs = 31;
  353. num_hs_gprs = 23;
  354. num_ls_gprs = 23;
  355. num_ps_threads = 96;
  356. num_vs_threads = 25;
  357. num_gs_threads = 25;
  358. num_es_threads = 25;
  359. num_hs_threads = 25;
  360. num_ls_threads = 25;
  361. num_ps_stack_entries = 42;
  362. num_vs_stack_entries = 42;
  363. num_gs_stack_entries = 42;
  364. num_es_stack_entries = 42;
  365. num_hs_stack_entries = 42;
  366. num_ls_stack_entries = 42;
  367. break;
  368. case CHIP_SUMO2:
  369. num_ps_gprs = 93;
  370. num_vs_gprs = 46;
  371. num_temp_gprs = 4;
  372. num_gs_gprs = 31;
  373. num_es_gprs = 31;
  374. num_hs_gprs = 23;
  375. num_ls_gprs = 23;
  376. num_ps_threads = 96;
  377. num_vs_threads = 25;
  378. num_gs_threads = 25;
  379. num_es_threads = 25;
  380. num_hs_threads = 25;
  381. num_ls_threads = 25;
  382. num_ps_stack_entries = 85;
  383. num_vs_stack_entries = 85;
  384. num_gs_stack_entries = 85;
  385. num_es_stack_entries = 85;
  386. num_hs_stack_entries = 85;
  387. num_ls_stack_entries = 85;
  388. break;
  389. case CHIP_BARTS:
  390. num_ps_gprs = 93;
  391. num_vs_gprs = 46;
  392. num_temp_gprs = 4;
  393. num_gs_gprs = 31;
  394. num_es_gprs = 31;
  395. num_hs_gprs = 23;
  396. num_ls_gprs = 23;
  397. num_ps_threads = 128;
  398. num_vs_threads = 20;
  399. num_gs_threads = 20;
  400. num_es_threads = 20;
  401. num_hs_threads = 20;
  402. num_ls_threads = 20;
  403. num_ps_stack_entries = 85;
  404. num_vs_stack_entries = 85;
  405. num_gs_stack_entries = 85;
  406. num_es_stack_entries = 85;
  407. num_hs_stack_entries = 85;
  408. num_ls_stack_entries = 85;
  409. break;
  410. case CHIP_TURKS:
  411. num_ps_gprs = 93;
  412. num_vs_gprs = 46;
  413. num_temp_gprs = 4;
  414. num_gs_gprs = 31;
  415. num_es_gprs = 31;
  416. num_hs_gprs = 23;
  417. num_ls_gprs = 23;
  418. num_ps_threads = 128;
  419. num_vs_threads = 20;
  420. num_gs_threads = 20;
  421. num_es_threads = 20;
  422. num_hs_threads = 20;
  423. num_ls_threads = 20;
  424. num_ps_stack_entries = 42;
  425. num_vs_stack_entries = 42;
  426. num_gs_stack_entries = 42;
  427. num_es_stack_entries = 42;
  428. num_hs_stack_entries = 42;
  429. num_ls_stack_entries = 42;
  430. break;
  431. case CHIP_CAICOS:
  432. num_ps_gprs = 93;
  433. num_vs_gprs = 46;
  434. num_temp_gprs = 4;
  435. num_gs_gprs = 31;
  436. num_es_gprs = 31;
  437. num_hs_gprs = 23;
  438. num_ls_gprs = 23;
  439. num_ps_threads = 128;
  440. num_vs_threads = 10;
  441. num_gs_threads = 10;
  442. num_es_threads = 10;
  443. num_hs_threads = 10;
  444. num_ls_threads = 10;
  445. num_ps_stack_entries = 42;
  446. num_vs_stack_entries = 42;
  447. num_gs_stack_entries = 42;
  448. num_es_stack_entries = 42;
  449. num_hs_stack_entries = 42;
  450. num_ls_stack_entries = 42;
  451. break;
  452. }
  453. if ((rdev->family == CHIP_CEDAR) ||
  454. (rdev->family == CHIP_PALM) ||
  455. (rdev->family == CHIP_SUMO) ||
  456. (rdev->family == CHIP_SUMO2) ||
  457. (rdev->family == CHIP_CAICOS))
  458. sq_config = 0;
  459. else
  460. sq_config = VC_ENABLE;
  461. sq_config |= (EXPORT_SRC_C |
  462. CS_PRIO(0) |
  463. LS_PRIO(0) |
  464. HS_PRIO(0) |
  465. PS_PRIO(0) |
  466. VS_PRIO(1) |
  467. GS_PRIO(2) |
  468. ES_PRIO(3));
  469. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
  470. NUM_VS_GPRS(num_vs_gprs) |
  471. NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
  472. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
  473. NUM_ES_GPRS(num_es_gprs));
  474. sq_gpr_resource_mgmt_3 = (NUM_HS_GPRS(num_hs_gprs) |
  475. NUM_LS_GPRS(num_ls_gprs));
  476. sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
  477. NUM_VS_THREADS(num_vs_threads) |
  478. NUM_GS_THREADS(num_gs_threads) |
  479. NUM_ES_THREADS(num_es_threads));
  480. sq_thread_resource_mgmt_2 = (NUM_HS_THREADS(num_hs_threads) |
  481. NUM_LS_THREADS(num_ls_threads));
  482. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
  483. NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
  484. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
  485. NUM_ES_STACK_ENTRIES(num_es_stack_entries));
  486. sq_stack_resource_mgmt_3 = (NUM_HS_STACK_ENTRIES(num_hs_stack_entries) |
  487. NUM_LS_STACK_ENTRIES(num_ls_stack_entries));
  488. /* disable dyn gprs */
  489. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  490. radeon_ring_write(rdev, (SQ_DYN_GPR_CNTL_PS_FLUSH_REQ - PACKET3_SET_CONFIG_REG_START) >> 2);
  491. radeon_ring_write(rdev, 0);
  492. /* setup LDS */
  493. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  494. radeon_ring_write(rdev, (SQ_LDS_RESOURCE_MGMT - PACKET3_SET_CONFIG_REG_START) >> 2);
  495. radeon_ring_write(rdev, 0x10001000);
  496. /* SQ config */
  497. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 11));
  498. radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_START) >> 2);
  499. radeon_ring_write(rdev, sq_config);
  500. radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);
  501. radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);
  502. radeon_ring_write(rdev, sq_gpr_resource_mgmt_3);
  503. radeon_ring_write(rdev, 0);
  504. radeon_ring_write(rdev, 0);
  505. radeon_ring_write(rdev, sq_thread_resource_mgmt);
  506. radeon_ring_write(rdev, sq_thread_resource_mgmt_2);
  507. radeon_ring_write(rdev, sq_stack_resource_mgmt_1);
  508. radeon_ring_write(rdev, sq_stack_resource_mgmt_2);
  509. radeon_ring_write(rdev, sq_stack_resource_mgmt_3);
  510. }
  511. /* CONTEXT_CONTROL */
  512. radeon_ring_write(rdev, 0xc0012800);
  513. radeon_ring_write(rdev, 0x80000000);
  514. radeon_ring_write(rdev, 0x80000000);
  515. /* SQ_VTX_BASE_VTX_LOC */
  516. radeon_ring_write(rdev, 0xc0026f00);
  517. radeon_ring_write(rdev, 0x00000000);
  518. radeon_ring_write(rdev, 0x00000000);
  519. radeon_ring_write(rdev, 0x00000000);
  520. /* SET_SAMPLER */
  521. radeon_ring_write(rdev, 0xc0036e00);
  522. radeon_ring_write(rdev, 0x00000000);
  523. radeon_ring_write(rdev, 0x00000012);
  524. radeon_ring_write(rdev, 0x00000000);
  525. radeon_ring_write(rdev, 0x00000000);
  526. /* set to DX10/11 mode */
  527. radeon_ring_write(rdev, PACKET3(PACKET3_MODE_CONTROL, 0));
  528. radeon_ring_write(rdev, 1);
  529. /* emit an IB pointing at default state */
  530. dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
  531. gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
  532. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  533. radeon_ring_write(rdev, gpu_addr & 0xFFFFFFFC);
  534. radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);
  535. radeon_ring_write(rdev, dwords);
  536. }
  537. static inline uint32_t i2f(uint32_t input)
  538. {
  539. u32 result, i, exponent, fraction;
  540. if ((input & 0x3fff) == 0)
  541. result = 0; /* 0 is a special case */
  542. else {
  543. exponent = 140; /* exponent biased by 127; */
  544. fraction = (input & 0x3fff) << 10; /* cheat and only
  545. handle numbers below 2^^15 */
  546. for (i = 0; i < 14; i++) {
  547. if (fraction & 0x800000)
  548. break;
  549. else {
  550. fraction = fraction << 1; /* keep
  551. shifting left until top bit = 1 */
  552. exponent = exponent - 1;
  553. }
  554. }
  555. result = exponent << 23 | (fraction & 0x7fffff); /* mask
  556. off top bit; assumed 1 */
  557. }
  558. return result;
  559. }
  560. int evergreen_blit_init(struct radeon_device *rdev)
  561. {
  562. u32 obj_size;
  563. int i, r, dwords;
  564. void *ptr;
  565. u32 packet2s[16];
  566. int num_packet2s = 0;
  567. /* pin copy shader into vram if already initialized */
  568. if (rdev->r600_blit.shader_obj)
  569. goto done;
  570. mutex_init(&rdev->r600_blit.mutex);
  571. rdev->r600_blit.state_offset = 0;
  572. if (rdev->family < CHIP_CAYMAN)
  573. rdev->r600_blit.state_len = evergreen_default_size;
  574. else
  575. rdev->r600_blit.state_len = cayman_default_size;
  576. dwords = rdev->r600_blit.state_len;
  577. while (dwords & 0xf) {
  578. packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
  579. dwords++;
  580. }
  581. obj_size = dwords * 4;
  582. obj_size = ALIGN(obj_size, 256);
  583. rdev->r600_blit.vs_offset = obj_size;
  584. if (rdev->family < CHIP_CAYMAN)
  585. obj_size += evergreen_vs_size * 4;
  586. else
  587. obj_size += cayman_vs_size * 4;
  588. obj_size = ALIGN(obj_size, 256);
  589. rdev->r600_blit.ps_offset = obj_size;
  590. if (rdev->family < CHIP_CAYMAN)
  591. obj_size += evergreen_ps_size * 4;
  592. else
  593. obj_size += cayman_ps_size * 4;
  594. obj_size = ALIGN(obj_size, 256);
  595. r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  596. &rdev->r600_blit.shader_obj);
  597. if (r) {
  598. DRM_ERROR("evergreen failed to allocate shader\n");
  599. return r;
  600. }
  601. DRM_DEBUG("evergreen blit allocated bo %08x vs %08x ps %08x\n",
  602. obj_size,
  603. rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
  604. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  605. if (unlikely(r != 0))
  606. return r;
  607. r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
  608. if (r) {
  609. DRM_ERROR("failed to map blit object %d\n", r);
  610. return r;
  611. }
  612. if (rdev->family < CHIP_CAYMAN) {
  613. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  614. evergreen_default_state, rdev->r600_blit.state_len * 4);
  615. if (num_packet2s)
  616. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  617. packet2s, num_packet2s * 4);
  618. for (i = 0; i < evergreen_vs_size; i++)
  619. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(evergreen_vs[i]);
  620. for (i = 0; i < evergreen_ps_size; i++)
  621. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(evergreen_ps[i]);
  622. } else {
  623. memcpy_toio(ptr + rdev->r600_blit.state_offset,
  624. cayman_default_state, rdev->r600_blit.state_len * 4);
  625. if (num_packet2s)
  626. memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
  627. packet2s, num_packet2s * 4);
  628. for (i = 0; i < cayman_vs_size; i++)
  629. *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(cayman_vs[i]);
  630. for (i = 0; i < cayman_ps_size; i++)
  631. *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(cayman_ps[i]);
  632. }
  633. radeon_bo_kunmap(rdev->r600_blit.shader_obj);
  634. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  635. done:
  636. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  637. if (unlikely(r != 0))
  638. return r;
  639. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  640. &rdev->r600_blit.shader_gpu_addr);
  641. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  642. if (r) {
  643. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  644. return r;
  645. }
  646. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  647. return 0;
  648. }
  649. void evergreen_blit_fini(struct radeon_device *rdev)
  650. {
  651. int r;
  652. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  653. if (rdev->r600_blit.shader_obj == NULL)
  654. return;
  655. /* If we can't reserve the bo, unref should be enough to destroy
  656. * it when it becomes idle.
  657. */
  658. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  659. if (!r) {
  660. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  661. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  662. }
  663. radeon_bo_unref(&rdev->r600_blit.shader_obj);
  664. }
  665. static int evergreen_vb_ib_get(struct radeon_device *rdev)
  666. {
  667. int r;
  668. r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);
  669. if (r) {
  670. DRM_ERROR("failed to get IB for vertex buffer\n");
  671. return r;
  672. }
  673. rdev->r600_blit.vb_total = 64*1024;
  674. rdev->r600_blit.vb_used = 0;
  675. return 0;
  676. }
  677. static void evergreen_vb_ib_put(struct radeon_device *rdev)
  678. {
  679. radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);
  680. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  681. }
  682. int evergreen_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)
  683. {
  684. int r;
  685. int ring_size, line_size;
  686. int max_size;
  687. /* loops of emits + fence emit possible */
  688. int dwords_per_loop = 74, num_loops;
  689. r = evergreen_vb_ib_get(rdev);
  690. if (r)
  691. return r;
  692. /* 8 bpp vs 32 bpp for xfer unit */
  693. if (size_bytes & 3)
  694. line_size = 8192;
  695. else
  696. line_size = 8192 * 4;
  697. max_size = 8192 * line_size;
  698. /* major loops cover the max size transfer */
  699. num_loops = ((size_bytes + max_size) / max_size);
  700. /* minor loops cover the extra non aligned bits */
  701. num_loops += ((size_bytes % line_size) ? 1 : 0);
  702. /* calculate number of loops correctly */
  703. ring_size = num_loops * dwords_per_loop;
  704. /* set default + shaders */
  705. ring_size += 55; /* shaders + def state */
  706. ring_size += 10; /* fence emit for VB IB */
  707. ring_size += 5; /* done copy */
  708. ring_size += 10; /* fence emit for done copy */
  709. r = radeon_ring_lock(rdev, ring_size);
  710. if (r)
  711. return r;
  712. set_default_state(rdev); /* 36 */
  713. set_shaders(rdev); /* 16 */
  714. return 0;
  715. }
  716. void evergreen_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)
  717. {
  718. int r;
  719. if (rdev->r600_blit.vb_ib)
  720. evergreen_vb_ib_put(rdev);
  721. if (fence)
  722. r = radeon_fence_emit(rdev, fence);
  723. radeon_ring_unlock_commit(rdev);
  724. }
  725. void evergreen_kms_blit_copy(struct radeon_device *rdev,
  726. u64 src_gpu_addr, u64 dst_gpu_addr,
  727. int size_bytes)
  728. {
  729. int max_bytes;
  730. u64 vb_gpu_addr;
  731. u32 *vb;
  732. DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,
  733. size_bytes, rdev->r600_blit.vb_used);
  734. vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);
  735. if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {
  736. max_bytes = 8192;
  737. while (size_bytes) {
  738. int cur_size = size_bytes;
  739. int src_x = src_gpu_addr & 255;
  740. int dst_x = dst_gpu_addr & 255;
  741. int h = 1;
  742. src_gpu_addr = src_gpu_addr & ~255ULL;
  743. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  744. if (!src_x && !dst_x) {
  745. h = (cur_size / max_bytes);
  746. if (h > 8192)
  747. h = 8192;
  748. if (h == 0)
  749. h = 1;
  750. else
  751. cur_size = max_bytes;
  752. } else {
  753. if (cur_size > max_bytes)
  754. cur_size = max_bytes;
  755. if (cur_size > (max_bytes - dst_x))
  756. cur_size = (max_bytes - dst_x);
  757. if (cur_size > (max_bytes - src_x))
  758. cur_size = (max_bytes - src_x);
  759. }
  760. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  761. WARN_ON(1);
  762. }
  763. vb[0] = i2f(dst_x);
  764. vb[1] = 0;
  765. vb[2] = i2f(src_x);
  766. vb[3] = 0;
  767. vb[4] = i2f(dst_x);
  768. vb[5] = i2f(h);
  769. vb[6] = i2f(src_x);
  770. vb[7] = i2f(h);
  771. vb[8] = i2f(dst_x + cur_size);
  772. vb[9] = i2f(h);
  773. vb[10] = i2f(src_x + cur_size);
  774. vb[11] = i2f(h);
  775. /* src 10 */
  776. set_tex_resource(rdev, FMT_8,
  777. src_x + cur_size, h, src_x + cur_size,
  778. src_gpu_addr);
  779. /* 5 */
  780. cp_set_surface_sync(rdev,
  781. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  782. /* dst 17 */
  783. set_render_target(rdev, COLOR_8,
  784. dst_x + cur_size, h,
  785. dst_gpu_addr);
  786. /* scissors 12 */
  787. set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);
  788. /* 15 */
  789. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  790. set_vtx_resource(rdev, vb_gpu_addr);
  791. /* draw 10 */
  792. draw_auto(rdev);
  793. /* 5 */
  794. cp_set_surface_sync(rdev,
  795. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  796. cur_size * h, dst_gpu_addr);
  797. vb += 12;
  798. rdev->r600_blit.vb_used += 12 * 4;
  799. src_gpu_addr += cur_size * h;
  800. dst_gpu_addr += cur_size * h;
  801. size_bytes -= cur_size * h;
  802. }
  803. } else {
  804. max_bytes = 8192 * 4;
  805. while (size_bytes) {
  806. int cur_size = size_bytes;
  807. int src_x = (src_gpu_addr & 255);
  808. int dst_x = (dst_gpu_addr & 255);
  809. int h = 1;
  810. src_gpu_addr = src_gpu_addr & ~255ULL;
  811. dst_gpu_addr = dst_gpu_addr & ~255ULL;
  812. if (!src_x && !dst_x) {
  813. h = (cur_size / max_bytes);
  814. if (h > 8192)
  815. h = 8192;
  816. if (h == 0)
  817. h = 1;
  818. else
  819. cur_size = max_bytes;
  820. } else {
  821. if (cur_size > max_bytes)
  822. cur_size = max_bytes;
  823. if (cur_size > (max_bytes - dst_x))
  824. cur_size = (max_bytes - dst_x);
  825. if (cur_size > (max_bytes - src_x))
  826. cur_size = (max_bytes - src_x);
  827. }
  828. if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {
  829. WARN_ON(1);
  830. }
  831. vb[0] = i2f(dst_x / 4);
  832. vb[1] = 0;
  833. vb[2] = i2f(src_x / 4);
  834. vb[3] = 0;
  835. vb[4] = i2f(dst_x / 4);
  836. vb[5] = i2f(h);
  837. vb[6] = i2f(src_x / 4);
  838. vb[7] = i2f(h);
  839. vb[8] = i2f((dst_x + cur_size) / 4);
  840. vb[9] = i2f(h);
  841. vb[10] = i2f((src_x + cur_size) / 4);
  842. vb[11] = i2f(h);
  843. /* src 10 */
  844. set_tex_resource(rdev, FMT_8_8_8_8,
  845. (src_x + cur_size) / 4,
  846. h, (src_x + cur_size) / 4,
  847. src_gpu_addr);
  848. /* 5 */
  849. cp_set_surface_sync(rdev,
  850. PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);
  851. /* dst 17 */
  852. set_render_target(rdev, COLOR_8_8_8_8,
  853. (dst_x + cur_size) / 4, h,
  854. dst_gpu_addr);
  855. /* scissors 12 */
  856. set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);
  857. /* Vertex buffer setup 15 */
  858. vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;
  859. set_vtx_resource(rdev, vb_gpu_addr);
  860. /* draw 10 */
  861. draw_auto(rdev);
  862. /* 5 */
  863. cp_set_surface_sync(rdev,
  864. PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
  865. cur_size * h, dst_gpu_addr);
  866. /* 74 ring dwords per loop */
  867. vb += 12;
  868. rdev->r600_blit.vb_used += 12 * 4;
  869. src_gpu_addr += cur_size * h;
  870. dst_gpu_addr += cur_size * h;
  871. size_bytes -= cur_size * h;
  872. }
  873. }
  874. }