i915_dma.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <acpi/video.h>
  44. static void i915_write_hws_pga(struct drm_device *dev)
  45. {
  46. drm_i915_private_t *dev_priv = dev->dev_private;
  47. u32 addr;
  48. addr = dev_priv->status_page_dmah->busaddr;
  49. if (INTEL_INFO(dev)->gen >= 4)
  50. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  51. I915_WRITE(HWS_PGA, addr);
  52. }
  53. /**
  54. * Sets up the hardware status page for devices that need a physical address
  55. * in the register.
  56. */
  57. static int i915_init_phys_hws(struct drm_device *dev)
  58. {
  59. drm_i915_private_t *dev_priv = dev->dev_private;
  60. /* Program Hardware Status Page */
  61. dev_priv->status_page_dmah =
  62. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  63. if (!dev_priv->status_page_dmah) {
  64. DRM_ERROR("Can not allocate hardware status page\n");
  65. return -ENOMEM;
  66. }
  67. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  68. 0, PAGE_SIZE);
  69. i915_write_hws_pga(dev);
  70. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  71. return 0;
  72. }
  73. /**
  74. * Frees the hardware status page, whether it's a physical address or a virtual
  75. * address set up by the X Server.
  76. */
  77. static void i915_free_hws(struct drm_device *dev)
  78. {
  79. drm_i915_private_t *dev_priv = dev->dev_private;
  80. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  81. if (dev_priv->status_page_dmah) {
  82. drm_pci_free(dev, dev_priv->status_page_dmah);
  83. dev_priv->status_page_dmah = NULL;
  84. }
  85. if (ring->status_page.gfx_addr) {
  86. ring->status_page.gfx_addr = 0;
  87. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  88. }
  89. /* Need to rewrite hardware status page */
  90. I915_WRITE(HWS_PGA, 0x1ffff000);
  91. }
  92. void i915_kernel_lost_context(struct drm_device * dev)
  93. {
  94. drm_i915_private_t *dev_priv = dev->dev_private;
  95. struct drm_i915_master_private *master_priv;
  96. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  97. /*
  98. * We should never lose context on the ring with modesetting
  99. * as we don't expose it to userspace
  100. */
  101. if (drm_core_check_feature(dev, DRIVER_MODESET))
  102. return;
  103. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  104. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  105. ring->space = ring->head - (ring->tail + 8);
  106. if (ring->space < 0)
  107. ring->space += ring->size;
  108. if (!dev->primary->master)
  109. return;
  110. master_priv = dev->primary->master->driver_priv;
  111. if (ring->head == ring->tail && master_priv->sarea_priv)
  112. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  113. }
  114. static int i915_dma_cleanup(struct drm_device * dev)
  115. {
  116. drm_i915_private_t *dev_priv = dev->dev_private;
  117. int i;
  118. /* Make sure interrupts are disabled here because the uninstall ioctl
  119. * may not have been called from userspace and after dev_private
  120. * is freed, it's too late.
  121. */
  122. if (dev->irq_enabled)
  123. drm_irq_uninstall(dev);
  124. mutex_lock(&dev->struct_mutex);
  125. for (i = 0; i < I915_NUM_RINGS; i++)
  126. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  127. mutex_unlock(&dev->struct_mutex);
  128. /* Clear the HWS virtual address at teardown */
  129. if (I915_NEED_GFX_HWS(dev))
  130. i915_free_hws(dev);
  131. return 0;
  132. }
  133. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  134. {
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  137. int ret;
  138. master_priv->sarea = drm_getsarea(dev);
  139. if (master_priv->sarea) {
  140. master_priv->sarea_priv = (drm_i915_sarea_t *)
  141. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  142. } else {
  143. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  144. }
  145. if (init->ring_size != 0) {
  146. if (LP_RING(dev_priv)->obj != NULL) {
  147. i915_dma_cleanup(dev);
  148. DRM_ERROR("Client tried to initialize ringbuffer in "
  149. "GEM mode\n");
  150. return -EINVAL;
  151. }
  152. ret = intel_render_ring_init_dri(dev,
  153. init->ring_start,
  154. init->ring_size);
  155. if (ret) {
  156. i915_dma_cleanup(dev);
  157. return ret;
  158. }
  159. }
  160. dev_priv->cpp = init->cpp;
  161. dev_priv->back_offset = init->back_offset;
  162. dev_priv->front_offset = init->front_offset;
  163. dev_priv->current_page = 0;
  164. if (master_priv->sarea_priv)
  165. master_priv->sarea_priv->pf_current_page = 0;
  166. /* Allow hardware batchbuffers unless told otherwise.
  167. */
  168. dev_priv->allow_batchbuffer = 1;
  169. return 0;
  170. }
  171. static int i915_dma_resume(struct drm_device * dev)
  172. {
  173. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  174. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  175. DRM_DEBUG_DRIVER("%s\n", __func__);
  176. if (ring->map.handle == NULL) {
  177. DRM_ERROR("can not ioremap virtual address for"
  178. " ring buffer\n");
  179. return -ENOMEM;
  180. }
  181. /* Program Hardware Status Page */
  182. if (!ring->status_page.page_addr) {
  183. DRM_ERROR("Can not find hardware status page\n");
  184. return -EINVAL;
  185. }
  186. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  187. ring->status_page.page_addr);
  188. if (ring->status_page.gfx_addr != 0)
  189. intel_ring_setup_status_page(ring);
  190. else
  191. i915_write_hws_pga(dev);
  192. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  193. return 0;
  194. }
  195. static int i915_dma_init(struct drm_device *dev, void *data,
  196. struct drm_file *file_priv)
  197. {
  198. drm_i915_init_t *init = data;
  199. int retcode = 0;
  200. switch (init->func) {
  201. case I915_INIT_DMA:
  202. retcode = i915_initialize(dev, init);
  203. break;
  204. case I915_CLEANUP_DMA:
  205. retcode = i915_dma_cleanup(dev);
  206. break;
  207. case I915_RESUME_DMA:
  208. retcode = i915_dma_resume(dev);
  209. break;
  210. default:
  211. retcode = -EINVAL;
  212. break;
  213. }
  214. return retcode;
  215. }
  216. /* Implement basically the same security restrictions as hardware does
  217. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  218. *
  219. * Most of the calculations below involve calculating the size of a
  220. * particular instruction. It's important to get the size right as
  221. * that tells us where the next instruction to check is. Any illegal
  222. * instruction detected will be given a size of zero, which is a
  223. * signal to abort the rest of the buffer.
  224. */
  225. static int validate_cmd(int cmd)
  226. {
  227. switch (((cmd >> 29) & 0x7)) {
  228. case 0x0:
  229. switch ((cmd >> 23) & 0x3f) {
  230. case 0x0:
  231. return 1; /* MI_NOOP */
  232. case 0x4:
  233. return 1; /* MI_FLUSH */
  234. default:
  235. return 0; /* disallow everything else */
  236. }
  237. break;
  238. case 0x1:
  239. return 0; /* reserved */
  240. case 0x2:
  241. return (cmd & 0xff) + 2; /* 2d commands */
  242. case 0x3:
  243. if (((cmd >> 24) & 0x1f) <= 0x18)
  244. return 1;
  245. switch ((cmd >> 24) & 0x1f) {
  246. case 0x1c:
  247. return 1;
  248. case 0x1d:
  249. switch ((cmd >> 16) & 0xff) {
  250. case 0x3:
  251. return (cmd & 0x1f) + 2;
  252. case 0x4:
  253. return (cmd & 0xf) + 2;
  254. default:
  255. return (cmd & 0xffff) + 2;
  256. }
  257. case 0x1e:
  258. if (cmd & (1 << 23))
  259. return (cmd & 0xffff) + 1;
  260. else
  261. return 1;
  262. case 0x1f:
  263. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  264. return (cmd & 0x1ffff) + 2;
  265. else if (cmd & (1 << 17)) /* indirect random */
  266. if ((cmd & 0xffff) == 0)
  267. return 0; /* unknown length, too hard */
  268. else
  269. return (((cmd & 0xffff) + 1) / 2) + 1;
  270. else
  271. return 2; /* indirect sequential */
  272. default:
  273. return 0;
  274. }
  275. default:
  276. return 0;
  277. }
  278. return 0;
  279. }
  280. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  281. {
  282. drm_i915_private_t *dev_priv = dev->dev_private;
  283. int i, ret;
  284. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  285. return -EINVAL;
  286. for (i = 0; i < dwords;) {
  287. int sz = validate_cmd(buffer[i]);
  288. if (sz == 0 || i + sz > dwords)
  289. return -EINVAL;
  290. i += sz;
  291. }
  292. ret = BEGIN_LP_RING((dwords+1)&~1);
  293. if (ret)
  294. return ret;
  295. for (i = 0; i < dwords; i++)
  296. OUT_RING(buffer[i]);
  297. if (dwords & 1)
  298. OUT_RING(0);
  299. ADVANCE_LP_RING();
  300. return 0;
  301. }
  302. int
  303. i915_emit_box(struct drm_device *dev,
  304. struct drm_clip_rect *box,
  305. int DR1, int DR4)
  306. {
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. int ret;
  309. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  310. box->y2 <= 0 || box->x2 <= 0) {
  311. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  312. box->x1, box->y1, box->x2, box->y2);
  313. return -EINVAL;
  314. }
  315. if (INTEL_INFO(dev)->gen >= 4) {
  316. ret = BEGIN_LP_RING(4);
  317. if (ret)
  318. return ret;
  319. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  320. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  321. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  322. OUT_RING(DR4);
  323. } else {
  324. ret = BEGIN_LP_RING(6);
  325. if (ret)
  326. return ret;
  327. OUT_RING(GFX_OP_DRAWRECT_INFO);
  328. OUT_RING(DR1);
  329. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  330. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  331. OUT_RING(DR4);
  332. OUT_RING(0);
  333. }
  334. ADVANCE_LP_RING();
  335. return 0;
  336. }
  337. /* XXX: Emitting the counter should really be moved to part of the IRQ
  338. * emit. For now, do it in both places:
  339. */
  340. static void i915_emit_breadcrumb(struct drm_device *dev)
  341. {
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  344. dev_priv->counter++;
  345. if (dev_priv->counter > 0x7FFFFFFFUL)
  346. dev_priv->counter = 0;
  347. if (master_priv->sarea_priv)
  348. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  349. if (BEGIN_LP_RING(4) == 0) {
  350. OUT_RING(MI_STORE_DWORD_INDEX);
  351. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  352. OUT_RING(dev_priv->counter);
  353. OUT_RING(0);
  354. ADVANCE_LP_RING();
  355. }
  356. }
  357. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  358. drm_i915_cmdbuffer_t *cmd,
  359. struct drm_clip_rect *cliprects,
  360. void *cmdbuf)
  361. {
  362. int nbox = cmd->num_cliprects;
  363. int i = 0, count, ret;
  364. if (cmd->sz & 0x3) {
  365. DRM_ERROR("alignment");
  366. return -EINVAL;
  367. }
  368. i915_kernel_lost_context(dev);
  369. count = nbox ? nbox : 1;
  370. for (i = 0; i < count; i++) {
  371. if (i < nbox) {
  372. ret = i915_emit_box(dev, &cliprects[i],
  373. cmd->DR1, cmd->DR4);
  374. if (ret)
  375. return ret;
  376. }
  377. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  378. if (ret)
  379. return ret;
  380. }
  381. i915_emit_breadcrumb(dev);
  382. return 0;
  383. }
  384. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  385. drm_i915_batchbuffer_t * batch,
  386. struct drm_clip_rect *cliprects)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. int nbox = batch->num_cliprects;
  390. int i, count, ret;
  391. if ((batch->start | batch->used) & 0x7) {
  392. DRM_ERROR("alignment");
  393. return -EINVAL;
  394. }
  395. i915_kernel_lost_context(dev);
  396. count = nbox ? nbox : 1;
  397. for (i = 0; i < count; i++) {
  398. if (i < nbox) {
  399. ret = i915_emit_box(dev, &cliprects[i],
  400. batch->DR1, batch->DR4);
  401. if (ret)
  402. return ret;
  403. }
  404. if (!IS_I830(dev) && !IS_845G(dev)) {
  405. ret = BEGIN_LP_RING(2);
  406. if (ret)
  407. return ret;
  408. if (INTEL_INFO(dev)->gen >= 4) {
  409. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  410. OUT_RING(batch->start);
  411. } else {
  412. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  413. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  414. }
  415. } else {
  416. ret = BEGIN_LP_RING(4);
  417. if (ret)
  418. return ret;
  419. OUT_RING(MI_BATCH_BUFFER);
  420. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  421. OUT_RING(batch->start + batch->used - 4);
  422. OUT_RING(0);
  423. }
  424. ADVANCE_LP_RING();
  425. }
  426. if (IS_G4X(dev) || IS_GEN5(dev)) {
  427. if (BEGIN_LP_RING(2) == 0) {
  428. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  429. OUT_RING(MI_NOOP);
  430. ADVANCE_LP_RING();
  431. }
  432. }
  433. i915_emit_breadcrumb(dev);
  434. return 0;
  435. }
  436. static int i915_dispatch_flip(struct drm_device * dev)
  437. {
  438. drm_i915_private_t *dev_priv = dev->dev_private;
  439. struct drm_i915_master_private *master_priv =
  440. dev->primary->master->driver_priv;
  441. int ret;
  442. if (!master_priv->sarea_priv)
  443. return -EINVAL;
  444. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  445. __func__,
  446. dev_priv->current_page,
  447. master_priv->sarea_priv->pf_current_page);
  448. i915_kernel_lost_context(dev);
  449. ret = BEGIN_LP_RING(10);
  450. if (ret)
  451. return ret;
  452. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  453. OUT_RING(0);
  454. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  455. OUT_RING(0);
  456. if (dev_priv->current_page == 0) {
  457. OUT_RING(dev_priv->back_offset);
  458. dev_priv->current_page = 1;
  459. } else {
  460. OUT_RING(dev_priv->front_offset);
  461. dev_priv->current_page = 0;
  462. }
  463. OUT_RING(0);
  464. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  465. OUT_RING(0);
  466. ADVANCE_LP_RING();
  467. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  468. if (BEGIN_LP_RING(4) == 0) {
  469. OUT_RING(MI_STORE_DWORD_INDEX);
  470. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  471. OUT_RING(dev_priv->counter);
  472. OUT_RING(0);
  473. ADVANCE_LP_RING();
  474. }
  475. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  476. return 0;
  477. }
  478. static int i915_quiescent(struct drm_device *dev)
  479. {
  480. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  481. i915_kernel_lost_context(dev);
  482. return intel_wait_ring_idle(ring);
  483. }
  484. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  485. struct drm_file *file_priv)
  486. {
  487. int ret;
  488. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  489. mutex_lock(&dev->struct_mutex);
  490. ret = i915_quiescent(dev);
  491. mutex_unlock(&dev->struct_mutex);
  492. return ret;
  493. }
  494. static int i915_batchbuffer(struct drm_device *dev, void *data,
  495. struct drm_file *file_priv)
  496. {
  497. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  498. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  499. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  500. master_priv->sarea_priv;
  501. drm_i915_batchbuffer_t *batch = data;
  502. int ret;
  503. struct drm_clip_rect *cliprects = NULL;
  504. if (!dev_priv->allow_batchbuffer) {
  505. DRM_ERROR("Batchbuffer ioctl disabled\n");
  506. return -EINVAL;
  507. }
  508. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  509. batch->start, batch->used, batch->num_cliprects);
  510. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  511. if (batch->num_cliprects < 0)
  512. return -EINVAL;
  513. if (batch->num_cliprects) {
  514. cliprects = kcalloc(batch->num_cliprects,
  515. sizeof(struct drm_clip_rect),
  516. GFP_KERNEL);
  517. if (cliprects == NULL)
  518. return -ENOMEM;
  519. ret = copy_from_user(cliprects, batch->cliprects,
  520. batch->num_cliprects *
  521. sizeof(struct drm_clip_rect));
  522. if (ret != 0) {
  523. ret = -EFAULT;
  524. goto fail_free;
  525. }
  526. }
  527. mutex_lock(&dev->struct_mutex);
  528. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  529. mutex_unlock(&dev->struct_mutex);
  530. if (sarea_priv)
  531. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  532. fail_free:
  533. kfree(cliprects);
  534. return ret;
  535. }
  536. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  537. struct drm_file *file_priv)
  538. {
  539. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  540. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  541. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  542. master_priv->sarea_priv;
  543. drm_i915_cmdbuffer_t *cmdbuf = data;
  544. struct drm_clip_rect *cliprects = NULL;
  545. void *batch_data;
  546. int ret;
  547. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  548. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  549. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  550. if (cmdbuf->num_cliprects < 0)
  551. return -EINVAL;
  552. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  553. if (batch_data == NULL)
  554. return -ENOMEM;
  555. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  556. if (ret != 0) {
  557. ret = -EFAULT;
  558. goto fail_batch_free;
  559. }
  560. if (cmdbuf->num_cliprects) {
  561. cliprects = kcalloc(cmdbuf->num_cliprects,
  562. sizeof(struct drm_clip_rect), GFP_KERNEL);
  563. if (cliprects == NULL) {
  564. ret = -ENOMEM;
  565. goto fail_batch_free;
  566. }
  567. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  568. cmdbuf->num_cliprects *
  569. sizeof(struct drm_clip_rect));
  570. if (ret != 0) {
  571. ret = -EFAULT;
  572. goto fail_clip_free;
  573. }
  574. }
  575. mutex_lock(&dev->struct_mutex);
  576. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  577. mutex_unlock(&dev->struct_mutex);
  578. if (ret) {
  579. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  580. goto fail_clip_free;
  581. }
  582. if (sarea_priv)
  583. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  584. fail_clip_free:
  585. kfree(cliprects);
  586. fail_batch_free:
  587. kfree(batch_data);
  588. return ret;
  589. }
  590. static int i915_flip_bufs(struct drm_device *dev, void *data,
  591. struct drm_file *file_priv)
  592. {
  593. int ret;
  594. DRM_DEBUG_DRIVER("%s\n", __func__);
  595. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  596. mutex_lock(&dev->struct_mutex);
  597. ret = i915_dispatch_flip(dev);
  598. mutex_unlock(&dev->struct_mutex);
  599. return ret;
  600. }
  601. static int i915_getparam(struct drm_device *dev, void *data,
  602. struct drm_file *file_priv)
  603. {
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. drm_i915_getparam_t *param = data;
  606. int value;
  607. if (!dev_priv) {
  608. DRM_ERROR("called with no initialization\n");
  609. return -EINVAL;
  610. }
  611. switch (param->param) {
  612. case I915_PARAM_IRQ_ACTIVE:
  613. value = dev->pdev->irq ? 1 : 0;
  614. break;
  615. case I915_PARAM_ALLOW_BATCHBUFFER:
  616. value = dev_priv->allow_batchbuffer ? 1 : 0;
  617. break;
  618. case I915_PARAM_LAST_DISPATCH:
  619. value = READ_BREADCRUMB(dev_priv);
  620. break;
  621. case I915_PARAM_CHIPSET_ID:
  622. value = dev->pci_device;
  623. break;
  624. case I915_PARAM_HAS_GEM:
  625. value = dev_priv->has_gem;
  626. break;
  627. case I915_PARAM_NUM_FENCES_AVAIL:
  628. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  629. break;
  630. case I915_PARAM_HAS_OVERLAY:
  631. value = dev_priv->overlay ? 1 : 0;
  632. break;
  633. case I915_PARAM_HAS_PAGEFLIPPING:
  634. value = 1;
  635. break;
  636. case I915_PARAM_HAS_EXECBUF2:
  637. /* depends on GEM */
  638. value = dev_priv->has_gem;
  639. break;
  640. case I915_PARAM_HAS_BSD:
  641. value = HAS_BSD(dev);
  642. break;
  643. case I915_PARAM_HAS_BLT:
  644. value = HAS_BLT(dev);
  645. break;
  646. case I915_PARAM_HAS_RELAXED_FENCING:
  647. value = 1;
  648. break;
  649. case I915_PARAM_HAS_COHERENT_RINGS:
  650. value = 1;
  651. break;
  652. case I915_PARAM_HAS_EXEC_CONSTANTS:
  653. value = INTEL_INFO(dev)->gen >= 4;
  654. break;
  655. case I915_PARAM_HAS_RELAXED_DELTA:
  656. value = 1;
  657. break;
  658. default:
  659. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  660. param->param);
  661. return -EINVAL;
  662. }
  663. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  664. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  665. return -EFAULT;
  666. }
  667. return 0;
  668. }
  669. static int i915_setparam(struct drm_device *dev, void *data,
  670. struct drm_file *file_priv)
  671. {
  672. drm_i915_private_t *dev_priv = dev->dev_private;
  673. drm_i915_setparam_t *param = data;
  674. if (!dev_priv) {
  675. DRM_ERROR("called with no initialization\n");
  676. return -EINVAL;
  677. }
  678. switch (param->param) {
  679. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  680. break;
  681. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  682. dev_priv->tex_lru_log_granularity = param->value;
  683. break;
  684. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  685. dev_priv->allow_batchbuffer = param->value;
  686. break;
  687. case I915_SETPARAM_NUM_USED_FENCES:
  688. if (param->value > dev_priv->num_fence_regs ||
  689. param->value < 0)
  690. return -EINVAL;
  691. /* Userspace can use first N regs */
  692. dev_priv->fence_reg_start = param->value;
  693. break;
  694. default:
  695. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  696. param->param);
  697. return -EINVAL;
  698. }
  699. return 0;
  700. }
  701. static int i915_set_status_page(struct drm_device *dev, void *data,
  702. struct drm_file *file_priv)
  703. {
  704. drm_i915_private_t *dev_priv = dev->dev_private;
  705. drm_i915_hws_addr_t *hws = data;
  706. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  707. if (!I915_NEED_GFX_HWS(dev))
  708. return -EINVAL;
  709. if (!dev_priv) {
  710. DRM_ERROR("called with no initialization\n");
  711. return -EINVAL;
  712. }
  713. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  714. WARN(1, "tried to set status page when mode setting active\n");
  715. return 0;
  716. }
  717. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  718. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  719. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  720. dev_priv->hws_map.size = 4*1024;
  721. dev_priv->hws_map.type = 0;
  722. dev_priv->hws_map.flags = 0;
  723. dev_priv->hws_map.mtrr = 0;
  724. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  725. if (dev_priv->hws_map.handle == NULL) {
  726. i915_dma_cleanup(dev);
  727. ring->status_page.gfx_addr = 0;
  728. DRM_ERROR("can not ioremap virtual address for"
  729. " G33 hw status page\n");
  730. return -ENOMEM;
  731. }
  732. ring->status_page.page_addr =
  733. (void __force __iomem *)dev_priv->hws_map.handle;
  734. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  735. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  736. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  737. ring->status_page.gfx_addr);
  738. DRM_DEBUG_DRIVER("load hws at %p\n",
  739. ring->status_page.page_addr);
  740. return 0;
  741. }
  742. static int i915_get_bridge_dev(struct drm_device *dev)
  743. {
  744. struct drm_i915_private *dev_priv = dev->dev_private;
  745. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  746. if (!dev_priv->bridge_dev) {
  747. DRM_ERROR("bridge device not found\n");
  748. return -1;
  749. }
  750. return 0;
  751. }
  752. #define MCHBAR_I915 0x44
  753. #define MCHBAR_I965 0x48
  754. #define MCHBAR_SIZE (4*4096)
  755. #define DEVEN_REG 0x54
  756. #define DEVEN_MCHBAR_EN (1 << 28)
  757. /* Allocate space for the MCH regs if needed, return nonzero on error */
  758. static int
  759. intel_alloc_mchbar_resource(struct drm_device *dev)
  760. {
  761. drm_i915_private_t *dev_priv = dev->dev_private;
  762. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  763. u32 temp_lo, temp_hi = 0;
  764. u64 mchbar_addr;
  765. int ret;
  766. if (INTEL_INFO(dev)->gen >= 4)
  767. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  768. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  769. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  770. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  771. #ifdef CONFIG_PNP
  772. if (mchbar_addr &&
  773. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  774. return 0;
  775. #endif
  776. /* Get some space for it */
  777. dev_priv->mch_res.name = "i915 MCHBAR";
  778. dev_priv->mch_res.flags = IORESOURCE_MEM;
  779. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  780. &dev_priv->mch_res,
  781. MCHBAR_SIZE, MCHBAR_SIZE,
  782. PCIBIOS_MIN_MEM,
  783. 0, pcibios_align_resource,
  784. dev_priv->bridge_dev);
  785. if (ret) {
  786. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  787. dev_priv->mch_res.start = 0;
  788. return ret;
  789. }
  790. if (INTEL_INFO(dev)->gen >= 4)
  791. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  792. upper_32_bits(dev_priv->mch_res.start));
  793. pci_write_config_dword(dev_priv->bridge_dev, reg,
  794. lower_32_bits(dev_priv->mch_res.start));
  795. return 0;
  796. }
  797. /* Setup MCHBAR if possible, return true if we should disable it again */
  798. static void
  799. intel_setup_mchbar(struct drm_device *dev)
  800. {
  801. drm_i915_private_t *dev_priv = dev->dev_private;
  802. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  803. u32 temp;
  804. bool enabled;
  805. dev_priv->mchbar_need_disable = false;
  806. if (IS_I915G(dev) || IS_I915GM(dev)) {
  807. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  808. enabled = !!(temp & DEVEN_MCHBAR_EN);
  809. } else {
  810. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  811. enabled = temp & 1;
  812. }
  813. /* If it's already enabled, don't have to do anything */
  814. if (enabled)
  815. return;
  816. if (intel_alloc_mchbar_resource(dev))
  817. return;
  818. dev_priv->mchbar_need_disable = true;
  819. /* Space is allocated or reserved, so enable it. */
  820. if (IS_I915G(dev) || IS_I915GM(dev)) {
  821. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  822. temp | DEVEN_MCHBAR_EN);
  823. } else {
  824. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  825. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  826. }
  827. }
  828. static void
  829. intel_teardown_mchbar(struct drm_device *dev)
  830. {
  831. drm_i915_private_t *dev_priv = dev->dev_private;
  832. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  833. u32 temp;
  834. if (dev_priv->mchbar_need_disable) {
  835. if (IS_I915G(dev) || IS_I915GM(dev)) {
  836. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  837. temp &= ~DEVEN_MCHBAR_EN;
  838. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  839. } else {
  840. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  841. temp &= ~1;
  842. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  843. }
  844. }
  845. if (dev_priv->mch_res.start)
  846. release_resource(&dev_priv->mch_res);
  847. }
  848. #define PTE_ADDRESS_MASK 0xfffff000
  849. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  850. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  851. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  852. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  853. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  854. #define PTE_VALID (1 << 0)
  855. /**
  856. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  857. * a physical one
  858. * @dev: drm device
  859. * @offset: address to translate
  860. *
  861. * Some chip functions require allocations from stolen space and need the
  862. * physical address of the memory in question.
  863. */
  864. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  865. {
  866. struct drm_i915_private *dev_priv = dev->dev_private;
  867. struct pci_dev *pdev = dev_priv->bridge_dev;
  868. u32 base;
  869. #if 0
  870. /* On the machines I have tested the Graphics Base of Stolen Memory
  871. * is unreliable, so compute the base by subtracting the stolen memory
  872. * from the Top of Low Usable DRAM which is where the BIOS places
  873. * the graphics stolen memory.
  874. */
  875. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  876. /* top 32bits are reserved = 0 */
  877. pci_read_config_dword(pdev, 0xA4, &base);
  878. } else {
  879. /* XXX presume 8xx is the same as i915 */
  880. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  881. }
  882. #else
  883. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  884. u16 val;
  885. pci_read_config_word(pdev, 0xb0, &val);
  886. base = val >> 4 << 20;
  887. } else {
  888. u8 val;
  889. pci_read_config_byte(pdev, 0x9c, &val);
  890. base = val >> 3 << 27;
  891. }
  892. base -= dev_priv->mm.gtt->stolen_size;
  893. #endif
  894. return base + offset;
  895. }
  896. static void i915_warn_stolen(struct drm_device *dev)
  897. {
  898. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  899. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  900. }
  901. static void i915_setup_compression(struct drm_device *dev, int size)
  902. {
  903. struct drm_i915_private *dev_priv = dev->dev_private;
  904. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  905. unsigned long cfb_base;
  906. unsigned long ll_base = 0;
  907. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  908. if (compressed_fb)
  909. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  910. if (!compressed_fb)
  911. goto err;
  912. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  913. if (!cfb_base)
  914. goto err_fb;
  915. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  916. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  917. 4096, 4096, 0);
  918. if (compressed_llb)
  919. compressed_llb = drm_mm_get_block(compressed_llb,
  920. 4096, 4096);
  921. if (!compressed_llb)
  922. goto err_fb;
  923. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  924. if (!ll_base)
  925. goto err_llb;
  926. }
  927. dev_priv->cfb_size = size;
  928. intel_disable_fbc(dev);
  929. dev_priv->compressed_fb = compressed_fb;
  930. if (HAS_PCH_SPLIT(dev))
  931. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  932. else if (IS_GM45(dev)) {
  933. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  934. } else {
  935. I915_WRITE(FBC_CFB_BASE, cfb_base);
  936. I915_WRITE(FBC_LL_BASE, ll_base);
  937. dev_priv->compressed_llb = compressed_llb;
  938. }
  939. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  940. cfb_base, ll_base, size >> 20);
  941. return;
  942. err_llb:
  943. drm_mm_put_block(compressed_llb);
  944. err_fb:
  945. drm_mm_put_block(compressed_fb);
  946. err:
  947. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  948. i915_warn_stolen(dev);
  949. }
  950. static void i915_cleanup_compression(struct drm_device *dev)
  951. {
  952. struct drm_i915_private *dev_priv = dev->dev_private;
  953. drm_mm_put_block(dev_priv->compressed_fb);
  954. if (dev_priv->compressed_llb)
  955. drm_mm_put_block(dev_priv->compressed_llb);
  956. }
  957. /* true = enable decode, false = disable decoder */
  958. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  959. {
  960. struct drm_device *dev = cookie;
  961. intel_modeset_vga_set_state(dev, state);
  962. if (state)
  963. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  964. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  965. else
  966. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  967. }
  968. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  969. {
  970. struct drm_device *dev = pci_get_drvdata(pdev);
  971. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  972. if (state == VGA_SWITCHEROO_ON) {
  973. printk(KERN_INFO "i915: switched on\n");
  974. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  975. /* i915 resume handler doesn't set to D0 */
  976. pci_set_power_state(dev->pdev, PCI_D0);
  977. i915_resume(dev);
  978. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  979. } else {
  980. printk(KERN_ERR "i915: switched off\n");
  981. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  982. i915_suspend(dev, pmm);
  983. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  984. }
  985. }
  986. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  987. {
  988. struct drm_device *dev = pci_get_drvdata(pdev);
  989. bool can_switch;
  990. spin_lock(&dev->count_lock);
  991. can_switch = (dev->open_count == 0);
  992. spin_unlock(&dev->count_lock);
  993. return can_switch;
  994. }
  995. static int i915_load_gem_init(struct drm_device *dev)
  996. {
  997. struct drm_i915_private *dev_priv = dev->dev_private;
  998. unsigned long prealloc_size, gtt_size, mappable_size;
  999. int ret;
  1000. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1001. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1002. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1003. /* Basic memrange allocator for stolen space */
  1004. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1005. /* Let GEM Manage all of the aperture.
  1006. *
  1007. * However, leave one page at the end still bound to the scratch page.
  1008. * There are a number of places where the hardware apparently
  1009. * prefetches past the end of the object, and we've seen multiple
  1010. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1011. * at the last page of the aperture. One page should be enough to
  1012. * keep any prefetching inside of the aperture.
  1013. */
  1014. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1015. mutex_lock(&dev->struct_mutex);
  1016. ret = i915_gem_init_ringbuffer(dev);
  1017. mutex_unlock(&dev->struct_mutex);
  1018. if (ret)
  1019. return ret;
  1020. /* Try to set up FBC with a reasonable compressed buffer size */
  1021. if (I915_HAS_FBC(dev) && i915_powersave) {
  1022. int cfb_size;
  1023. /* Leave 1M for line length buffer & misc. */
  1024. /* Try to get a 32M buffer... */
  1025. if (prealloc_size > (36*1024*1024))
  1026. cfb_size = 32*1024*1024;
  1027. else /* fall back to 7/8 of the stolen space */
  1028. cfb_size = prealloc_size * 7 / 8;
  1029. i915_setup_compression(dev, cfb_size);
  1030. }
  1031. /* Allow hardware batchbuffers unless told otherwise. */
  1032. dev_priv->allow_batchbuffer = 1;
  1033. return 0;
  1034. }
  1035. static int i915_load_modeset_init(struct drm_device *dev)
  1036. {
  1037. struct drm_i915_private *dev_priv = dev->dev_private;
  1038. int ret;
  1039. ret = intel_parse_bios(dev);
  1040. if (ret)
  1041. DRM_INFO("failed to find VBIOS tables\n");
  1042. /* If we have > 1 VGA cards, then we need to arbitrate access
  1043. * to the common VGA resources.
  1044. *
  1045. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1046. * then we do not take part in VGA arbitration and the
  1047. * vga_client_register() fails with -ENODEV.
  1048. */
  1049. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1050. if (ret && ret != -ENODEV)
  1051. goto out;
  1052. intel_register_dsm_handler();
  1053. ret = vga_switcheroo_register_client(dev->pdev,
  1054. i915_switcheroo_set_state,
  1055. NULL,
  1056. i915_switcheroo_can_switch);
  1057. if (ret)
  1058. goto cleanup_vga_client;
  1059. /* IIR "flip pending" bit means done if this bit is set */
  1060. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1061. dev_priv->flip_pending_is_done = true;
  1062. intel_modeset_init(dev);
  1063. ret = i915_load_gem_init(dev);
  1064. if (ret)
  1065. goto cleanup_vga_switcheroo;
  1066. intel_modeset_gem_init(dev);
  1067. ret = drm_irq_install(dev);
  1068. if (ret)
  1069. goto cleanup_gem;
  1070. /* Always safe in the mode setting case. */
  1071. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1072. dev->vblank_disable_allowed = 1;
  1073. ret = intel_fbdev_init(dev);
  1074. if (ret)
  1075. goto cleanup_irq;
  1076. drm_kms_helper_poll_init(dev);
  1077. /* We're off and running w/KMS */
  1078. dev_priv->mm.suspended = 0;
  1079. return 0;
  1080. cleanup_irq:
  1081. drm_irq_uninstall(dev);
  1082. cleanup_gem:
  1083. mutex_lock(&dev->struct_mutex);
  1084. i915_gem_cleanup_ringbuffer(dev);
  1085. mutex_unlock(&dev->struct_mutex);
  1086. cleanup_vga_switcheroo:
  1087. vga_switcheroo_unregister_client(dev->pdev);
  1088. cleanup_vga_client:
  1089. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1090. out:
  1091. return ret;
  1092. }
  1093. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1094. {
  1095. struct drm_i915_master_private *master_priv;
  1096. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1097. if (!master_priv)
  1098. return -ENOMEM;
  1099. master->driver_priv = master_priv;
  1100. return 0;
  1101. }
  1102. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1103. {
  1104. struct drm_i915_master_private *master_priv = master->driver_priv;
  1105. if (!master_priv)
  1106. return;
  1107. kfree(master_priv);
  1108. master->driver_priv = NULL;
  1109. }
  1110. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1111. {
  1112. drm_i915_private_t *dev_priv = dev->dev_private;
  1113. u32 tmp;
  1114. tmp = I915_READ(CLKCFG);
  1115. switch (tmp & CLKCFG_FSB_MASK) {
  1116. case CLKCFG_FSB_533:
  1117. dev_priv->fsb_freq = 533; /* 133*4 */
  1118. break;
  1119. case CLKCFG_FSB_800:
  1120. dev_priv->fsb_freq = 800; /* 200*4 */
  1121. break;
  1122. case CLKCFG_FSB_667:
  1123. dev_priv->fsb_freq = 667; /* 167*4 */
  1124. break;
  1125. case CLKCFG_FSB_400:
  1126. dev_priv->fsb_freq = 400; /* 100*4 */
  1127. break;
  1128. }
  1129. switch (tmp & CLKCFG_MEM_MASK) {
  1130. case CLKCFG_MEM_533:
  1131. dev_priv->mem_freq = 533;
  1132. break;
  1133. case CLKCFG_MEM_667:
  1134. dev_priv->mem_freq = 667;
  1135. break;
  1136. case CLKCFG_MEM_800:
  1137. dev_priv->mem_freq = 800;
  1138. break;
  1139. }
  1140. /* detect pineview DDR3 setting */
  1141. tmp = I915_READ(CSHRDDR3CTL);
  1142. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1143. }
  1144. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1145. {
  1146. drm_i915_private_t *dev_priv = dev->dev_private;
  1147. u16 ddrpll, csipll;
  1148. ddrpll = I915_READ16(DDRMPLL1);
  1149. csipll = I915_READ16(CSIPLL0);
  1150. switch (ddrpll & 0xff) {
  1151. case 0xc:
  1152. dev_priv->mem_freq = 800;
  1153. break;
  1154. case 0x10:
  1155. dev_priv->mem_freq = 1066;
  1156. break;
  1157. case 0x14:
  1158. dev_priv->mem_freq = 1333;
  1159. break;
  1160. case 0x18:
  1161. dev_priv->mem_freq = 1600;
  1162. break;
  1163. default:
  1164. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1165. ddrpll & 0xff);
  1166. dev_priv->mem_freq = 0;
  1167. break;
  1168. }
  1169. dev_priv->r_t = dev_priv->mem_freq;
  1170. switch (csipll & 0x3ff) {
  1171. case 0x00c:
  1172. dev_priv->fsb_freq = 3200;
  1173. break;
  1174. case 0x00e:
  1175. dev_priv->fsb_freq = 3733;
  1176. break;
  1177. case 0x010:
  1178. dev_priv->fsb_freq = 4266;
  1179. break;
  1180. case 0x012:
  1181. dev_priv->fsb_freq = 4800;
  1182. break;
  1183. case 0x014:
  1184. dev_priv->fsb_freq = 5333;
  1185. break;
  1186. case 0x016:
  1187. dev_priv->fsb_freq = 5866;
  1188. break;
  1189. case 0x018:
  1190. dev_priv->fsb_freq = 6400;
  1191. break;
  1192. default:
  1193. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1194. csipll & 0x3ff);
  1195. dev_priv->fsb_freq = 0;
  1196. break;
  1197. }
  1198. if (dev_priv->fsb_freq == 3200) {
  1199. dev_priv->c_m = 0;
  1200. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1201. dev_priv->c_m = 1;
  1202. } else {
  1203. dev_priv->c_m = 2;
  1204. }
  1205. }
  1206. static const struct cparams {
  1207. u16 i;
  1208. u16 t;
  1209. u16 m;
  1210. u16 c;
  1211. } cparams[] = {
  1212. { 1, 1333, 301, 28664 },
  1213. { 1, 1066, 294, 24460 },
  1214. { 1, 800, 294, 25192 },
  1215. { 0, 1333, 276, 27605 },
  1216. { 0, 1066, 276, 27605 },
  1217. { 0, 800, 231, 23784 },
  1218. };
  1219. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1220. {
  1221. u64 total_count, diff, ret;
  1222. u32 count1, count2, count3, m = 0, c = 0;
  1223. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1224. int i;
  1225. diff1 = now - dev_priv->last_time1;
  1226. /* Prevent division-by-zero if we are asking too fast.
  1227. * Also, we don't get interesting results if we are polling
  1228. * faster than once in 10ms, so just return the saved value
  1229. * in such cases.
  1230. */
  1231. if (diff1 <= 10)
  1232. return dev_priv->chipset_power;
  1233. count1 = I915_READ(DMIEC);
  1234. count2 = I915_READ(DDREC);
  1235. count3 = I915_READ(CSIEC);
  1236. total_count = count1 + count2 + count3;
  1237. /* FIXME: handle per-counter overflow */
  1238. if (total_count < dev_priv->last_count1) {
  1239. diff = ~0UL - dev_priv->last_count1;
  1240. diff += total_count;
  1241. } else {
  1242. diff = total_count - dev_priv->last_count1;
  1243. }
  1244. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1245. if (cparams[i].i == dev_priv->c_m &&
  1246. cparams[i].t == dev_priv->r_t) {
  1247. m = cparams[i].m;
  1248. c = cparams[i].c;
  1249. break;
  1250. }
  1251. }
  1252. diff = div_u64(diff, diff1);
  1253. ret = ((m * diff) + c);
  1254. ret = div_u64(ret, 10);
  1255. dev_priv->last_count1 = total_count;
  1256. dev_priv->last_time1 = now;
  1257. dev_priv->chipset_power = ret;
  1258. return ret;
  1259. }
  1260. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1261. {
  1262. unsigned long m, x, b;
  1263. u32 tsfs;
  1264. tsfs = I915_READ(TSFS);
  1265. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1266. x = I915_READ8(TR1);
  1267. b = tsfs & TSFS_INTR_MASK;
  1268. return ((m * x) / 127) - b;
  1269. }
  1270. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1271. {
  1272. static const struct v_table {
  1273. u16 vd; /* in .1 mil */
  1274. u16 vm; /* in .1 mil */
  1275. } v_table[] = {
  1276. { 0, 0, },
  1277. { 375, 0, },
  1278. { 500, 0, },
  1279. { 625, 0, },
  1280. { 750, 0, },
  1281. { 875, 0, },
  1282. { 1000, 0, },
  1283. { 1125, 0, },
  1284. { 4125, 3000, },
  1285. { 4125, 3000, },
  1286. { 4125, 3000, },
  1287. { 4125, 3000, },
  1288. { 4125, 3000, },
  1289. { 4125, 3000, },
  1290. { 4125, 3000, },
  1291. { 4125, 3000, },
  1292. { 4125, 3000, },
  1293. { 4125, 3000, },
  1294. { 4125, 3000, },
  1295. { 4125, 3000, },
  1296. { 4125, 3000, },
  1297. { 4125, 3000, },
  1298. { 4125, 3000, },
  1299. { 4125, 3000, },
  1300. { 4125, 3000, },
  1301. { 4125, 3000, },
  1302. { 4125, 3000, },
  1303. { 4125, 3000, },
  1304. { 4125, 3000, },
  1305. { 4125, 3000, },
  1306. { 4125, 3000, },
  1307. { 4125, 3000, },
  1308. { 4250, 3125, },
  1309. { 4375, 3250, },
  1310. { 4500, 3375, },
  1311. { 4625, 3500, },
  1312. { 4750, 3625, },
  1313. { 4875, 3750, },
  1314. { 5000, 3875, },
  1315. { 5125, 4000, },
  1316. { 5250, 4125, },
  1317. { 5375, 4250, },
  1318. { 5500, 4375, },
  1319. { 5625, 4500, },
  1320. { 5750, 4625, },
  1321. { 5875, 4750, },
  1322. { 6000, 4875, },
  1323. { 6125, 5000, },
  1324. { 6250, 5125, },
  1325. { 6375, 5250, },
  1326. { 6500, 5375, },
  1327. { 6625, 5500, },
  1328. { 6750, 5625, },
  1329. { 6875, 5750, },
  1330. { 7000, 5875, },
  1331. { 7125, 6000, },
  1332. { 7250, 6125, },
  1333. { 7375, 6250, },
  1334. { 7500, 6375, },
  1335. { 7625, 6500, },
  1336. { 7750, 6625, },
  1337. { 7875, 6750, },
  1338. { 8000, 6875, },
  1339. { 8125, 7000, },
  1340. { 8250, 7125, },
  1341. { 8375, 7250, },
  1342. { 8500, 7375, },
  1343. { 8625, 7500, },
  1344. { 8750, 7625, },
  1345. { 8875, 7750, },
  1346. { 9000, 7875, },
  1347. { 9125, 8000, },
  1348. { 9250, 8125, },
  1349. { 9375, 8250, },
  1350. { 9500, 8375, },
  1351. { 9625, 8500, },
  1352. { 9750, 8625, },
  1353. { 9875, 8750, },
  1354. { 10000, 8875, },
  1355. { 10125, 9000, },
  1356. { 10250, 9125, },
  1357. { 10375, 9250, },
  1358. { 10500, 9375, },
  1359. { 10625, 9500, },
  1360. { 10750, 9625, },
  1361. { 10875, 9750, },
  1362. { 11000, 9875, },
  1363. { 11125, 10000, },
  1364. { 11250, 10125, },
  1365. { 11375, 10250, },
  1366. { 11500, 10375, },
  1367. { 11625, 10500, },
  1368. { 11750, 10625, },
  1369. { 11875, 10750, },
  1370. { 12000, 10875, },
  1371. { 12125, 11000, },
  1372. { 12250, 11125, },
  1373. { 12375, 11250, },
  1374. { 12500, 11375, },
  1375. { 12625, 11500, },
  1376. { 12750, 11625, },
  1377. { 12875, 11750, },
  1378. { 13000, 11875, },
  1379. { 13125, 12000, },
  1380. { 13250, 12125, },
  1381. { 13375, 12250, },
  1382. { 13500, 12375, },
  1383. { 13625, 12500, },
  1384. { 13750, 12625, },
  1385. { 13875, 12750, },
  1386. { 14000, 12875, },
  1387. { 14125, 13000, },
  1388. { 14250, 13125, },
  1389. { 14375, 13250, },
  1390. { 14500, 13375, },
  1391. { 14625, 13500, },
  1392. { 14750, 13625, },
  1393. { 14875, 13750, },
  1394. { 15000, 13875, },
  1395. { 15125, 14000, },
  1396. { 15250, 14125, },
  1397. { 15375, 14250, },
  1398. { 15500, 14375, },
  1399. { 15625, 14500, },
  1400. { 15750, 14625, },
  1401. { 15875, 14750, },
  1402. { 16000, 14875, },
  1403. { 16125, 15000, },
  1404. };
  1405. if (dev_priv->info->is_mobile)
  1406. return v_table[pxvid].vm;
  1407. else
  1408. return v_table[pxvid].vd;
  1409. }
  1410. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1411. {
  1412. struct timespec now, diff1;
  1413. u64 diff;
  1414. unsigned long diffms;
  1415. u32 count;
  1416. getrawmonotonic(&now);
  1417. diff1 = timespec_sub(now, dev_priv->last_time2);
  1418. /* Don't divide by 0 */
  1419. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1420. if (!diffms)
  1421. return;
  1422. count = I915_READ(GFXEC);
  1423. if (count < dev_priv->last_count2) {
  1424. diff = ~0UL - dev_priv->last_count2;
  1425. diff += count;
  1426. } else {
  1427. diff = count - dev_priv->last_count2;
  1428. }
  1429. dev_priv->last_count2 = count;
  1430. dev_priv->last_time2 = now;
  1431. /* More magic constants... */
  1432. diff = diff * 1181;
  1433. diff = div_u64(diff, diffms * 10);
  1434. dev_priv->gfx_power = diff;
  1435. }
  1436. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1437. {
  1438. unsigned long t, corr, state1, corr2, state2;
  1439. u32 pxvid, ext_v;
  1440. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1441. pxvid = (pxvid >> 24) & 0x7f;
  1442. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1443. state1 = ext_v;
  1444. t = i915_mch_val(dev_priv);
  1445. /* Revel in the empirically derived constants */
  1446. /* Correction factor in 1/100000 units */
  1447. if (t > 80)
  1448. corr = ((t * 2349) + 135940);
  1449. else if (t >= 50)
  1450. corr = ((t * 964) + 29317);
  1451. else /* < 50 */
  1452. corr = ((t * 301) + 1004);
  1453. corr = corr * ((150142 * state1) / 10000 - 78642);
  1454. corr /= 100000;
  1455. corr2 = (corr * dev_priv->corr);
  1456. state2 = (corr2 * state1) / 10000;
  1457. state2 /= 100; /* convert to mW */
  1458. i915_update_gfx_val(dev_priv);
  1459. return dev_priv->gfx_power + state2;
  1460. }
  1461. /* Global for IPS driver to get at the current i915 device */
  1462. static struct drm_i915_private *i915_mch_dev;
  1463. /*
  1464. * Lock protecting IPS related data structures
  1465. * - i915_mch_dev
  1466. * - dev_priv->max_delay
  1467. * - dev_priv->min_delay
  1468. * - dev_priv->fmax
  1469. * - dev_priv->gpu_busy
  1470. */
  1471. static DEFINE_SPINLOCK(mchdev_lock);
  1472. /**
  1473. * i915_read_mch_val - return value for IPS use
  1474. *
  1475. * Calculate and return a value for the IPS driver to use when deciding whether
  1476. * we have thermal and power headroom to increase CPU or GPU power budget.
  1477. */
  1478. unsigned long i915_read_mch_val(void)
  1479. {
  1480. struct drm_i915_private *dev_priv;
  1481. unsigned long chipset_val, graphics_val, ret = 0;
  1482. spin_lock(&mchdev_lock);
  1483. if (!i915_mch_dev)
  1484. goto out_unlock;
  1485. dev_priv = i915_mch_dev;
  1486. chipset_val = i915_chipset_val(dev_priv);
  1487. graphics_val = i915_gfx_val(dev_priv);
  1488. ret = chipset_val + graphics_val;
  1489. out_unlock:
  1490. spin_unlock(&mchdev_lock);
  1491. return ret;
  1492. }
  1493. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1494. /**
  1495. * i915_gpu_raise - raise GPU frequency limit
  1496. *
  1497. * Raise the limit; IPS indicates we have thermal headroom.
  1498. */
  1499. bool i915_gpu_raise(void)
  1500. {
  1501. struct drm_i915_private *dev_priv;
  1502. bool ret = true;
  1503. spin_lock(&mchdev_lock);
  1504. if (!i915_mch_dev) {
  1505. ret = false;
  1506. goto out_unlock;
  1507. }
  1508. dev_priv = i915_mch_dev;
  1509. if (dev_priv->max_delay > dev_priv->fmax)
  1510. dev_priv->max_delay--;
  1511. out_unlock:
  1512. spin_unlock(&mchdev_lock);
  1513. return ret;
  1514. }
  1515. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1516. /**
  1517. * i915_gpu_lower - lower GPU frequency limit
  1518. *
  1519. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1520. * frequency maximum.
  1521. */
  1522. bool i915_gpu_lower(void)
  1523. {
  1524. struct drm_i915_private *dev_priv;
  1525. bool ret = true;
  1526. spin_lock(&mchdev_lock);
  1527. if (!i915_mch_dev) {
  1528. ret = false;
  1529. goto out_unlock;
  1530. }
  1531. dev_priv = i915_mch_dev;
  1532. if (dev_priv->max_delay < dev_priv->min_delay)
  1533. dev_priv->max_delay++;
  1534. out_unlock:
  1535. spin_unlock(&mchdev_lock);
  1536. return ret;
  1537. }
  1538. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1539. /**
  1540. * i915_gpu_busy - indicate GPU business to IPS
  1541. *
  1542. * Tell the IPS driver whether or not the GPU is busy.
  1543. */
  1544. bool i915_gpu_busy(void)
  1545. {
  1546. struct drm_i915_private *dev_priv;
  1547. bool ret = false;
  1548. spin_lock(&mchdev_lock);
  1549. if (!i915_mch_dev)
  1550. goto out_unlock;
  1551. dev_priv = i915_mch_dev;
  1552. ret = dev_priv->busy;
  1553. out_unlock:
  1554. spin_unlock(&mchdev_lock);
  1555. return ret;
  1556. }
  1557. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1558. /**
  1559. * i915_gpu_turbo_disable - disable graphics turbo
  1560. *
  1561. * Disable graphics turbo by resetting the max frequency and setting the
  1562. * current frequency to the default.
  1563. */
  1564. bool i915_gpu_turbo_disable(void)
  1565. {
  1566. struct drm_i915_private *dev_priv;
  1567. bool ret = true;
  1568. spin_lock(&mchdev_lock);
  1569. if (!i915_mch_dev) {
  1570. ret = false;
  1571. goto out_unlock;
  1572. }
  1573. dev_priv = i915_mch_dev;
  1574. dev_priv->max_delay = dev_priv->fstart;
  1575. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1576. ret = false;
  1577. out_unlock:
  1578. spin_unlock(&mchdev_lock);
  1579. return ret;
  1580. }
  1581. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1582. /**
  1583. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1584. * IPS got loaded first.
  1585. *
  1586. * This awkward dance is so that neither module has to depend on the
  1587. * other in order for IPS to do the appropriate communication of
  1588. * GPU turbo limits to i915.
  1589. */
  1590. static void
  1591. ips_ping_for_i915_load(void)
  1592. {
  1593. void (*link)(void);
  1594. link = symbol_get(ips_link_to_i915_driver);
  1595. if (link) {
  1596. link();
  1597. symbol_put(ips_link_to_i915_driver);
  1598. }
  1599. }
  1600. /**
  1601. * i915_driver_load - setup chip and create an initial config
  1602. * @dev: DRM device
  1603. * @flags: startup flags
  1604. *
  1605. * The driver load routine has to do several things:
  1606. * - drive output discovery via intel_modeset_init()
  1607. * - initialize the memory manager
  1608. * - allocate initial config memory
  1609. * - setup the DRM framebuffer with the allocated memory
  1610. */
  1611. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1612. {
  1613. struct drm_i915_private *dev_priv;
  1614. int ret = 0, mmio_bar;
  1615. uint32_t agp_size;
  1616. /* i915 has 4 more counters */
  1617. dev->counters += 4;
  1618. dev->types[6] = _DRM_STAT_IRQ;
  1619. dev->types[7] = _DRM_STAT_PRIMARY;
  1620. dev->types[8] = _DRM_STAT_SECONDARY;
  1621. dev->types[9] = _DRM_STAT_DMA;
  1622. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1623. if (dev_priv == NULL)
  1624. return -ENOMEM;
  1625. dev->dev_private = (void *)dev_priv;
  1626. dev_priv->dev = dev;
  1627. dev_priv->info = (struct intel_device_info *) flags;
  1628. if (i915_get_bridge_dev(dev)) {
  1629. ret = -EIO;
  1630. goto free_priv;
  1631. }
  1632. /* overlay on gen2 is broken and can't address above 1G */
  1633. if (IS_GEN2(dev))
  1634. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1635. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1636. * using 32bit addressing, overwriting memory if HWS is located
  1637. * above 4GB.
  1638. *
  1639. * The documentation also mentions an issue with undefined
  1640. * behaviour if any general state is accessed within a page above 4GB,
  1641. * which also needs to be handled carefully.
  1642. */
  1643. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1644. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1645. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1646. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1647. if (!dev_priv->regs) {
  1648. DRM_ERROR("failed to map registers\n");
  1649. ret = -EIO;
  1650. goto put_bridge;
  1651. }
  1652. dev_priv->mm.gtt = intel_gtt_get();
  1653. if (!dev_priv->mm.gtt) {
  1654. DRM_ERROR("Failed to initialize GTT\n");
  1655. ret = -ENODEV;
  1656. goto out_rmmap;
  1657. }
  1658. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1659. dev_priv->mm.gtt_mapping =
  1660. io_mapping_create_wc(dev->agp->base, agp_size);
  1661. if (dev_priv->mm.gtt_mapping == NULL) {
  1662. ret = -EIO;
  1663. goto out_rmmap;
  1664. }
  1665. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1666. * one would think, because the kernel disables PAT on first
  1667. * generation Core chips because WC PAT gets overridden by a UC
  1668. * MTRR if present. Even if a UC MTRR isn't present.
  1669. */
  1670. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1671. agp_size,
  1672. MTRR_TYPE_WRCOMB, 1);
  1673. if (dev_priv->mm.gtt_mtrr < 0) {
  1674. DRM_INFO("MTRR allocation failed. Graphics "
  1675. "performance may suffer.\n");
  1676. }
  1677. /* The i915 workqueue is primarily used for batched retirement of
  1678. * requests (and thus managing bo) once the task has been completed
  1679. * by the GPU. i915_gem_retire_requests() is called directly when we
  1680. * need high-priority retirement, such as waiting for an explicit
  1681. * bo.
  1682. *
  1683. * It is also used for periodic low-priority events, such as
  1684. * idle-timers and recording error state.
  1685. *
  1686. * All tasks on the workqueue are expected to acquire the dev mutex
  1687. * so there is no point in running more than one instance of the
  1688. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1689. */
  1690. dev_priv->wq = alloc_workqueue("i915",
  1691. WQ_UNBOUND | WQ_NON_REENTRANT,
  1692. 1);
  1693. if (dev_priv->wq == NULL) {
  1694. DRM_ERROR("Failed to create our workqueue.\n");
  1695. ret = -ENOMEM;
  1696. goto out_mtrrfree;
  1697. }
  1698. /* enable GEM by default */
  1699. dev_priv->has_gem = 1;
  1700. intel_irq_init(dev);
  1701. /* Try to make sure MCHBAR is enabled before poking at it */
  1702. intel_setup_mchbar(dev);
  1703. intel_setup_gmbus(dev);
  1704. intel_opregion_setup(dev);
  1705. /* Make sure the bios did its job and set up vital registers */
  1706. intel_setup_bios(dev);
  1707. i915_gem_load(dev);
  1708. /* Init HWS */
  1709. if (!I915_NEED_GFX_HWS(dev)) {
  1710. ret = i915_init_phys_hws(dev);
  1711. if (ret)
  1712. goto out_gem_unload;
  1713. }
  1714. if (IS_PINEVIEW(dev))
  1715. i915_pineview_get_mem_freq(dev);
  1716. else if (IS_GEN5(dev))
  1717. i915_ironlake_get_mem_freq(dev);
  1718. /* On the 945G/GM, the chipset reports the MSI capability on the
  1719. * integrated graphics even though the support isn't actually there
  1720. * according to the published specs. It doesn't appear to function
  1721. * correctly in testing on 945G.
  1722. * This may be a side effect of MSI having been made available for PEG
  1723. * and the registers being closely associated.
  1724. *
  1725. * According to chipset errata, on the 965GM, MSI interrupts may
  1726. * be lost or delayed, but we use them anyways to avoid
  1727. * stuck interrupts on some machines.
  1728. */
  1729. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1730. pci_enable_msi(dev->pdev);
  1731. spin_lock_init(&dev_priv->irq_lock);
  1732. spin_lock_init(&dev_priv->error_lock);
  1733. spin_lock_init(&dev_priv->rps_lock);
  1734. if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1735. dev_priv->num_pipe = 2;
  1736. else
  1737. dev_priv->num_pipe = 1;
  1738. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1739. if (ret)
  1740. goto out_gem_unload;
  1741. /* Start out suspended */
  1742. dev_priv->mm.suspended = 1;
  1743. intel_detect_pch(dev);
  1744. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1745. ret = i915_load_modeset_init(dev);
  1746. if (ret < 0) {
  1747. DRM_ERROR("failed to init modeset\n");
  1748. goto out_gem_unload;
  1749. }
  1750. }
  1751. /* Must be done after probing outputs */
  1752. intel_opregion_init(dev);
  1753. acpi_video_register();
  1754. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1755. (unsigned long) dev);
  1756. spin_lock(&mchdev_lock);
  1757. i915_mch_dev = dev_priv;
  1758. dev_priv->mchdev_lock = &mchdev_lock;
  1759. spin_unlock(&mchdev_lock);
  1760. ips_ping_for_i915_load();
  1761. return 0;
  1762. out_gem_unload:
  1763. if (dev_priv->mm.inactive_shrinker.shrink)
  1764. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1765. if (dev->pdev->msi_enabled)
  1766. pci_disable_msi(dev->pdev);
  1767. intel_teardown_gmbus(dev);
  1768. intel_teardown_mchbar(dev);
  1769. destroy_workqueue(dev_priv->wq);
  1770. out_mtrrfree:
  1771. if (dev_priv->mm.gtt_mtrr >= 0) {
  1772. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1773. dev->agp->agp_info.aper_size * 1024 * 1024);
  1774. dev_priv->mm.gtt_mtrr = -1;
  1775. }
  1776. io_mapping_free(dev_priv->mm.gtt_mapping);
  1777. out_rmmap:
  1778. pci_iounmap(dev->pdev, dev_priv->regs);
  1779. put_bridge:
  1780. pci_dev_put(dev_priv->bridge_dev);
  1781. free_priv:
  1782. kfree(dev_priv);
  1783. return ret;
  1784. }
  1785. int i915_driver_unload(struct drm_device *dev)
  1786. {
  1787. struct drm_i915_private *dev_priv = dev->dev_private;
  1788. int ret;
  1789. spin_lock(&mchdev_lock);
  1790. i915_mch_dev = NULL;
  1791. spin_unlock(&mchdev_lock);
  1792. if (dev_priv->mm.inactive_shrinker.shrink)
  1793. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1794. mutex_lock(&dev->struct_mutex);
  1795. ret = i915_gpu_idle(dev);
  1796. if (ret)
  1797. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1798. mutex_unlock(&dev->struct_mutex);
  1799. /* Cancel the retire work handler, which should be idle now. */
  1800. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1801. io_mapping_free(dev_priv->mm.gtt_mapping);
  1802. if (dev_priv->mm.gtt_mtrr >= 0) {
  1803. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1804. dev->agp->agp_info.aper_size * 1024 * 1024);
  1805. dev_priv->mm.gtt_mtrr = -1;
  1806. }
  1807. acpi_video_unregister();
  1808. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1809. intel_fbdev_fini(dev);
  1810. intel_modeset_cleanup(dev);
  1811. /*
  1812. * free the memory space allocated for the child device
  1813. * config parsed from VBT
  1814. */
  1815. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1816. kfree(dev_priv->child_dev);
  1817. dev_priv->child_dev = NULL;
  1818. dev_priv->child_dev_num = 0;
  1819. }
  1820. vga_switcheroo_unregister_client(dev->pdev);
  1821. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1822. }
  1823. /* Free error state after interrupts are fully disabled. */
  1824. del_timer_sync(&dev_priv->hangcheck_timer);
  1825. cancel_work_sync(&dev_priv->error_work);
  1826. i915_destroy_error_state(dev);
  1827. if (dev->pdev->msi_enabled)
  1828. pci_disable_msi(dev->pdev);
  1829. intel_opregion_fini(dev);
  1830. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1831. /* Flush any outstanding unpin_work. */
  1832. flush_workqueue(dev_priv->wq);
  1833. mutex_lock(&dev->struct_mutex);
  1834. i915_gem_free_all_phys_object(dev);
  1835. i915_gem_cleanup_ringbuffer(dev);
  1836. mutex_unlock(&dev->struct_mutex);
  1837. if (I915_HAS_FBC(dev) && i915_powersave)
  1838. i915_cleanup_compression(dev);
  1839. drm_mm_takedown(&dev_priv->mm.stolen);
  1840. intel_cleanup_overlay(dev);
  1841. if (!I915_NEED_GFX_HWS(dev))
  1842. i915_free_hws(dev);
  1843. }
  1844. if (dev_priv->regs != NULL)
  1845. pci_iounmap(dev->pdev, dev_priv->regs);
  1846. intel_teardown_gmbus(dev);
  1847. intel_teardown_mchbar(dev);
  1848. destroy_workqueue(dev_priv->wq);
  1849. pci_dev_put(dev_priv->bridge_dev);
  1850. kfree(dev->dev_private);
  1851. return 0;
  1852. }
  1853. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1854. {
  1855. struct drm_i915_file_private *file_priv;
  1856. DRM_DEBUG_DRIVER("\n");
  1857. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1858. if (!file_priv)
  1859. return -ENOMEM;
  1860. file->driver_priv = file_priv;
  1861. spin_lock_init(&file_priv->mm.lock);
  1862. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1863. return 0;
  1864. }
  1865. /**
  1866. * i915_driver_lastclose - clean up after all DRM clients have exited
  1867. * @dev: DRM device
  1868. *
  1869. * Take care of cleaning up after all DRM clients have exited. In the
  1870. * mode setting case, we want to restore the kernel's initial mode (just
  1871. * in case the last client left us in a bad state).
  1872. *
  1873. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1874. * and DMA structures, since the kernel won't be using them, and clea
  1875. * up any GEM state.
  1876. */
  1877. void i915_driver_lastclose(struct drm_device * dev)
  1878. {
  1879. drm_i915_private_t *dev_priv = dev->dev_private;
  1880. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1881. intel_fb_restore_mode(dev);
  1882. vga_switcheroo_process_delayed_switch();
  1883. return;
  1884. }
  1885. i915_gem_lastclose(dev);
  1886. if (dev_priv->agp_heap)
  1887. i915_mem_takedown(&(dev_priv->agp_heap));
  1888. i915_dma_cleanup(dev);
  1889. }
  1890. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1891. {
  1892. drm_i915_private_t *dev_priv = dev->dev_private;
  1893. i915_gem_release(dev, file_priv);
  1894. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1895. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1896. }
  1897. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1898. {
  1899. struct drm_i915_file_private *file_priv = file->driver_priv;
  1900. kfree(file_priv);
  1901. }
  1902. struct drm_ioctl_desc i915_ioctls[] = {
  1903. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1904. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1905. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1906. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1907. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1908. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1909. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1910. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1911. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1912. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1913. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1914. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1915. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1916. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1917. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1918. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1919. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1920. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1921. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1922. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1923. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1924. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1925. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1926. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1927. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1928. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1929. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1930. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1931. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1932. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1933. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1934. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1935. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1936. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1937. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1938. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1939. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1940. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1941. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1942. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1943. };
  1944. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1945. /**
  1946. * Determine if the device really is AGP or not.
  1947. *
  1948. * All Intel graphics chipsets are treated as AGP, even if they are really
  1949. * PCI-e.
  1950. *
  1951. * \param dev The device to be tested.
  1952. *
  1953. * \returns
  1954. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1955. */
  1956. int i915_driver_device_is_agp(struct drm_device * dev)
  1957. {
  1958. return 1;
  1959. }