mpc85xx_edac.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/mod_devicetable.h>
  18. #include <linux/edac.h>
  19. #include <linux/smp.h>
  20. #include <linux/gfp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. #ifdef CONFIG_PCI
  28. static int edac_pci_idx;
  29. #endif
  30. static int edac_mc_idx;
  31. static u32 orig_ddr_err_disable;
  32. static u32 orig_ddr_err_sbe;
  33. /*
  34. * PCI Err defines
  35. */
  36. #ifdef CONFIG_PCI
  37. static u32 orig_pci_err_cap_dr;
  38. static u32 orig_pci_err_en;
  39. #endif
  40. static u32 orig_l2_err_disable;
  41. #ifdef CONFIG_FSL_SOC_BOOKE
  42. static u32 orig_hid1[2];
  43. #endif
  44. /************************ MC SYSFS parts ***********************************/
  45. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  46. char *data)
  47. {
  48. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  49. return sprintf(data, "0x%08x",
  50. in_be32(pdata->mc_vbase +
  51. MPC85XX_MC_DATA_ERR_INJECT_HI));
  52. }
  53. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  54. char *data)
  55. {
  56. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  57. return sprintf(data, "0x%08x",
  58. in_be32(pdata->mc_vbase +
  59. MPC85XX_MC_DATA_ERR_INJECT_LO));
  60. }
  61. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  62. {
  63. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  64. return sprintf(data, "0x%08x",
  65. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  66. }
  67. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  68. const char *data, size_t count)
  69. {
  70. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  71. if (isdigit(*data)) {
  72. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  73. simple_strtoul(data, NULL, 0));
  74. return count;
  75. }
  76. return 0;
  77. }
  78. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  79. const char *data, size_t count)
  80. {
  81. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  82. if (isdigit(*data)) {
  83. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  84. simple_strtoul(data, NULL, 0));
  85. return count;
  86. }
  87. return 0;
  88. }
  89. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  90. const char *data, size_t count)
  91. {
  92. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  93. if (isdigit(*data)) {
  94. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  95. simple_strtoul(data, NULL, 0));
  96. return count;
  97. }
  98. return 0;
  99. }
  100. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  101. {
  102. .attr = {
  103. .name = "inject_data_hi",
  104. .mode = (S_IRUGO | S_IWUSR)
  105. },
  106. .show = mpc85xx_mc_inject_data_hi_show,
  107. .store = mpc85xx_mc_inject_data_hi_store},
  108. {
  109. .attr = {
  110. .name = "inject_data_lo",
  111. .mode = (S_IRUGO | S_IWUSR)
  112. },
  113. .show = mpc85xx_mc_inject_data_lo_show,
  114. .store = mpc85xx_mc_inject_data_lo_store},
  115. {
  116. .attr = {
  117. .name = "inject_ctrl",
  118. .mode = (S_IRUGO | S_IWUSR)
  119. },
  120. .show = mpc85xx_mc_inject_ctrl_show,
  121. .store = mpc85xx_mc_inject_ctrl_store},
  122. /* End of list */
  123. {
  124. .attr = {.name = NULL}
  125. }
  126. };
  127. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  128. {
  129. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  130. }
  131. /**************************** PCI Err device ***************************/
  132. #ifdef CONFIG_PCI
  133. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  134. {
  135. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  136. u32 err_detect;
  137. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  138. /* master aborts can happen during PCI config cycles */
  139. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  140. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  141. return;
  142. }
  143. printk(KERN_ERR "PCI error(s) detected\n");
  144. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  145. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  146. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  147. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  148. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  149. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  150. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  151. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  152. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  153. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  154. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  155. /* clear error bits */
  156. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  157. if (err_detect & PCI_EDE_PERR_MASK)
  158. edac_pci_handle_pe(pci, pci->ctl_name);
  159. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  160. edac_pci_handle_npe(pci, pci->ctl_name);
  161. }
  162. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  163. {
  164. struct edac_pci_ctl_info *pci = dev_id;
  165. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  166. u32 err_detect;
  167. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  168. if (!err_detect)
  169. return IRQ_NONE;
  170. mpc85xx_pci_check(pci);
  171. return IRQ_HANDLED;
  172. }
  173. static int __devinit mpc85xx_pci_err_probe(struct platform_device *op)
  174. {
  175. struct edac_pci_ctl_info *pci;
  176. struct mpc85xx_pci_pdata *pdata;
  177. struct resource r;
  178. int res = 0;
  179. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  180. return -ENOMEM;
  181. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  182. if (!pci)
  183. return -ENOMEM;
  184. pdata = pci->pvt_info;
  185. pdata->name = "mpc85xx_pci_err";
  186. pdata->irq = NO_IRQ;
  187. dev_set_drvdata(&op->dev, pci);
  188. pci->dev = &op->dev;
  189. pci->mod_name = EDAC_MOD_STR;
  190. pci->ctl_name = pdata->name;
  191. pci->dev_name = dev_name(&op->dev);
  192. if (edac_op_state == EDAC_OPSTATE_POLL)
  193. pci->edac_check = mpc85xx_pci_check;
  194. pdata->edac_idx = edac_pci_idx++;
  195. res = of_address_to_resource(op->dev.of_node, 0, &r);
  196. if (res) {
  197. printk(KERN_ERR "%s: Unable to get resource for "
  198. "PCI err regs\n", __func__);
  199. goto err;
  200. }
  201. /* we only need the error registers */
  202. r.start += 0xe00;
  203. if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
  204. pdata->name)) {
  205. printk(KERN_ERR "%s: Error while requesting mem region\n",
  206. __func__);
  207. res = -EBUSY;
  208. goto err;
  209. }
  210. pdata->pci_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
  211. if (!pdata->pci_vbase) {
  212. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  213. res = -ENOMEM;
  214. goto err;
  215. }
  216. orig_pci_err_cap_dr =
  217. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  218. /* PCI master abort is expected during config cycles */
  219. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  220. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  221. /* disable master abort reporting */
  222. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  223. /* clear error bits */
  224. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  225. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  226. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  227. goto err;
  228. }
  229. if (edac_op_state == EDAC_OPSTATE_INT) {
  230. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  231. res = devm_request_irq(&op->dev, pdata->irq,
  232. mpc85xx_pci_isr, IRQF_DISABLED,
  233. "[EDAC] PCI err", pci);
  234. if (res < 0) {
  235. printk(KERN_ERR
  236. "%s: Unable to requiest irq %d for "
  237. "MPC85xx PCI err\n", __func__, pdata->irq);
  238. irq_dispose_mapping(pdata->irq);
  239. res = -ENODEV;
  240. goto err2;
  241. }
  242. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  243. pdata->irq);
  244. }
  245. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  246. debugf3("%s(): success\n", __func__);
  247. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  248. return 0;
  249. err2:
  250. edac_pci_del_device(&op->dev);
  251. err:
  252. edac_pci_free_ctl_info(pci);
  253. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  254. return res;
  255. }
  256. static int mpc85xx_pci_err_remove(struct platform_device *op)
  257. {
  258. struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
  259. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  260. debugf0("%s()\n", __func__);
  261. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  262. orig_pci_err_cap_dr);
  263. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  264. edac_pci_del_device(pci->dev);
  265. if (edac_op_state == EDAC_OPSTATE_INT)
  266. irq_dispose_mapping(pdata->irq);
  267. edac_pci_free_ctl_info(pci);
  268. return 0;
  269. }
  270. static struct of_device_id mpc85xx_pci_err_of_match[] = {
  271. {
  272. .compatible = "fsl,mpc8540-pcix",
  273. },
  274. {
  275. .compatible = "fsl,mpc8540-pci",
  276. },
  277. {},
  278. };
  279. MODULE_DEVICE_TABLE(of, mpc85xx_pci_err_of_match);
  280. static struct platform_driver mpc85xx_pci_err_driver = {
  281. .probe = mpc85xx_pci_err_probe,
  282. .remove = __devexit_p(mpc85xx_pci_err_remove),
  283. .driver = {
  284. .name = "mpc85xx_pci_err",
  285. .owner = THIS_MODULE,
  286. .of_match_table = mpc85xx_pci_err_of_match,
  287. },
  288. };
  289. #endif /* CONFIG_PCI */
  290. /**************************** L2 Err device ***************************/
  291. /************************ L2 SYSFS parts ***********************************/
  292. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  293. *edac_dev, char *data)
  294. {
  295. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  296. return sprintf(data, "0x%08x",
  297. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  298. }
  299. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  300. *edac_dev, char *data)
  301. {
  302. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  303. return sprintf(data, "0x%08x",
  304. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  305. }
  306. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  307. *edac_dev, char *data)
  308. {
  309. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  310. return sprintf(data, "0x%08x",
  311. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  312. }
  313. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  314. *edac_dev, const char *data,
  315. size_t count)
  316. {
  317. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  318. if (isdigit(*data)) {
  319. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  320. simple_strtoul(data, NULL, 0));
  321. return count;
  322. }
  323. return 0;
  324. }
  325. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  326. *edac_dev, const char *data,
  327. size_t count)
  328. {
  329. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  330. if (isdigit(*data)) {
  331. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  332. simple_strtoul(data, NULL, 0));
  333. return count;
  334. }
  335. return 0;
  336. }
  337. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  338. *edac_dev, const char *data,
  339. size_t count)
  340. {
  341. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  342. if (isdigit(*data)) {
  343. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  344. simple_strtoul(data, NULL, 0));
  345. return count;
  346. }
  347. return 0;
  348. }
  349. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  350. {
  351. .attr = {
  352. .name = "inject_data_hi",
  353. .mode = (S_IRUGO | S_IWUSR)
  354. },
  355. .show = mpc85xx_l2_inject_data_hi_show,
  356. .store = mpc85xx_l2_inject_data_hi_store},
  357. {
  358. .attr = {
  359. .name = "inject_data_lo",
  360. .mode = (S_IRUGO | S_IWUSR)
  361. },
  362. .show = mpc85xx_l2_inject_data_lo_show,
  363. .store = mpc85xx_l2_inject_data_lo_store},
  364. {
  365. .attr = {
  366. .name = "inject_ctrl",
  367. .mode = (S_IRUGO | S_IWUSR)
  368. },
  369. .show = mpc85xx_l2_inject_ctrl_show,
  370. .store = mpc85xx_l2_inject_ctrl_store},
  371. /* End of list */
  372. {
  373. .attr = {.name = NULL}
  374. }
  375. };
  376. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  377. *edac_dev)
  378. {
  379. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  380. }
  381. /***************************** L2 ops ***********************************/
  382. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  383. {
  384. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  385. u32 err_detect;
  386. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  387. if (!(err_detect & L2_EDE_MASK))
  388. return;
  389. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  390. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  391. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  392. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  393. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  394. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  395. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  396. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  397. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  398. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  399. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  400. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  401. /* clear error detect register */
  402. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  403. if (err_detect & L2_EDE_CE_MASK)
  404. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  405. if (err_detect & L2_EDE_UE_MASK)
  406. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  407. }
  408. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  409. {
  410. struct edac_device_ctl_info *edac_dev = dev_id;
  411. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  412. u32 err_detect;
  413. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  414. if (!(err_detect & L2_EDE_MASK))
  415. return IRQ_NONE;
  416. mpc85xx_l2_check(edac_dev);
  417. return IRQ_HANDLED;
  418. }
  419. static int __devinit mpc85xx_l2_err_probe(struct platform_device *op)
  420. {
  421. struct edac_device_ctl_info *edac_dev;
  422. struct mpc85xx_l2_pdata *pdata;
  423. struct resource r;
  424. int res;
  425. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  426. return -ENOMEM;
  427. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  428. "cpu", 1, "L", 1, 2, NULL, 0,
  429. edac_dev_idx);
  430. if (!edac_dev) {
  431. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  432. return -ENOMEM;
  433. }
  434. pdata = edac_dev->pvt_info;
  435. pdata->name = "mpc85xx_l2_err";
  436. pdata->irq = NO_IRQ;
  437. edac_dev->dev = &op->dev;
  438. dev_set_drvdata(edac_dev->dev, edac_dev);
  439. edac_dev->ctl_name = pdata->name;
  440. edac_dev->dev_name = pdata->name;
  441. res = of_address_to_resource(op->dev.of_node, 0, &r);
  442. if (res) {
  443. printk(KERN_ERR "%s: Unable to get resource for "
  444. "L2 err regs\n", __func__);
  445. goto err;
  446. }
  447. /* we only need the error registers */
  448. r.start += 0xe00;
  449. if (!devm_request_mem_region(&op->dev, r.start,
  450. r.end - r.start + 1, pdata->name)) {
  451. printk(KERN_ERR "%s: Error while requesting mem region\n",
  452. __func__);
  453. res = -EBUSY;
  454. goto err;
  455. }
  456. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  457. if (!pdata->l2_vbase) {
  458. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  459. res = -ENOMEM;
  460. goto err;
  461. }
  462. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  463. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  464. /* clear the err_dis */
  465. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  466. edac_dev->mod_name = EDAC_MOD_STR;
  467. if (edac_op_state == EDAC_OPSTATE_POLL)
  468. edac_dev->edac_check = mpc85xx_l2_check;
  469. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  470. pdata->edac_idx = edac_dev_idx++;
  471. if (edac_device_add_device(edac_dev) > 0) {
  472. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  473. goto err;
  474. }
  475. if (edac_op_state == EDAC_OPSTATE_INT) {
  476. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  477. res = devm_request_irq(&op->dev, pdata->irq,
  478. mpc85xx_l2_isr, IRQF_DISABLED,
  479. "[EDAC] L2 err", edac_dev);
  480. if (res < 0) {
  481. printk(KERN_ERR
  482. "%s: Unable to requiest irq %d for "
  483. "MPC85xx L2 err\n", __func__, pdata->irq);
  484. irq_dispose_mapping(pdata->irq);
  485. res = -ENODEV;
  486. goto err2;
  487. }
  488. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  489. pdata->irq);
  490. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  491. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  492. }
  493. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  494. debugf3("%s(): success\n", __func__);
  495. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  496. return 0;
  497. err2:
  498. edac_device_del_device(&op->dev);
  499. err:
  500. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  501. edac_device_free_ctl_info(edac_dev);
  502. return res;
  503. }
  504. static int mpc85xx_l2_err_remove(struct platform_device *op)
  505. {
  506. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  507. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  508. debugf0("%s()\n", __func__);
  509. if (edac_op_state == EDAC_OPSTATE_INT) {
  510. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  511. irq_dispose_mapping(pdata->irq);
  512. }
  513. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  514. edac_device_del_device(&op->dev);
  515. edac_device_free_ctl_info(edac_dev);
  516. return 0;
  517. }
  518. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  519. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  520. { .compatible = "fsl,8540-l2-cache-controller", },
  521. { .compatible = "fsl,8541-l2-cache-controller", },
  522. { .compatible = "fsl,8544-l2-cache-controller", },
  523. { .compatible = "fsl,8548-l2-cache-controller", },
  524. { .compatible = "fsl,8555-l2-cache-controller", },
  525. { .compatible = "fsl,8568-l2-cache-controller", },
  526. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  527. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  528. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  529. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  530. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  531. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  532. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  533. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  534. { .compatible = "fsl,mpc8569-l2-cache-controller", },
  535. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  536. { .compatible = "fsl,p1020-l2-cache-controller", },
  537. { .compatible = "fsl,p1021-l2-cache-controller", },
  538. { .compatible = "fsl,p2020-l2-cache-controller", },
  539. {},
  540. };
  541. MODULE_DEVICE_TABLE(of, mpc85xx_l2_err_of_match);
  542. static struct platform_driver mpc85xx_l2_err_driver = {
  543. .probe = mpc85xx_l2_err_probe,
  544. .remove = mpc85xx_l2_err_remove,
  545. .driver = {
  546. .name = "mpc85xx_l2_err",
  547. .owner = THIS_MODULE,
  548. .of_match_table = mpc85xx_l2_err_of_match,
  549. },
  550. };
  551. /**************************** MC Err device ***************************/
  552. /*
  553. * Taken from table 8-55 in the MPC8641 User's Manual and/or 9-61 in the
  554. * MPC8572 User's Manual. Each line represents a syndrome bit column as a
  555. * 64-bit value, but split into an upper and lower 32-bit chunk. The labels
  556. * below correspond to Freescale's manuals.
  557. */
  558. static unsigned int ecc_table[16] = {
  559. /* MSB LSB */
  560. /* [0:31] [32:63] */
  561. 0xf00fe11e, 0xc33c0ff7, /* Syndrome bit 7 */
  562. 0x00ff00ff, 0x00fff0ff,
  563. 0x0f0f0f0f, 0x0f0fff00,
  564. 0x11113333, 0x7777000f,
  565. 0x22224444, 0x8888222f,
  566. 0x44448888, 0xffff4441,
  567. 0x8888ffff, 0x11118882,
  568. 0xffff1111, 0x22221114, /* Syndrome bit 0 */
  569. };
  570. /*
  571. * Calculate the correct ECC value for a 64-bit value specified by high:low
  572. */
  573. static u8 calculate_ecc(u32 high, u32 low)
  574. {
  575. u32 mask_low;
  576. u32 mask_high;
  577. int bit_cnt;
  578. u8 ecc = 0;
  579. int i;
  580. int j;
  581. for (i = 0; i < 8; i++) {
  582. mask_high = ecc_table[i * 2];
  583. mask_low = ecc_table[i * 2 + 1];
  584. bit_cnt = 0;
  585. for (j = 0; j < 32; j++) {
  586. if ((mask_high >> j) & 1)
  587. bit_cnt ^= (high >> j) & 1;
  588. if ((mask_low >> j) & 1)
  589. bit_cnt ^= (low >> j) & 1;
  590. }
  591. ecc |= bit_cnt << i;
  592. }
  593. return ecc;
  594. }
  595. /*
  596. * Create the syndrome code which is generated if the data line specified by
  597. * 'bit' failed. Eg generate an 8-bit codes seen in Table 8-55 in the MPC8641
  598. * User's Manual and 9-61 in the MPC8572 User's Manual.
  599. */
  600. static u8 syndrome_from_bit(unsigned int bit) {
  601. int i;
  602. u8 syndrome = 0;
  603. /*
  604. * Cycle through the upper or lower 32-bit portion of each value in
  605. * ecc_table depending on if 'bit' is in the upper or lower half of
  606. * 64-bit data.
  607. */
  608. for (i = bit < 32; i < 16; i += 2)
  609. syndrome |= ((ecc_table[i] >> (bit % 32)) & 1) << (i / 2);
  610. return syndrome;
  611. }
  612. /*
  613. * Decode data and ecc syndrome to determine what went wrong
  614. * Note: This can only decode single-bit errors
  615. */
  616. static void sbe_ecc_decode(u32 cap_high, u32 cap_low, u32 cap_ecc,
  617. int *bad_data_bit, int *bad_ecc_bit)
  618. {
  619. int i;
  620. u8 syndrome;
  621. *bad_data_bit = -1;
  622. *bad_ecc_bit = -1;
  623. /*
  624. * Calculate the ECC of the captured data and XOR it with the captured
  625. * ECC to find an ECC syndrome value we can search for
  626. */
  627. syndrome = calculate_ecc(cap_high, cap_low) ^ cap_ecc;
  628. /* Check if a data line is stuck... */
  629. for (i = 0; i < 64; i++) {
  630. if (syndrome == syndrome_from_bit(i)) {
  631. *bad_data_bit = i;
  632. return;
  633. }
  634. }
  635. /* If data is correct, check ECC bits for errors... */
  636. for (i = 0; i < 8; i++) {
  637. if ((syndrome >> i) & 0x1) {
  638. *bad_ecc_bit = i;
  639. return;
  640. }
  641. }
  642. }
  643. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  644. {
  645. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  646. struct csrow_info *csrow;
  647. u32 bus_width;
  648. u32 err_detect;
  649. u32 syndrome;
  650. u32 err_addr;
  651. u32 pfn;
  652. int row_index;
  653. u32 cap_high;
  654. u32 cap_low;
  655. int bad_data_bit;
  656. int bad_ecc_bit;
  657. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  658. if (!err_detect)
  659. return;
  660. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  661. err_detect);
  662. /* no more processing if not ECC bit errors */
  663. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  664. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  665. return;
  666. }
  667. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  668. /* Mask off appropriate bits of syndrome based on bus width */
  669. bus_width = (in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG) &
  670. DSC_DBW_MASK) ? 32 : 64;
  671. if (bus_width == 64)
  672. syndrome &= 0xff;
  673. else
  674. syndrome &= 0xffff;
  675. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  676. pfn = err_addr >> PAGE_SHIFT;
  677. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  678. csrow = &mci->csrows[row_index];
  679. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  680. break;
  681. }
  682. cap_high = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_HI);
  683. cap_low = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_LO);
  684. /*
  685. * Analyze single-bit errors on 64-bit wide buses
  686. * TODO: Add support for 32-bit wide buses
  687. */
  688. if ((err_detect & DDR_EDE_SBE) && (bus_width == 64)) {
  689. sbe_ecc_decode(cap_high, cap_low, syndrome,
  690. &bad_data_bit, &bad_ecc_bit);
  691. if (bad_data_bit != -1)
  692. mpc85xx_mc_printk(mci, KERN_ERR,
  693. "Faulty Data bit: %d\n", bad_data_bit);
  694. if (bad_ecc_bit != -1)
  695. mpc85xx_mc_printk(mci, KERN_ERR,
  696. "Faulty ECC bit: %d\n", bad_ecc_bit);
  697. mpc85xx_mc_printk(mci, KERN_ERR,
  698. "Expected Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  699. cap_high ^ (1 << (bad_data_bit - 32)),
  700. cap_low ^ (1 << bad_data_bit),
  701. syndrome ^ (1 << bad_ecc_bit));
  702. }
  703. mpc85xx_mc_printk(mci, KERN_ERR,
  704. "Captured Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  705. cap_high, cap_low, syndrome);
  706. mpc85xx_mc_printk(mci, KERN_ERR, "Err addr: %#8.8x\n", err_addr);
  707. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  708. /* we are out of range */
  709. if (row_index == mci->nr_csrows)
  710. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  711. if (err_detect & DDR_EDE_SBE)
  712. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  713. syndrome, row_index, 0, mci->ctl_name);
  714. if (err_detect & DDR_EDE_MBE)
  715. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  716. row_index, mci->ctl_name);
  717. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  718. }
  719. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  720. {
  721. struct mem_ctl_info *mci = dev_id;
  722. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  723. u32 err_detect;
  724. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  725. if (!err_detect)
  726. return IRQ_NONE;
  727. mpc85xx_mc_check(mci);
  728. return IRQ_HANDLED;
  729. }
  730. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  731. {
  732. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  733. struct csrow_info *csrow;
  734. u32 sdram_ctl;
  735. u32 sdtype;
  736. enum mem_type mtype;
  737. u32 cs_bnds;
  738. int index;
  739. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  740. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  741. if (sdram_ctl & DSC_RD_EN) {
  742. switch (sdtype) {
  743. case DSC_SDTYPE_DDR:
  744. mtype = MEM_RDDR;
  745. break;
  746. case DSC_SDTYPE_DDR2:
  747. mtype = MEM_RDDR2;
  748. break;
  749. case DSC_SDTYPE_DDR3:
  750. mtype = MEM_RDDR3;
  751. break;
  752. default:
  753. mtype = MEM_UNKNOWN;
  754. break;
  755. }
  756. } else {
  757. switch (sdtype) {
  758. case DSC_SDTYPE_DDR:
  759. mtype = MEM_DDR;
  760. break;
  761. case DSC_SDTYPE_DDR2:
  762. mtype = MEM_DDR2;
  763. break;
  764. case DSC_SDTYPE_DDR3:
  765. mtype = MEM_DDR3;
  766. break;
  767. default:
  768. mtype = MEM_UNKNOWN;
  769. break;
  770. }
  771. }
  772. for (index = 0; index < mci->nr_csrows; index++) {
  773. u32 start;
  774. u32 end;
  775. csrow = &mci->csrows[index];
  776. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  777. (index * MPC85XX_MC_CS_BNDS_OFS));
  778. start = (cs_bnds & 0xffff0000) >> 16;
  779. end = (cs_bnds & 0x0000ffff);
  780. if (start == end)
  781. continue; /* not populated */
  782. start <<= (24 - PAGE_SHIFT);
  783. end <<= (24 - PAGE_SHIFT);
  784. end |= (1 << (24 - PAGE_SHIFT)) - 1;
  785. csrow->first_page = start;
  786. csrow->last_page = end;
  787. csrow->nr_pages = end + 1 - start;
  788. csrow->grain = 8;
  789. csrow->mtype = mtype;
  790. csrow->dtype = DEV_UNKNOWN;
  791. if (sdram_ctl & DSC_X32_EN)
  792. csrow->dtype = DEV_X32;
  793. csrow->edac_mode = EDAC_SECDED;
  794. }
  795. }
  796. static int __devinit mpc85xx_mc_err_probe(struct platform_device *op)
  797. {
  798. struct mem_ctl_info *mci;
  799. struct mpc85xx_mc_pdata *pdata;
  800. struct resource r;
  801. u32 sdram_ctl;
  802. int res;
  803. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  804. return -ENOMEM;
  805. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  806. if (!mci) {
  807. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  808. return -ENOMEM;
  809. }
  810. pdata = mci->pvt_info;
  811. pdata->name = "mpc85xx_mc_err";
  812. pdata->irq = NO_IRQ;
  813. mci->dev = &op->dev;
  814. pdata->edac_idx = edac_mc_idx++;
  815. dev_set_drvdata(mci->dev, mci);
  816. mci->ctl_name = pdata->name;
  817. mci->dev_name = pdata->name;
  818. res = of_address_to_resource(op->dev.of_node, 0, &r);
  819. if (res) {
  820. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  821. __func__);
  822. goto err;
  823. }
  824. if (!devm_request_mem_region(&op->dev, r.start,
  825. r.end - r.start + 1, pdata->name)) {
  826. printk(KERN_ERR "%s: Error while requesting mem region\n",
  827. __func__);
  828. res = -EBUSY;
  829. goto err;
  830. }
  831. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  832. if (!pdata->mc_vbase) {
  833. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  834. res = -ENOMEM;
  835. goto err;
  836. }
  837. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  838. if (!(sdram_ctl & DSC_ECC_EN)) {
  839. /* no ECC */
  840. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  841. res = -ENODEV;
  842. goto err;
  843. }
  844. debugf3("%s(): init mci\n", __func__);
  845. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  846. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  847. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  848. mci->edac_cap = EDAC_FLAG_SECDED;
  849. mci->mod_name = EDAC_MOD_STR;
  850. mci->mod_ver = MPC85XX_REVISION;
  851. if (edac_op_state == EDAC_OPSTATE_POLL)
  852. mci->edac_check = mpc85xx_mc_check;
  853. mci->ctl_page_to_phys = NULL;
  854. mci->scrub_mode = SCRUB_SW_SRC;
  855. mpc85xx_set_mc_sysfs_attributes(mci);
  856. mpc85xx_init_csrows(mci);
  857. /* store the original error disable bits */
  858. orig_ddr_err_disable =
  859. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  860. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  861. /* clear all error bits */
  862. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  863. if (edac_mc_add_mc(mci)) {
  864. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  865. goto err;
  866. }
  867. if (edac_op_state == EDAC_OPSTATE_INT) {
  868. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  869. DDR_EIE_MBEE | DDR_EIE_SBEE);
  870. /* store the original error management threshold */
  871. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  872. MPC85XX_MC_ERR_SBE) & 0xff0000;
  873. /* set threshold to 1 error per interrupt */
  874. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  875. /* register interrupts */
  876. pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
  877. res = devm_request_irq(&op->dev, pdata->irq,
  878. mpc85xx_mc_isr,
  879. IRQF_DISABLED | IRQF_SHARED,
  880. "[EDAC] MC err", mci);
  881. if (res < 0) {
  882. printk(KERN_ERR "%s: Unable to request irq %d for "
  883. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  884. irq_dispose_mapping(pdata->irq);
  885. res = -ENODEV;
  886. goto err2;
  887. }
  888. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  889. pdata->irq);
  890. }
  891. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  892. debugf3("%s(): success\n", __func__);
  893. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  894. return 0;
  895. err2:
  896. edac_mc_del_mc(&op->dev);
  897. err:
  898. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  899. edac_mc_free(mci);
  900. return res;
  901. }
  902. static int mpc85xx_mc_err_remove(struct platform_device *op)
  903. {
  904. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  905. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  906. debugf0("%s()\n", __func__);
  907. if (edac_op_state == EDAC_OPSTATE_INT) {
  908. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  909. irq_dispose_mapping(pdata->irq);
  910. }
  911. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  912. orig_ddr_err_disable);
  913. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  914. edac_mc_del_mc(&op->dev);
  915. edac_mc_free(mci);
  916. return 0;
  917. }
  918. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  919. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  920. { .compatible = "fsl,8540-memory-controller", },
  921. { .compatible = "fsl,8541-memory-controller", },
  922. { .compatible = "fsl,8544-memory-controller", },
  923. { .compatible = "fsl,8548-memory-controller", },
  924. { .compatible = "fsl,8555-memory-controller", },
  925. { .compatible = "fsl,8568-memory-controller", },
  926. { .compatible = "fsl,mpc8536-memory-controller", },
  927. { .compatible = "fsl,mpc8540-memory-controller", },
  928. { .compatible = "fsl,mpc8541-memory-controller", },
  929. { .compatible = "fsl,mpc8544-memory-controller", },
  930. { .compatible = "fsl,mpc8548-memory-controller", },
  931. { .compatible = "fsl,mpc8555-memory-controller", },
  932. { .compatible = "fsl,mpc8560-memory-controller", },
  933. { .compatible = "fsl,mpc8568-memory-controller", },
  934. { .compatible = "fsl,mpc8569-memory-controller", },
  935. { .compatible = "fsl,mpc8572-memory-controller", },
  936. { .compatible = "fsl,mpc8349-memory-controller", },
  937. { .compatible = "fsl,p1020-memory-controller", },
  938. { .compatible = "fsl,p1021-memory-controller", },
  939. { .compatible = "fsl,p2020-memory-controller", },
  940. { .compatible = "fsl,p4080-memory-controller", },
  941. {},
  942. };
  943. MODULE_DEVICE_TABLE(of, mpc85xx_mc_err_of_match);
  944. static struct platform_driver mpc85xx_mc_err_driver = {
  945. .probe = mpc85xx_mc_err_probe,
  946. .remove = mpc85xx_mc_err_remove,
  947. .driver = {
  948. .name = "mpc85xx_mc_err",
  949. .owner = THIS_MODULE,
  950. .of_match_table = mpc85xx_mc_err_of_match,
  951. },
  952. };
  953. #ifdef CONFIG_FSL_SOC_BOOKE
  954. static void __init mpc85xx_mc_clear_rfxe(void *data)
  955. {
  956. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  957. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~HID1_RFXE));
  958. }
  959. #endif
  960. static int __init mpc85xx_mc_init(void)
  961. {
  962. int res = 0;
  963. u32 pvr = 0;
  964. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  965. "(C) 2006 Montavista Software\n");
  966. /* make sure error reporting method is sane */
  967. switch (edac_op_state) {
  968. case EDAC_OPSTATE_POLL:
  969. case EDAC_OPSTATE_INT:
  970. break;
  971. default:
  972. edac_op_state = EDAC_OPSTATE_INT;
  973. break;
  974. }
  975. res = platform_driver_register(&mpc85xx_mc_err_driver);
  976. if (res)
  977. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  978. res = platform_driver_register(&mpc85xx_l2_err_driver);
  979. if (res)
  980. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  981. #ifdef CONFIG_PCI
  982. res = platform_driver_register(&mpc85xx_pci_err_driver);
  983. if (res)
  984. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  985. #endif
  986. #ifdef CONFIG_FSL_SOC_BOOKE
  987. pvr = mfspr(SPRN_PVR);
  988. if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
  989. (PVR_VER(pvr) == PVR_VER_E500V2)) {
  990. /*
  991. * need to clear HID1[RFXE] to disable machine check int
  992. * so we can catch it
  993. */
  994. if (edac_op_state == EDAC_OPSTATE_INT)
  995. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  996. }
  997. #endif
  998. return 0;
  999. }
  1000. module_init(mpc85xx_mc_init);
  1001. #ifdef CONFIG_FSL_SOC_BOOKE
  1002. static void __exit mpc85xx_mc_restore_hid1(void *data)
  1003. {
  1004. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  1005. }
  1006. #endif
  1007. static void __exit mpc85xx_mc_exit(void)
  1008. {
  1009. #ifdef CONFIG_FSL_SOC_BOOKE
  1010. u32 pvr = mfspr(SPRN_PVR);
  1011. if ((PVR_VER(pvr) == PVR_VER_E500V1) ||
  1012. (PVR_VER(pvr) == PVR_VER_E500V2)) {
  1013. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  1014. }
  1015. #endif
  1016. #ifdef CONFIG_PCI
  1017. platform_driver_unregister(&mpc85xx_pci_err_driver);
  1018. #endif
  1019. platform_driver_unregister(&mpc85xx_l2_err_driver);
  1020. platform_driver_unregister(&mpc85xx_mc_err_driver);
  1021. }
  1022. module_exit(mpc85xx_mc_exit);
  1023. MODULE_LICENSE("GPL");
  1024. MODULE_AUTHOR("Montavista Software, Inc.");
  1025. module_param(edac_op_state, int, 0444);
  1026. MODULE_PARM_DESC(edac_op_state,
  1027. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");