cpc925_edac.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020
  1. /*
  2. * cpc925_edac.c, EDAC driver for IBM CPC925 Bridge and Memory Controller.
  3. *
  4. * Copyright (c) 2008 Wind River Systems, Inc.
  5. *
  6. * Authors: Cao Qingtao <qingtao.cao@windriver.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  15. * See the GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/edac.h>
  25. #include <linux/of.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/gfp.h>
  28. #include "edac_core.h"
  29. #include "edac_module.h"
  30. #define CPC925_EDAC_REVISION " Ver: 1.0.0"
  31. #define CPC925_EDAC_MOD_STR "cpc925_edac"
  32. #define cpc925_printk(level, fmt, arg...) \
  33. edac_printk(level, "CPC925", fmt, ##arg)
  34. #define cpc925_mc_printk(mci, level, fmt, arg...) \
  35. edac_mc_chipset_printk(mci, level, "CPC925", fmt, ##arg)
  36. /*
  37. * CPC925 registers are of 32 bits with bit0 defined at the
  38. * most significant bit and bit31 at that of least significant.
  39. */
  40. #define CPC925_BITS_PER_REG 32
  41. #define CPC925_BIT(nr) (1UL << (CPC925_BITS_PER_REG - 1 - nr))
  42. /*
  43. * EDAC device names for the error detections of
  44. * CPU Interface and Hypertransport Link.
  45. */
  46. #define CPC925_CPU_ERR_DEV "cpu"
  47. #define CPC925_HT_LINK_DEV "htlink"
  48. /* Suppose DDR Refresh cycle is 15.6 microsecond */
  49. #define CPC925_REF_FREQ 0xFA69
  50. #define CPC925_SCRUB_BLOCK_SIZE 64 /* bytes */
  51. #define CPC925_NR_CSROWS 8
  52. /*
  53. * All registers and bits definitions are taken from
  54. * "CPC925 Bridge and Memory Controller User Manual, SA14-2761-02".
  55. */
  56. /*
  57. * CPU and Memory Controller Registers
  58. */
  59. /************************************************************
  60. * Processor Interface Exception Mask Register (APIMASK)
  61. ************************************************************/
  62. #define REG_APIMASK_OFFSET 0x30070
  63. enum apimask_bits {
  64. APIMASK_DART = CPC925_BIT(0), /* DART Exception */
  65. APIMASK_ADI0 = CPC925_BIT(1), /* Handshake Error on PI0_ADI */
  66. APIMASK_ADI1 = CPC925_BIT(2), /* Handshake Error on PI1_ADI */
  67. APIMASK_STAT = CPC925_BIT(3), /* Status Exception */
  68. APIMASK_DERR = CPC925_BIT(4), /* Data Error Exception */
  69. APIMASK_ADRS0 = CPC925_BIT(5), /* Addressing Exception on PI0 */
  70. APIMASK_ADRS1 = CPC925_BIT(6), /* Addressing Exception on PI1 */
  71. /* BIT(7) Reserved */
  72. APIMASK_ECC_UE_H = CPC925_BIT(8), /* UECC upper */
  73. APIMASK_ECC_CE_H = CPC925_BIT(9), /* CECC upper */
  74. APIMASK_ECC_UE_L = CPC925_BIT(10), /* UECC lower */
  75. APIMASK_ECC_CE_L = CPC925_BIT(11), /* CECC lower */
  76. CPU_MASK_ENABLE = (APIMASK_DART | APIMASK_ADI0 | APIMASK_ADI1 |
  77. APIMASK_STAT | APIMASK_DERR | APIMASK_ADRS0 |
  78. APIMASK_ADRS1),
  79. ECC_MASK_ENABLE = (APIMASK_ECC_UE_H | APIMASK_ECC_CE_H |
  80. APIMASK_ECC_UE_L | APIMASK_ECC_CE_L),
  81. };
  82. /************************************************************
  83. * Processor Interface Exception Register (APIEXCP)
  84. ************************************************************/
  85. #define REG_APIEXCP_OFFSET 0x30060
  86. enum apiexcp_bits {
  87. APIEXCP_DART = CPC925_BIT(0), /* DART Exception */
  88. APIEXCP_ADI0 = CPC925_BIT(1), /* Handshake Error on PI0_ADI */
  89. APIEXCP_ADI1 = CPC925_BIT(2), /* Handshake Error on PI1_ADI */
  90. APIEXCP_STAT = CPC925_BIT(3), /* Status Exception */
  91. APIEXCP_DERR = CPC925_BIT(4), /* Data Error Exception */
  92. APIEXCP_ADRS0 = CPC925_BIT(5), /* Addressing Exception on PI0 */
  93. APIEXCP_ADRS1 = CPC925_BIT(6), /* Addressing Exception on PI1 */
  94. /* BIT(7) Reserved */
  95. APIEXCP_ECC_UE_H = CPC925_BIT(8), /* UECC upper */
  96. APIEXCP_ECC_CE_H = CPC925_BIT(9), /* CECC upper */
  97. APIEXCP_ECC_UE_L = CPC925_BIT(10), /* UECC lower */
  98. APIEXCP_ECC_CE_L = CPC925_BIT(11), /* CECC lower */
  99. CPU_EXCP_DETECTED = (APIEXCP_DART | APIEXCP_ADI0 | APIEXCP_ADI1 |
  100. APIEXCP_STAT | APIEXCP_DERR | APIEXCP_ADRS0 |
  101. APIEXCP_ADRS1),
  102. UECC_EXCP_DETECTED = (APIEXCP_ECC_UE_H | APIEXCP_ECC_UE_L),
  103. CECC_EXCP_DETECTED = (APIEXCP_ECC_CE_H | APIEXCP_ECC_CE_L),
  104. ECC_EXCP_DETECTED = (UECC_EXCP_DETECTED | CECC_EXCP_DETECTED),
  105. };
  106. /************************************************************
  107. * Memory Bus Configuration Register (MBCR)
  108. ************************************************************/
  109. #define REG_MBCR_OFFSET 0x2190
  110. #define MBCR_64BITCFG_SHIFT 23
  111. #define MBCR_64BITCFG_MASK (1UL << MBCR_64BITCFG_SHIFT)
  112. #define MBCR_64BITBUS_SHIFT 22
  113. #define MBCR_64BITBUS_MASK (1UL << MBCR_64BITBUS_SHIFT)
  114. /************************************************************
  115. * Memory Bank Mode Register (MBMR)
  116. ************************************************************/
  117. #define REG_MBMR_OFFSET 0x21C0
  118. #define MBMR_MODE_MAX_VALUE 0xF
  119. #define MBMR_MODE_SHIFT 25
  120. #define MBMR_MODE_MASK (MBMR_MODE_MAX_VALUE << MBMR_MODE_SHIFT)
  121. #define MBMR_BBA_SHIFT 24
  122. #define MBMR_BBA_MASK (1UL << MBMR_BBA_SHIFT)
  123. /************************************************************
  124. * Memory Bank Boundary Address Register (MBBAR)
  125. ************************************************************/
  126. #define REG_MBBAR_OFFSET 0x21D0
  127. #define MBBAR_BBA_MAX_VALUE 0xFF
  128. #define MBBAR_BBA_SHIFT 24
  129. #define MBBAR_BBA_MASK (MBBAR_BBA_MAX_VALUE << MBBAR_BBA_SHIFT)
  130. /************************************************************
  131. * Memory Scrub Control Register (MSCR)
  132. ************************************************************/
  133. #define REG_MSCR_OFFSET 0x2400
  134. #define MSCR_SCRUB_MOD_MASK 0xC0000000 /* scrub_mod - bit0:1*/
  135. #define MSCR_BACKGR_SCRUB 0x40000000 /* 01 */
  136. #define MSCR_SI_SHIFT 16 /* si - bit8:15*/
  137. #define MSCR_SI_MAX_VALUE 0xFF
  138. #define MSCR_SI_MASK (MSCR_SI_MAX_VALUE << MSCR_SI_SHIFT)
  139. /************************************************************
  140. * Memory Scrub Range Start Register (MSRSR)
  141. ************************************************************/
  142. #define REG_MSRSR_OFFSET 0x2410
  143. /************************************************************
  144. * Memory Scrub Range End Register (MSRER)
  145. ************************************************************/
  146. #define REG_MSRER_OFFSET 0x2420
  147. /************************************************************
  148. * Memory Scrub Pattern Register (MSPR)
  149. ************************************************************/
  150. #define REG_MSPR_OFFSET 0x2430
  151. /************************************************************
  152. * Memory Check Control Register (MCCR)
  153. ************************************************************/
  154. #define REG_MCCR_OFFSET 0x2440
  155. enum mccr_bits {
  156. MCCR_ECC_EN = CPC925_BIT(0), /* ECC high and low check */
  157. };
  158. /************************************************************
  159. * Memory Check Range End Register (MCRER)
  160. ************************************************************/
  161. #define REG_MCRER_OFFSET 0x2450
  162. /************************************************************
  163. * Memory Error Address Register (MEAR)
  164. ************************************************************/
  165. #define REG_MEAR_OFFSET 0x2460
  166. #define MEAR_BCNT_MAX_VALUE 0x3
  167. #define MEAR_BCNT_SHIFT 30
  168. #define MEAR_BCNT_MASK (MEAR_BCNT_MAX_VALUE << MEAR_BCNT_SHIFT)
  169. #define MEAR_RANK_MAX_VALUE 0x7
  170. #define MEAR_RANK_SHIFT 27
  171. #define MEAR_RANK_MASK (MEAR_RANK_MAX_VALUE << MEAR_RANK_SHIFT)
  172. #define MEAR_COL_MAX_VALUE 0x7FF
  173. #define MEAR_COL_SHIFT 16
  174. #define MEAR_COL_MASK (MEAR_COL_MAX_VALUE << MEAR_COL_SHIFT)
  175. #define MEAR_BANK_MAX_VALUE 0x3
  176. #define MEAR_BANK_SHIFT 14
  177. #define MEAR_BANK_MASK (MEAR_BANK_MAX_VALUE << MEAR_BANK_SHIFT)
  178. #define MEAR_ROW_MASK 0x00003FFF
  179. /************************************************************
  180. * Memory Error Syndrome Register (MESR)
  181. ************************************************************/
  182. #define REG_MESR_OFFSET 0x2470
  183. #define MESR_ECC_SYN_H_MASK 0xFF00
  184. #define MESR_ECC_SYN_L_MASK 0x00FF
  185. /************************************************************
  186. * Memory Mode Control Register (MMCR)
  187. ************************************************************/
  188. #define REG_MMCR_OFFSET 0x2500
  189. enum mmcr_bits {
  190. MMCR_REG_DIMM_MODE = CPC925_BIT(3),
  191. };
  192. /*
  193. * HyperTransport Link Registers
  194. */
  195. /************************************************************
  196. * Error Handling/Enumeration Scratch Pad Register (ERRCTRL)
  197. ************************************************************/
  198. #define REG_ERRCTRL_OFFSET 0x70140
  199. enum errctrl_bits { /* nonfatal interrupts for */
  200. ERRCTRL_SERR_NF = CPC925_BIT(0), /* system error */
  201. ERRCTRL_CRC_NF = CPC925_BIT(1), /* CRC error */
  202. ERRCTRL_RSP_NF = CPC925_BIT(2), /* Response error */
  203. ERRCTRL_EOC_NF = CPC925_BIT(3), /* End-Of-Chain error */
  204. ERRCTRL_OVF_NF = CPC925_BIT(4), /* Overflow error */
  205. ERRCTRL_PROT_NF = CPC925_BIT(5), /* Protocol error */
  206. ERRCTRL_RSP_ERR = CPC925_BIT(6), /* Response error received */
  207. ERRCTRL_CHN_FAL = CPC925_BIT(7), /* Sync flooding detected */
  208. HT_ERRCTRL_ENABLE = (ERRCTRL_SERR_NF | ERRCTRL_CRC_NF |
  209. ERRCTRL_RSP_NF | ERRCTRL_EOC_NF |
  210. ERRCTRL_OVF_NF | ERRCTRL_PROT_NF),
  211. HT_ERRCTRL_DETECTED = (ERRCTRL_RSP_ERR | ERRCTRL_CHN_FAL),
  212. };
  213. /************************************************************
  214. * Link Configuration and Link Control Register (LINKCTRL)
  215. ************************************************************/
  216. #define REG_LINKCTRL_OFFSET 0x70110
  217. enum linkctrl_bits {
  218. LINKCTRL_CRC_ERR = (CPC925_BIT(22) | CPC925_BIT(23)),
  219. LINKCTRL_LINK_FAIL = CPC925_BIT(27),
  220. HT_LINKCTRL_DETECTED = (LINKCTRL_CRC_ERR | LINKCTRL_LINK_FAIL),
  221. };
  222. /************************************************************
  223. * Link FreqCap/Error/Freq/Revision ID Register (LINKERR)
  224. ************************************************************/
  225. #define REG_LINKERR_OFFSET 0x70120
  226. enum linkerr_bits {
  227. LINKERR_EOC_ERR = CPC925_BIT(17), /* End-Of-Chain error */
  228. LINKERR_OVF_ERR = CPC925_BIT(18), /* Receive Buffer Overflow */
  229. LINKERR_PROT_ERR = CPC925_BIT(19), /* Protocol error */
  230. HT_LINKERR_DETECTED = (LINKERR_EOC_ERR | LINKERR_OVF_ERR |
  231. LINKERR_PROT_ERR),
  232. };
  233. /************************************************************
  234. * Bridge Control Register (BRGCTRL)
  235. ************************************************************/
  236. #define REG_BRGCTRL_OFFSET 0x70300
  237. enum brgctrl_bits {
  238. BRGCTRL_DETSERR = CPC925_BIT(0), /* SERR on Secondary Bus */
  239. BRGCTRL_SECBUSRESET = CPC925_BIT(9), /* Secondary Bus Reset */
  240. };
  241. /* Private structure for edac memory controller */
  242. struct cpc925_mc_pdata {
  243. void __iomem *vbase;
  244. unsigned long total_mem;
  245. const char *name;
  246. int edac_idx;
  247. };
  248. /* Private structure for common edac device */
  249. struct cpc925_dev_info {
  250. void __iomem *vbase;
  251. struct platform_device *pdev;
  252. char *ctl_name;
  253. int edac_idx;
  254. struct edac_device_ctl_info *edac_dev;
  255. void (*init)(struct cpc925_dev_info *dev_info);
  256. void (*exit)(struct cpc925_dev_info *dev_info);
  257. void (*check)(struct edac_device_ctl_info *edac_dev);
  258. };
  259. /* Get total memory size from Open Firmware DTB */
  260. static void get_total_mem(struct cpc925_mc_pdata *pdata)
  261. {
  262. struct device_node *np = NULL;
  263. const unsigned int *reg, *reg_end;
  264. int len, sw, aw;
  265. unsigned long start, size;
  266. np = of_find_node_by_type(NULL, "memory");
  267. if (!np)
  268. return;
  269. aw = of_n_addr_cells(np);
  270. sw = of_n_size_cells(np);
  271. reg = (const unsigned int *)of_get_property(np, "reg", &len);
  272. reg_end = reg + len/4;
  273. pdata->total_mem = 0;
  274. do {
  275. start = of_read_number(reg, aw);
  276. reg += aw;
  277. size = of_read_number(reg, sw);
  278. reg += sw;
  279. debugf1("%s: start 0x%lx, size 0x%lx\n", __func__,
  280. start, size);
  281. pdata->total_mem += size;
  282. } while (reg < reg_end);
  283. of_node_put(np);
  284. debugf0("%s: total_mem 0x%lx\n", __func__, pdata->total_mem);
  285. }
  286. static void cpc925_init_csrows(struct mem_ctl_info *mci)
  287. {
  288. struct cpc925_mc_pdata *pdata = mci->pvt_info;
  289. struct csrow_info *csrow;
  290. int index;
  291. u32 mbmr, mbbar, bba;
  292. unsigned long row_size, last_nr_pages = 0;
  293. get_total_mem(pdata);
  294. for (index = 0; index < mci->nr_csrows; index++) {
  295. mbmr = __raw_readl(pdata->vbase + REG_MBMR_OFFSET +
  296. 0x20 * index);
  297. mbbar = __raw_readl(pdata->vbase + REG_MBBAR_OFFSET +
  298. 0x20 + index);
  299. bba = (((mbmr & MBMR_BBA_MASK) >> MBMR_BBA_SHIFT) << 8) |
  300. ((mbbar & MBBAR_BBA_MASK) >> MBBAR_BBA_SHIFT);
  301. if (bba == 0)
  302. continue; /* not populated */
  303. csrow = &mci->csrows[index];
  304. row_size = bba * (1UL << 28); /* 256M */
  305. csrow->first_page = last_nr_pages;
  306. csrow->nr_pages = row_size >> PAGE_SHIFT;
  307. csrow->last_page = csrow->first_page + csrow->nr_pages - 1;
  308. last_nr_pages = csrow->last_page + 1;
  309. csrow->mtype = MEM_RDDR;
  310. csrow->edac_mode = EDAC_SECDED;
  311. switch (csrow->nr_channels) {
  312. case 1: /* Single channel */
  313. csrow->grain = 32; /* four-beat burst of 32 bytes */
  314. break;
  315. case 2: /* Dual channel */
  316. default:
  317. csrow->grain = 64; /* four-beat burst of 64 bytes */
  318. break;
  319. }
  320. switch ((mbmr & MBMR_MODE_MASK) >> MBMR_MODE_SHIFT) {
  321. case 6: /* 0110, no way to differentiate X8 VS X16 */
  322. case 5: /* 0101 */
  323. case 8: /* 1000 */
  324. csrow->dtype = DEV_X16;
  325. break;
  326. case 7: /* 0111 */
  327. case 9: /* 1001 */
  328. csrow->dtype = DEV_X8;
  329. break;
  330. default:
  331. csrow->dtype = DEV_UNKNOWN;
  332. break;
  333. }
  334. }
  335. }
  336. /* Enable memory controller ECC detection */
  337. static void cpc925_mc_init(struct mem_ctl_info *mci)
  338. {
  339. struct cpc925_mc_pdata *pdata = mci->pvt_info;
  340. u32 apimask;
  341. u32 mccr;
  342. /* Enable various ECC error exceptions */
  343. apimask = __raw_readl(pdata->vbase + REG_APIMASK_OFFSET);
  344. if ((apimask & ECC_MASK_ENABLE) == 0) {
  345. apimask |= ECC_MASK_ENABLE;
  346. __raw_writel(apimask, pdata->vbase + REG_APIMASK_OFFSET);
  347. }
  348. /* Enable ECC detection */
  349. mccr = __raw_readl(pdata->vbase + REG_MCCR_OFFSET);
  350. if ((mccr & MCCR_ECC_EN) == 0) {
  351. mccr |= MCCR_ECC_EN;
  352. __raw_writel(mccr, pdata->vbase + REG_MCCR_OFFSET);
  353. }
  354. }
  355. /* Disable memory controller ECC detection */
  356. static void cpc925_mc_exit(struct mem_ctl_info *mci)
  357. {
  358. /*
  359. * WARNING:
  360. * We are supposed to clear the ECC error detection bits,
  361. * and it will be no problem to do so. However, once they
  362. * are cleared here if we want to re-install CPC925 EDAC
  363. * module later, setting them up in cpc925_mc_init() will
  364. * trigger machine check exception.
  365. * Also, it's ok to leave ECC error detection bits enabled,
  366. * since they are reset to 1 by default or by boot loader.
  367. */
  368. return;
  369. }
  370. /*
  371. * Revert DDR column/row/bank addresses into page frame number and
  372. * offset in page.
  373. *
  374. * Suppose memory mode is 0x0111(128-bit mode, identical DIMM pairs),
  375. * physical address(PA) bits to column address(CA) bits mappings are:
  376. * CA 0 1 2 3 4 5 6 7 8 9 10
  377. * PA 59 58 57 56 55 54 53 52 51 50 49
  378. *
  379. * physical address(PA) bits to bank address(BA) bits mappings are:
  380. * BA 0 1
  381. * PA 43 44
  382. *
  383. * physical address(PA) bits to row address(RA) bits mappings are:
  384. * RA 0 1 2 3 4 5 6 7 8 9 10 11 12
  385. * PA 36 35 34 48 47 46 45 40 41 42 39 38 37
  386. */
  387. static void cpc925_mc_get_pfn(struct mem_ctl_info *mci, u32 mear,
  388. unsigned long *pfn, unsigned long *offset, int *csrow)
  389. {
  390. u32 bcnt, rank, col, bank, row;
  391. u32 c;
  392. unsigned long pa;
  393. int i;
  394. bcnt = (mear & MEAR_BCNT_MASK) >> MEAR_BCNT_SHIFT;
  395. rank = (mear & MEAR_RANK_MASK) >> MEAR_RANK_SHIFT;
  396. col = (mear & MEAR_COL_MASK) >> MEAR_COL_SHIFT;
  397. bank = (mear & MEAR_BANK_MASK) >> MEAR_BANK_SHIFT;
  398. row = mear & MEAR_ROW_MASK;
  399. *csrow = rank;
  400. #ifdef CONFIG_EDAC_DEBUG
  401. if (mci->csrows[rank].first_page == 0) {
  402. cpc925_mc_printk(mci, KERN_ERR, "ECC occurs in a "
  403. "non-populated csrow, broken hardware?\n");
  404. return;
  405. }
  406. #endif
  407. /* Revert csrow number */
  408. pa = mci->csrows[rank].first_page << PAGE_SHIFT;
  409. /* Revert column address */
  410. col += bcnt;
  411. for (i = 0; i < 11; i++) {
  412. c = col & 0x1;
  413. col >>= 1;
  414. pa |= c << (14 - i);
  415. }
  416. /* Revert bank address */
  417. pa |= bank << 19;
  418. /* Revert row address, in 4 steps */
  419. for (i = 0; i < 3; i++) {
  420. c = row & 0x1;
  421. row >>= 1;
  422. pa |= c << (26 - i);
  423. }
  424. for (i = 0; i < 3; i++) {
  425. c = row & 0x1;
  426. row >>= 1;
  427. pa |= c << (21 + i);
  428. }
  429. for (i = 0; i < 4; i++) {
  430. c = row & 0x1;
  431. row >>= 1;
  432. pa |= c << (18 - i);
  433. }
  434. for (i = 0; i < 3; i++) {
  435. c = row & 0x1;
  436. row >>= 1;
  437. pa |= c << (29 - i);
  438. }
  439. *offset = pa & (PAGE_SIZE - 1);
  440. *pfn = pa >> PAGE_SHIFT;
  441. debugf0("%s: ECC physical address 0x%lx\n", __func__, pa);
  442. }
  443. static int cpc925_mc_find_channel(struct mem_ctl_info *mci, u16 syndrome)
  444. {
  445. if ((syndrome & MESR_ECC_SYN_H_MASK) == 0)
  446. return 0;
  447. if ((syndrome & MESR_ECC_SYN_L_MASK) == 0)
  448. return 1;
  449. cpc925_mc_printk(mci, KERN_INFO, "Unexpected syndrome value: 0x%x\n",
  450. syndrome);
  451. return 1;
  452. }
  453. /* Check memory controller registers for ECC errors */
  454. static void cpc925_mc_check(struct mem_ctl_info *mci)
  455. {
  456. struct cpc925_mc_pdata *pdata = mci->pvt_info;
  457. u32 apiexcp;
  458. u32 mear;
  459. u32 mesr;
  460. u16 syndrome;
  461. unsigned long pfn = 0, offset = 0;
  462. int csrow = 0, channel = 0;
  463. /* APIEXCP is cleared when read */
  464. apiexcp = __raw_readl(pdata->vbase + REG_APIEXCP_OFFSET);
  465. if ((apiexcp & ECC_EXCP_DETECTED) == 0)
  466. return;
  467. mesr = __raw_readl(pdata->vbase + REG_MESR_OFFSET);
  468. syndrome = mesr | (MESR_ECC_SYN_H_MASK | MESR_ECC_SYN_L_MASK);
  469. mear = __raw_readl(pdata->vbase + REG_MEAR_OFFSET);
  470. /* Revert column/row addresses into page frame number, etc */
  471. cpc925_mc_get_pfn(mci, mear, &pfn, &offset, &csrow);
  472. if (apiexcp & CECC_EXCP_DETECTED) {
  473. cpc925_mc_printk(mci, KERN_INFO, "DRAM CECC Fault\n");
  474. channel = cpc925_mc_find_channel(mci, syndrome);
  475. edac_mc_handle_ce(mci, pfn, offset, syndrome,
  476. csrow, channel, mci->ctl_name);
  477. }
  478. if (apiexcp & UECC_EXCP_DETECTED) {
  479. cpc925_mc_printk(mci, KERN_INFO, "DRAM UECC Fault\n");
  480. edac_mc_handle_ue(mci, pfn, offset, csrow, mci->ctl_name);
  481. }
  482. cpc925_mc_printk(mci, KERN_INFO, "Dump registers:\n");
  483. cpc925_mc_printk(mci, KERN_INFO, "APIMASK 0x%08x\n",
  484. __raw_readl(pdata->vbase + REG_APIMASK_OFFSET));
  485. cpc925_mc_printk(mci, KERN_INFO, "APIEXCP 0x%08x\n",
  486. apiexcp);
  487. cpc925_mc_printk(mci, KERN_INFO, "Mem Scrub Ctrl 0x%08x\n",
  488. __raw_readl(pdata->vbase + REG_MSCR_OFFSET));
  489. cpc925_mc_printk(mci, KERN_INFO, "Mem Scrub Rge Start 0x%08x\n",
  490. __raw_readl(pdata->vbase + REG_MSRSR_OFFSET));
  491. cpc925_mc_printk(mci, KERN_INFO, "Mem Scrub Rge End 0x%08x\n",
  492. __raw_readl(pdata->vbase + REG_MSRER_OFFSET));
  493. cpc925_mc_printk(mci, KERN_INFO, "Mem Scrub Pattern 0x%08x\n",
  494. __raw_readl(pdata->vbase + REG_MSPR_OFFSET));
  495. cpc925_mc_printk(mci, KERN_INFO, "Mem Chk Ctrl 0x%08x\n",
  496. __raw_readl(pdata->vbase + REG_MCCR_OFFSET));
  497. cpc925_mc_printk(mci, KERN_INFO, "Mem Chk Rge End 0x%08x\n",
  498. __raw_readl(pdata->vbase + REG_MCRER_OFFSET));
  499. cpc925_mc_printk(mci, KERN_INFO, "Mem Err Address 0x%08x\n",
  500. mesr);
  501. cpc925_mc_printk(mci, KERN_INFO, "Mem Err Syndrome 0x%08x\n",
  502. syndrome);
  503. }
  504. /******************** CPU err device********************************/
  505. /* Enable CPU Errors detection */
  506. static void cpc925_cpu_init(struct cpc925_dev_info *dev_info)
  507. {
  508. u32 apimask;
  509. apimask = __raw_readl(dev_info->vbase + REG_APIMASK_OFFSET);
  510. if ((apimask & CPU_MASK_ENABLE) == 0) {
  511. apimask |= CPU_MASK_ENABLE;
  512. __raw_writel(apimask, dev_info->vbase + REG_APIMASK_OFFSET);
  513. }
  514. }
  515. /* Disable CPU Errors detection */
  516. static void cpc925_cpu_exit(struct cpc925_dev_info *dev_info)
  517. {
  518. /*
  519. * WARNING:
  520. * We are supposed to clear the CPU error detection bits,
  521. * and it will be no problem to do so. However, once they
  522. * are cleared here if we want to re-install CPC925 EDAC
  523. * module later, setting them up in cpc925_cpu_init() will
  524. * trigger machine check exception.
  525. * Also, it's ok to leave CPU error detection bits enabled,
  526. * since they are reset to 1 by default.
  527. */
  528. return;
  529. }
  530. /* Check for CPU Errors */
  531. static void cpc925_cpu_check(struct edac_device_ctl_info *edac_dev)
  532. {
  533. struct cpc925_dev_info *dev_info = edac_dev->pvt_info;
  534. u32 apiexcp;
  535. u32 apimask;
  536. /* APIEXCP is cleared when read */
  537. apiexcp = __raw_readl(dev_info->vbase + REG_APIEXCP_OFFSET);
  538. if ((apiexcp & CPU_EXCP_DETECTED) == 0)
  539. return;
  540. apimask = __raw_readl(dev_info->vbase + REG_APIMASK_OFFSET);
  541. cpc925_printk(KERN_INFO, "Processor Interface Fault\n"
  542. "Processor Interface register dump:\n");
  543. cpc925_printk(KERN_INFO, "APIMASK 0x%08x\n", apimask);
  544. cpc925_printk(KERN_INFO, "APIEXCP 0x%08x\n", apiexcp);
  545. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  546. }
  547. /******************** HT Link err device****************************/
  548. /* Enable HyperTransport Link Error detection */
  549. static void cpc925_htlink_init(struct cpc925_dev_info *dev_info)
  550. {
  551. u32 ht_errctrl;
  552. ht_errctrl = __raw_readl(dev_info->vbase + REG_ERRCTRL_OFFSET);
  553. if ((ht_errctrl & HT_ERRCTRL_ENABLE) == 0) {
  554. ht_errctrl |= HT_ERRCTRL_ENABLE;
  555. __raw_writel(ht_errctrl, dev_info->vbase + REG_ERRCTRL_OFFSET);
  556. }
  557. }
  558. /* Disable HyperTransport Link Error detection */
  559. static void cpc925_htlink_exit(struct cpc925_dev_info *dev_info)
  560. {
  561. u32 ht_errctrl;
  562. ht_errctrl = __raw_readl(dev_info->vbase + REG_ERRCTRL_OFFSET);
  563. ht_errctrl &= ~HT_ERRCTRL_ENABLE;
  564. __raw_writel(ht_errctrl, dev_info->vbase + REG_ERRCTRL_OFFSET);
  565. }
  566. /* Check for HyperTransport Link errors */
  567. static void cpc925_htlink_check(struct edac_device_ctl_info *edac_dev)
  568. {
  569. struct cpc925_dev_info *dev_info = edac_dev->pvt_info;
  570. u32 brgctrl = __raw_readl(dev_info->vbase + REG_BRGCTRL_OFFSET);
  571. u32 linkctrl = __raw_readl(dev_info->vbase + REG_LINKCTRL_OFFSET);
  572. u32 errctrl = __raw_readl(dev_info->vbase + REG_ERRCTRL_OFFSET);
  573. u32 linkerr = __raw_readl(dev_info->vbase + REG_LINKERR_OFFSET);
  574. if (!((brgctrl & BRGCTRL_DETSERR) ||
  575. (linkctrl & HT_LINKCTRL_DETECTED) ||
  576. (errctrl & HT_ERRCTRL_DETECTED) ||
  577. (linkerr & HT_LINKERR_DETECTED)))
  578. return;
  579. cpc925_printk(KERN_INFO, "HT Link Fault\n"
  580. "HT register dump:\n");
  581. cpc925_printk(KERN_INFO, "Bridge Ctrl 0x%08x\n",
  582. brgctrl);
  583. cpc925_printk(KERN_INFO, "Link Config Ctrl 0x%08x\n",
  584. linkctrl);
  585. cpc925_printk(KERN_INFO, "Error Enum and Ctrl 0x%08x\n",
  586. errctrl);
  587. cpc925_printk(KERN_INFO, "Link Error 0x%08x\n",
  588. linkerr);
  589. /* Clear by write 1 */
  590. if (brgctrl & BRGCTRL_DETSERR)
  591. __raw_writel(BRGCTRL_DETSERR,
  592. dev_info->vbase + REG_BRGCTRL_OFFSET);
  593. if (linkctrl & HT_LINKCTRL_DETECTED)
  594. __raw_writel(HT_LINKCTRL_DETECTED,
  595. dev_info->vbase + REG_LINKCTRL_OFFSET);
  596. /* Initiate Secondary Bus Reset to clear the chain failure */
  597. if (errctrl & ERRCTRL_CHN_FAL)
  598. __raw_writel(BRGCTRL_SECBUSRESET,
  599. dev_info->vbase + REG_BRGCTRL_OFFSET);
  600. if (errctrl & ERRCTRL_RSP_ERR)
  601. __raw_writel(ERRCTRL_RSP_ERR,
  602. dev_info->vbase + REG_ERRCTRL_OFFSET);
  603. if (linkerr & HT_LINKERR_DETECTED)
  604. __raw_writel(HT_LINKERR_DETECTED,
  605. dev_info->vbase + REG_LINKERR_OFFSET);
  606. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  607. }
  608. static struct cpc925_dev_info cpc925_devs[] = {
  609. {
  610. .ctl_name = CPC925_CPU_ERR_DEV,
  611. .init = cpc925_cpu_init,
  612. .exit = cpc925_cpu_exit,
  613. .check = cpc925_cpu_check,
  614. },
  615. {
  616. .ctl_name = CPC925_HT_LINK_DEV,
  617. .init = cpc925_htlink_init,
  618. .exit = cpc925_htlink_exit,
  619. .check = cpc925_htlink_check,
  620. },
  621. {0}, /* Terminated by NULL */
  622. };
  623. /*
  624. * Add CPU Err detection and HyperTransport Link Err detection
  625. * as common "edac_device", they have no corresponding device
  626. * nodes in the Open Firmware DTB and we have to add platform
  627. * devices for them. Also, they will share the MMIO with that
  628. * of memory controller.
  629. */
  630. static void cpc925_add_edac_devices(void __iomem *vbase)
  631. {
  632. struct cpc925_dev_info *dev_info;
  633. if (!vbase) {
  634. cpc925_printk(KERN_ERR, "MMIO not established yet\n");
  635. return;
  636. }
  637. for (dev_info = &cpc925_devs[0]; dev_info->init; dev_info++) {
  638. dev_info->vbase = vbase;
  639. dev_info->pdev = platform_device_register_simple(
  640. dev_info->ctl_name, 0, NULL, 0);
  641. if (IS_ERR(dev_info->pdev)) {
  642. cpc925_printk(KERN_ERR,
  643. "Can't register platform device for %s\n",
  644. dev_info->ctl_name);
  645. continue;
  646. }
  647. /*
  648. * Don't have to allocate private structure but
  649. * make use of cpc925_devs[] instead.
  650. */
  651. dev_info->edac_idx = edac_device_alloc_index();
  652. dev_info->edac_dev =
  653. edac_device_alloc_ctl_info(0, dev_info->ctl_name,
  654. 1, NULL, 0, 0, NULL, 0, dev_info->edac_idx);
  655. if (!dev_info->edac_dev) {
  656. cpc925_printk(KERN_ERR, "No memory for edac device\n");
  657. goto err1;
  658. }
  659. dev_info->edac_dev->pvt_info = dev_info;
  660. dev_info->edac_dev->dev = &dev_info->pdev->dev;
  661. dev_info->edac_dev->ctl_name = dev_info->ctl_name;
  662. dev_info->edac_dev->mod_name = CPC925_EDAC_MOD_STR;
  663. dev_info->edac_dev->dev_name = dev_name(&dev_info->pdev->dev);
  664. if (edac_op_state == EDAC_OPSTATE_POLL)
  665. dev_info->edac_dev->edac_check = dev_info->check;
  666. if (dev_info->init)
  667. dev_info->init(dev_info);
  668. if (edac_device_add_device(dev_info->edac_dev) > 0) {
  669. cpc925_printk(KERN_ERR,
  670. "Unable to add edac device for %s\n",
  671. dev_info->ctl_name);
  672. goto err2;
  673. }
  674. debugf0("%s: Successfully added edac device for %s\n",
  675. __func__, dev_info->ctl_name);
  676. continue;
  677. err2:
  678. if (dev_info->exit)
  679. dev_info->exit(dev_info);
  680. edac_device_free_ctl_info(dev_info->edac_dev);
  681. err1:
  682. platform_device_unregister(dev_info->pdev);
  683. }
  684. }
  685. /*
  686. * Delete the common "edac_device" for CPU Err Detection
  687. * and HyperTransport Link Err Detection
  688. */
  689. static void cpc925_del_edac_devices(void)
  690. {
  691. struct cpc925_dev_info *dev_info;
  692. for (dev_info = &cpc925_devs[0]; dev_info->init; dev_info++) {
  693. if (dev_info->edac_dev) {
  694. edac_device_del_device(dev_info->edac_dev->dev);
  695. edac_device_free_ctl_info(dev_info->edac_dev);
  696. platform_device_unregister(dev_info->pdev);
  697. }
  698. if (dev_info->exit)
  699. dev_info->exit(dev_info);
  700. debugf0("%s: Successfully deleted edac device for %s\n",
  701. __func__, dev_info->ctl_name);
  702. }
  703. }
  704. /* Convert current back-ground scrub rate into byte/sec bandwidth */
  705. static int cpc925_get_sdram_scrub_rate(struct mem_ctl_info *mci)
  706. {
  707. struct cpc925_mc_pdata *pdata = mci->pvt_info;
  708. int bw;
  709. u32 mscr;
  710. u8 si;
  711. mscr = __raw_readl(pdata->vbase + REG_MSCR_OFFSET);
  712. si = (mscr & MSCR_SI_MASK) >> MSCR_SI_SHIFT;
  713. debugf0("%s, Mem Scrub Ctrl Register 0x%x\n", __func__, mscr);
  714. if (((mscr & MSCR_SCRUB_MOD_MASK) != MSCR_BACKGR_SCRUB) ||
  715. (si == 0)) {
  716. cpc925_mc_printk(mci, KERN_INFO, "Scrub mode not enabled\n");
  717. bw = 0;
  718. } else
  719. bw = CPC925_SCRUB_BLOCK_SIZE * 0xFA67 / si;
  720. return bw;
  721. }
  722. /* Return 0 for single channel; 1 for dual channel */
  723. static int cpc925_mc_get_channels(void __iomem *vbase)
  724. {
  725. int dual = 0;
  726. u32 mbcr;
  727. mbcr = __raw_readl(vbase + REG_MBCR_OFFSET);
  728. /*
  729. * Dual channel only when 128-bit wide physical bus
  730. * and 128-bit configuration.
  731. */
  732. if (((mbcr & MBCR_64BITCFG_MASK) == 0) &&
  733. ((mbcr & MBCR_64BITBUS_MASK) == 0))
  734. dual = 1;
  735. debugf0("%s: %s channel\n", __func__,
  736. (dual > 0) ? "Dual" : "Single");
  737. return dual;
  738. }
  739. static int __devinit cpc925_probe(struct platform_device *pdev)
  740. {
  741. static int edac_mc_idx;
  742. struct mem_ctl_info *mci;
  743. void __iomem *vbase;
  744. struct cpc925_mc_pdata *pdata;
  745. struct resource *r;
  746. int res = 0, nr_channels;
  747. debugf0("%s: %s platform device found!\n", __func__, pdev->name);
  748. if (!devres_open_group(&pdev->dev, cpc925_probe, GFP_KERNEL)) {
  749. res = -ENOMEM;
  750. goto out;
  751. }
  752. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  753. if (!r) {
  754. cpc925_printk(KERN_ERR, "Unable to get resource\n");
  755. res = -ENOENT;
  756. goto err1;
  757. }
  758. if (!devm_request_mem_region(&pdev->dev,
  759. r->start,
  760. resource_size(r),
  761. pdev->name)) {
  762. cpc925_printk(KERN_ERR, "Unable to request mem region\n");
  763. res = -EBUSY;
  764. goto err1;
  765. }
  766. vbase = devm_ioremap(&pdev->dev, r->start, resource_size(r));
  767. if (!vbase) {
  768. cpc925_printk(KERN_ERR, "Unable to ioremap device\n");
  769. res = -ENOMEM;
  770. goto err2;
  771. }
  772. nr_channels = cpc925_mc_get_channels(vbase);
  773. mci = edac_mc_alloc(sizeof(struct cpc925_mc_pdata),
  774. CPC925_NR_CSROWS, nr_channels + 1, edac_mc_idx);
  775. if (!mci) {
  776. cpc925_printk(KERN_ERR, "No memory for mem_ctl_info\n");
  777. res = -ENOMEM;
  778. goto err2;
  779. }
  780. pdata = mci->pvt_info;
  781. pdata->vbase = vbase;
  782. pdata->edac_idx = edac_mc_idx++;
  783. pdata->name = pdev->name;
  784. mci->dev = &pdev->dev;
  785. platform_set_drvdata(pdev, mci);
  786. mci->dev_name = dev_name(&pdev->dev);
  787. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_DDR;
  788. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  789. mci->edac_cap = EDAC_FLAG_SECDED;
  790. mci->mod_name = CPC925_EDAC_MOD_STR;
  791. mci->mod_ver = CPC925_EDAC_REVISION;
  792. mci->ctl_name = pdev->name;
  793. if (edac_op_state == EDAC_OPSTATE_POLL)
  794. mci->edac_check = cpc925_mc_check;
  795. mci->ctl_page_to_phys = NULL;
  796. mci->scrub_mode = SCRUB_SW_SRC;
  797. mci->set_sdram_scrub_rate = NULL;
  798. mci->get_sdram_scrub_rate = cpc925_get_sdram_scrub_rate;
  799. cpc925_init_csrows(mci);
  800. /* Setup memory controller registers */
  801. cpc925_mc_init(mci);
  802. if (edac_mc_add_mc(mci) > 0) {
  803. cpc925_mc_printk(mci, KERN_ERR, "Failed edac_mc_add_mc()\n");
  804. goto err3;
  805. }
  806. cpc925_add_edac_devices(vbase);
  807. /* get this far and it's successful */
  808. debugf0("%s: success\n", __func__);
  809. res = 0;
  810. goto out;
  811. err3:
  812. cpc925_mc_exit(mci);
  813. edac_mc_free(mci);
  814. err2:
  815. devm_release_mem_region(&pdev->dev, r->start, resource_size(r));
  816. err1:
  817. devres_release_group(&pdev->dev, cpc925_probe);
  818. out:
  819. return res;
  820. }
  821. static int cpc925_remove(struct platform_device *pdev)
  822. {
  823. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  824. /*
  825. * Delete common edac devices before edac mc, because
  826. * the former share the MMIO of the latter.
  827. */
  828. cpc925_del_edac_devices();
  829. cpc925_mc_exit(mci);
  830. edac_mc_del_mc(&pdev->dev);
  831. edac_mc_free(mci);
  832. return 0;
  833. }
  834. static struct platform_driver cpc925_edac_driver = {
  835. .probe = cpc925_probe,
  836. .remove = cpc925_remove,
  837. .driver = {
  838. .name = "cpc925_edac",
  839. }
  840. };
  841. static int __init cpc925_edac_init(void)
  842. {
  843. int ret = 0;
  844. printk(KERN_INFO "IBM CPC925 EDAC driver " CPC925_EDAC_REVISION "\n");
  845. printk(KERN_INFO "\t(c) 2008 Wind River Systems, Inc\n");
  846. /* Only support POLL mode so far */
  847. edac_op_state = EDAC_OPSTATE_POLL;
  848. ret = platform_driver_register(&cpc925_edac_driver);
  849. if (ret) {
  850. printk(KERN_WARNING "Failed to register %s\n",
  851. CPC925_EDAC_MOD_STR);
  852. }
  853. return ret;
  854. }
  855. static void __exit cpc925_edac_exit(void)
  856. {
  857. platform_driver_unregister(&cpc925_edac_driver);
  858. }
  859. module_init(cpc925_edac_init);
  860. module_exit(cpc925_edac_exit);
  861. MODULE_LICENSE("GPL");
  862. MODULE_AUTHOR("Cao Qingtao <qingtao.cao@windriver.com>");
  863. MODULE_DESCRIPTION("IBM CPC925 Bridge and MC EDAC kernel module");