fsldma.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved.
  3. *
  4. * Author:
  5. * Zhang Wei <wei.zhang@freescale.com>, Jul 2007
  6. * Ebony Zhu <ebony.zhu@freescale.com>, May 2007
  7. *
  8. * This is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. */
  14. #ifndef __DMA_FSLDMA_H
  15. #define __DMA_FSLDMA_H
  16. #include <linux/device.h>
  17. #include <linux/dmapool.h>
  18. #include <linux/dmaengine.h>
  19. /* Define data structures needed by Freescale
  20. * MPC8540 and MPC8349 DMA controller.
  21. */
  22. #define FSL_DMA_MR_CS 0x00000001
  23. #define FSL_DMA_MR_CC 0x00000002
  24. #define FSL_DMA_MR_CA 0x00000008
  25. #define FSL_DMA_MR_EIE 0x00000040
  26. #define FSL_DMA_MR_XFE 0x00000020
  27. #define FSL_DMA_MR_EOLNIE 0x00000100
  28. #define FSL_DMA_MR_EOLSIE 0x00000080
  29. #define FSL_DMA_MR_EOSIE 0x00000200
  30. #define FSL_DMA_MR_CDSM 0x00000010
  31. #define FSL_DMA_MR_CTM 0x00000004
  32. #define FSL_DMA_MR_EMP_EN 0x00200000
  33. #define FSL_DMA_MR_EMS_EN 0x00040000
  34. #define FSL_DMA_MR_DAHE 0x00002000
  35. #define FSL_DMA_MR_SAHE 0x00001000
  36. /*
  37. * Bandwidth/pause control determines how many bytes a given
  38. * channel is allowed to transfer before the DMA engine pauses
  39. * the current channel and switches to the next channel
  40. */
  41. #define FSL_DMA_MR_BWC 0x08000000
  42. /* Special MR definition for MPC8349 */
  43. #define FSL_DMA_MR_EOTIE 0x00000080
  44. #define FSL_DMA_MR_PRC_RM 0x00000800
  45. #define FSL_DMA_SR_CH 0x00000020
  46. #define FSL_DMA_SR_PE 0x00000010
  47. #define FSL_DMA_SR_CB 0x00000004
  48. #define FSL_DMA_SR_TE 0x00000080
  49. #define FSL_DMA_SR_EOSI 0x00000002
  50. #define FSL_DMA_SR_EOLSI 0x00000001
  51. #define FSL_DMA_SR_EOCDI 0x00000001
  52. #define FSL_DMA_SR_EOLNI 0x00000008
  53. #define FSL_DMA_SATR_SBPATMU 0x20000000
  54. #define FSL_DMA_SATR_STRANSINT_RIO 0x00c00000
  55. #define FSL_DMA_SATR_SREADTYPE_SNOOP_READ 0x00050000
  56. #define FSL_DMA_SATR_SREADTYPE_BP_IORH 0x00020000
  57. #define FSL_DMA_SATR_SREADTYPE_BP_NREAD 0x00040000
  58. #define FSL_DMA_SATR_SREADTYPE_BP_MREAD 0x00070000
  59. #define FSL_DMA_DATR_DBPATMU 0x20000000
  60. #define FSL_DMA_DATR_DTRANSINT_RIO 0x00c00000
  61. #define FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE 0x00050000
  62. #define FSL_DMA_DATR_DWRITETYPE_BP_FLUSH 0x00010000
  63. #define FSL_DMA_EOL ((u64)0x1)
  64. #define FSL_DMA_SNEN ((u64)0x10)
  65. #define FSL_DMA_EOSIE 0x8
  66. #define FSL_DMA_NLDA_MASK (~(u64)0x1f)
  67. #define FSL_DMA_BCR_MAX_CNT 0x03ffffffu
  68. #define FSL_DMA_DGSR_TE 0x80
  69. #define FSL_DMA_DGSR_CH 0x20
  70. #define FSL_DMA_DGSR_PE 0x10
  71. #define FSL_DMA_DGSR_EOLNI 0x08
  72. #define FSL_DMA_DGSR_CB 0x04
  73. #define FSL_DMA_DGSR_EOSI 0x02
  74. #define FSL_DMA_DGSR_EOLSI 0x01
  75. typedef u64 __bitwise v64;
  76. typedef u32 __bitwise v32;
  77. struct fsl_dma_ld_hw {
  78. v64 src_addr;
  79. v64 dst_addr;
  80. v64 next_ln_addr;
  81. v32 count;
  82. v32 reserve;
  83. } __attribute__((aligned(32)));
  84. struct fsl_desc_sw {
  85. struct fsl_dma_ld_hw hw;
  86. struct list_head node;
  87. struct list_head tx_list;
  88. struct dma_async_tx_descriptor async_tx;
  89. } __attribute__((aligned(32)));
  90. struct fsldma_chan_regs {
  91. u32 mr; /* 0x00 - Mode Register */
  92. u32 sr; /* 0x04 - Status Register */
  93. u64 cdar; /* 0x08 - Current descriptor address register */
  94. u64 sar; /* 0x10 - Source Address Register */
  95. u64 dar; /* 0x18 - Destination Address Register */
  96. u32 bcr; /* 0x20 - Byte Count Register */
  97. u64 ndar; /* 0x24 - Next Descriptor Address Register */
  98. };
  99. struct fsldma_chan;
  100. #define FSL_DMA_MAX_CHANS_PER_DEVICE 4
  101. struct fsldma_device {
  102. void __iomem *regs; /* DGSR register base */
  103. struct device *dev;
  104. struct dma_device common;
  105. struct fsldma_chan *chan[FSL_DMA_MAX_CHANS_PER_DEVICE];
  106. u32 feature; /* The same as DMA channels */
  107. int irq; /* Channel IRQ */
  108. };
  109. /* Define macros for fsldma_chan->feature property */
  110. #define FSL_DMA_LITTLE_ENDIAN 0x00000000
  111. #define FSL_DMA_BIG_ENDIAN 0x00000001
  112. #define FSL_DMA_IP_MASK 0x00000ff0
  113. #define FSL_DMA_IP_85XX 0x00000010
  114. #define FSL_DMA_IP_83XX 0x00000020
  115. #define FSL_DMA_CHAN_PAUSE_EXT 0x00001000
  116. #define FSL_DMA_CHAN_START_EXT 0x00002000
  117. struct fsldma_chan {
  118. char name[8]; /* Channel name */
  119. struct fsldma_chan_regs __iomem *regs;
  120. dma_cookie_t completed_cookie; /* The maximum cookie completed */
  121. spinlock_t desc_lock; /* Descriptor operation lock */
  122. struct list_head ld_pending; /* Link descriptors queue */
  123. struct list_head ld_running; /* Link descriptors queue */
  124. struct dma_chan common; /* DMA common channel */
  125. struct dma_pool *desc_pool; /* Descriptors pool */
  126. struct device *dev; /* Channel device */
  127. int irq; /* Channel IRQ */
  128. int id; /* Raw id of this channel */
  129. struct tasklet_struct tasklet;
  130. u32 feature;
  131. bool idle; /* DMA controller is idle */
  132. void (*toggle_ext_pause)(struct fsldma_chan *fsl_chan, int enable);
  133. void (*toggle_ext_start)(struct fsldma_chan *fsl_chan, int enable);
  134. void (*set_src_loop_size)(struct fsldma_chan *fsl_chan, int size);
  135. void (*set_dst_loop_size)(struct fsldma_chan *fsl_chan, int size);
  136. void (*set_request_count)(struct fsldma_chan *fsl_chan, int size);
  137. };
  138. #define to_fsl_chan(chan) container_of(chan, struct fsldma_chan, common)
  139. #define to_fsl_desc(lh) container_of(lh, struct fsl_desc_sw, node)
  140. #define tx_to_fsl_desc(tx) container_of(tx, struct fsl_desc_sw, async_tx)
  141. #ifndef __powerpc64__
  142. static u64 in_be64(const u64 __iomem *addr)
  143. {
  144. return ((u64)in_be32((u32 __iomem *)addr) << 32) |
  145. (in_be32((u32 __iomem *)addr + 1));
  146. }
  147. static void out_be64(u64 __iomem *addr, u64 val)
  148. {
  149. out_be32((u32 __iomem *)addr, val >> 32);
  150. out_be32((u32 __iomem *)addr + 1, (u32)val);
  151. }
  152. /* There is no asm instructions for 64 bits reverse loads and stores */
  153. static u64 in_le64(const u64 __iomem *addr)
  154. {
  155. return ((u64)in_le32((u32 __iomem *)addr + 1) << 32) |
  156. (in_le32((u32 __iomem *)addr));
  157. }
  158. static void out_le64(u64 __iomem *addr, u64 val)
  159. {
  160. out_le32((u32 __iomem *)addr + 1, val >> 32);
  161. out_le32((u32 __iomem *)addr, (u32)val);
  162. }
  163. #endif
  164. #define DMA_IN(fsl_chan, addr, width) \
  165. (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
  166. in_be##width(addr) : in_le##width(addr))
  167. #define DMA_OUT(fsl_chan, addr, val, width) \
  168. (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
  169. out_be##width(addr, val) : out_le##width(addr, val))
  170. #define DMA_TO_CPU(fsl_chan, d, width) \
  171. (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
  172. be##width##_to_cpu((__force __be##width)(v##width)d) : \
  173. le##width##_to_cpu((__force __le##width)(v##width)d))
  174. #define CPU_TO_DMA(fsl_chan, c, width) \
  175. (((fsl_chan)->feature & FSL_DMA_BIG_ENDIAN) ? \
  176. (__force v##width)cpu_to_be##width(c) : \
  177. (__force v##width)cpu_to_le##width(c))
  178. #endif /* __DMA_FSLDMA_H */