pata_pdc2027x.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Promise PATA TX2/TX4/TX2000/133 IDE driver for pdc20268 to pdc20277.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Ported to libata by:
  10. * Albert Lee <albertcc@tw.ibm.com> IBM Corporation
  11. *
  12. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
  13. * Portions Copyright (C) 1999 Promise Technology, Inc.
  14. *
  15. * Author: Frank Tiernan (frankt@promise.com)
  16. * Released under terms of General Public License
  17. *
  18. *
  19. * libata documentation is available via 'make {ps|pdf}docs',
  20. * as Documentation/DocBook/libata.*
  21. *
  22. * Hardware information only available under NDA.
  23. *
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_host.h>
  34. #include <scsi/scsi_cmnd.h>
  35. #include <linux/libata.h>
  36. #define DRV_NAME "pata_pdc2027x"
  37. #define DRV_VERSION "1.0"
  38. #undef PDC_DEBUG
  39. #ifdef PDC_DEBUG
  40. #define PDPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
  41. #else
  42. #define PDPRINTK(fmt, args...)
  43. #endif
  44. enum {
  45. PDC_MMIO_BAR = 5,
  46. PDC_UDMA_100 = 0,
  47. PDC_UDMA_133 = 1,
  48. PDC_100_MHZ = 100000000,
  49. PDC_133_MHZ = 133333333,
  50. PDC_SYS_CTL = 0x1100,
  51. PDC_ATA_CTL = 0x1104,
  52. PDC_GLOBAL_CTL = 0x1108,
  53. PDC_CTCR0 = 0x110C,
  54. PDC_CTCR1 = 0x1110,
  55. PDC_BYTE_COUNT = 0x1120,
  56. PDC_PLL_CTL = 0x1202,
  57. };
  58. static int pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  59. static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline);
  60. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev);
  61. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  62. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc);
  63. static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask);
  64. static int pdc2027x_cable_detect(struct ata_port *ap);
  65. static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed);
  66. /*
  67. * ATA Timing Tables based on 133MHz controller clock.
  68. * These tables are only used when the controller is in 133MHz clock.
  69. * If the controller is in 100MHz clock, the ASIC hardware will
  70. * set the timing registers automatically when "set feature" command
  71. * is issued to the device. However, if the controller clock is 133MHz,
  72. * the following tables must be used.
  73. */
  74. static struct pdc2027x_pio_timing {
  75. u8 value0, value1, value2;
  76. } pdc2027x_pio_timing_tbl [] = {
  77. { 0xfb, 0x2b, 0xac }, /* PIO mode 0 */
  78. { 0x46, 0x29, 0xa4 }, /* PIO mode 1 */
  79. { 0x23, 0x26, 0x64 }, /* PIO mode 2 */
  80. { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
  81. { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
  82. };
  83. static struct pdc2027x_mdma_timing {
  84. u8 value0, value1;
  85. } pdc2027x_mdma_timing_tbl [] = {
  86. { 0xdf, 0x5f }, /* MDMA mode 0 */
  87. { 0x6b, 0x27 }, /* MDMA mode 1 */
  88. { 0x69, 0x25 }, /* MDMA mode 2 */
  89. };
  90. static struct pdc2027x_udma_timing {
  91. u8 value0, value1, value2;
  92. } pdc2027x_udma_timing_tbl [] = {
  93. { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
  94. { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
  95. { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
  96. { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
  97. { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
  98. { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
  99. { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
  100. };
  101. static const struct pci_device_id pdc2027x_pci_tbl[] = {
  102. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), PDC_UDMA_100 },
  103. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), PDC_UDMA_133 },
  104. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), PDC_UDMA_100 },
  105. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), PDC_UDMA_133 },
  106. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), PDC_UDMA_133 },
  107. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), PDC_UDMA_133 },
  108. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), PDC_UDMA_133 },
  109. { } /* terminate list */
  110. };
  111. static struct pci_driver pdc2027x_pci_driver = {
  112. .name = DRV_NAME,
  113. .id_table = pdc2027x_pci_tbl,
  114. .probe = pdc2027x_init_one,
  115. .remove = ata_pci_remove_one,
  116. };
  117. static struct scsi_host_template pdc2027x_sht = {
  118. ATA_BMDMA_SHT(DRV_NAME),
  119. };
  120. static struct ata_port_operations pdc2027x_pata100_ops = {
  121. .inherits = &ata_bmdma_port_ops,
  122. .check_atapi_dma = pdc2027x_check_atapi_dma,
  123. .cable_detect = pdc2027x_cable_detect,
  124. .prereset = pdc2027x_prereset,
  125. };
  126. static struct ata_port_operations pdc2027x_pata133_ops = {
  127. .inherits = &pdc2027x_pata100_ops,
  128. .mode_filter = pdc2027x_mode_filter,
  129. .set_piomode = pdc2027x_set_piomode,
  130. .set_dmamode = pdc2027x_set_dmamode,
  131. .set_mode = pdc2027x_set_mode,
  132. };
  133. static struct ata_port_info pdc2027x_port_info[] = {
  134. /* PDC_UDMA_100 */
  135. {
  136. .flags = ATA_FLAG_SLAVE_POSS,
  137. .pio_mask = ATA_PIO4,
  138. .mwdma_mask = ATA_MWDMA2,
  139. .udma_mask = ATA_UDMA5,
  140. .port_ops = &pdc2027x_pata100_ops,
  141. },
  142. /* PDC_UDMA_133 */
  143. {
  144. .flags = ATA_FLAG_SLAVE_POSS,
  145. .pio_mask = ATA_PIO4,
  146. .mwdma_mask = ATA_MWDMA2,
  147. .udma_mask = ATA_UDMA6,
  148. .port_ops = &pdc2027x_pata133_ops,
  149. },
  150. };
  151. MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Albert Lee");
  152. MODULE_DESCRIPTION("libata driver module for Promise PDC20268 to PDC20277");
  153. MODULE_LICENSE("GPL");
  154. MODULE_VERSION(DRV_VERSION);
  155. MODULE_DEVICE_TABLE(pci, pdc2027x_pci_tbl);
  156. /**
  157. * port_mmio - Get the MMIO address of PDC2027x extended registers
  158. * @ap: Port
  159. * @offset: offset from mmio base
  160. */
  161. static inline void __iomem *port_mmio(struct ata_port *ap, unsigned int offset)
  162. {
  163. return ap->host->iomap[PDC_MMIO_BAR] + ap->port_no * 0x100 + offset;
  164. }
  165. /**
  166. * dev_mmio - Get the MMIO address of PDC2027x extended registers
  167. * @ap: Port
  168. * @adev: device
  169. * @offset: offset from mmio base
  170. */
  171. static inline void __iomem *dev_mmio(struct ata_port *ap, struct ata_device *adev, unsigned int offset)
  172. {
  173. u8 adj = (adev->devno) ? 0x08 : 0x00;
  174. return port_mmio(ap, offset) + adj;
  175. }
  176. /**
  177. * pdc2027x_pata_cable_detect - Probe host controller cable detect info
  178. * @ap: Port for which cable detect info is desired
  179. *
  180. * Read 80c cable indicator from Promise extended register.
  181. * This register is latched when the system is reset.
  182. *
  183. * LOCKING:
  184. * None (inherited from caller).
  185. */
  186. static int pdc2027x_cable_detect(struct ata_port *ap)
  187. {
  188. u32 cgcr;
  189. /* check cable detect results */
  190. cgcr = ioread32(port_mmio(ap, PDC_GLOBAL_CTL));
  191. if (cgcr & (1 << 26))
  192. goto cbl40;
  193. PDPRINTK("No cable or 80-conductor cable on port %d\n", ap->port_no);
  194. return ATA_CBL_PATA80;
  195. cbl40:
  196. printk(KERN_INFO DRV_NAME ": 40-conductor cable detected on port %d\n", ap->port_no);
  197. return ATA_CBL_PATA40;
  198. }
  199. /**
  200. * pdc2027x_port_enabled - Check PDC ATA control register to see whether the port is enabled.
  201. * @ap: Port to check
  202. */
  203. static inline int pdc2027x_port_enabled(struct ata_port *ap)
  204. {
  205. return ioread8(port_mmio(ap, PDC_ATA_CTL)) & 0x02;
  206. }
  207. /**
  208. * pdc2027x_prereset - prereset for PATA host controller
  209. * @link: Target link
  210. * @deadline: deadline jiffies for the operation
  211. *
  212. * Probeinit including cable detection.
  213. *
  214. * LOCKING:
  215. * None (inherited from caller).
  216. */
  217. static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline)
  218. {
  219. /* Check whether port enabled */
  220. if (!pdc2027x_port_enabled(link->ap))
  221. return -ENOENT;
  222. return ata_sff_prereset(link, deadline);
  223. }
  224. /**
  225. * pdc2720x_mode_filter - mode selection filter
  226. * @adev: ATA device
  227. * @mask: list of modes proposed
  228. *
  229. * Block UDMA on devices that cause trouble with this controller.
  230. */
  231. static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask)
  232. {
  233. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  234. struct ata_device *pair = ata_dev_pair(adev);
  235. if (adev->class != ATA_DEV_ATA || adev->devno == 0 || pair == NULL)
  236. return mask;
  237. /* Check for slave of a Maxtor at UDMA6 */
  238. ata_id_c_string(pair->id, model_num, ATA_ID_PROD,
  239. ATA_ID_PROD_LEN + 1);
  240. /* If the master is a maxtor in UDMA6 then the slave should not use UDMA 6 */
  241. if (strstr(model_num, "Maxtor") == NULL && pair->dma_mode == XFER_UDMA_6)
  242. mask &= ~ (1 << (6 + ATA_SHIFT_UDMA));
  243. return mask;
  244. }
  245. /**
  246. * pdc2027x_set_piomode - Initialize host controller PATA PIO timings
  247. * @ap: Port to configure
  248. * @adev: um
  249. *
  250. * Set PIO mode for device.
  251. *
  252. * LOCKING:
  253. * None (inherited from caller).
  254. */
  255. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev)
  256. {
  257. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  258. u32 ctcr0, ctcr1;
  259. PDPRINTK("adev->pio_mode[%X]\n", adev->pio_mode);
  260. /* Sanity check */
  261. if (pio > 4) {
  262. printk(KERN_ERR DRV_NAME ": Unknown pio mode [%d] ignored\n", pio);
  263. return;
  264. }
  265. /* Set the PIO timing registers using value table for 133MHz */
  266. PDPRINTK("Set pio regs... \n");
  267. ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
  268. ctcr0 &= 0xffff0000;
  269. ctcr0 |= pdc2027x_pio_timing_tbl[pio].value0 |
  270. (pdc2027x_pio_timing_tbl[pio].value1 << 8);
  271. iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  272. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  273. ctcr1 &= 0x00ffffff;
  274. ctcr1 |= (pdc2027x_pio_timing_tbl[pio].value2 << 24);
  275. iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  276. PDPRINTK("Set pio regs done\n");
  277. PDPRINTK("Set to pio mode[%u] \n", pio);
  278. }
  279. /**
  280. * pdc2027x_set_dmamode - Initialize host controller PATA UDMA timings
  281. * @ap: Port to configure
  282. * @adev: um
  283. *
  284. * Set UDMA mode for device.
  285. *
  286. * LOCKING:
  287. * None (inherited from caller).
  288. */
  289. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  290. {
  291. unsigned int dma_mode = adev->dma_mode;
  292. u32 ctcr0, ctcr1;
  293. if ((dma_mode >= XFER_UDMA_0) &&
  294. (dma_mode <= XFER_UDMA_6)) {
  295. /* Set the UDMA timing registers with value table for 133MHz */
  296. unsigned int udma_mode = dma_mode & 0x07;
  297. if (dma_mode == XFER_UDMA_2) {
  298. /*
  299. * Turn off tHOLD.
  300. * If tHOLD is '1', the hardware will add half clock for data hold time.
  301. * This code segment seems to be no effect. tHOLD will be overwritten below.
  302. */
  303. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  304. iowrite32(ctcr1 & ~(1 << 7), dev_mmio(ap, adev, PDC_CTCR1));
  305. }
  306. PDPRINTK("Set udma regs... \n");
  307. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  308. ctcr1 &= 0xff000000;
  309. ctcr1 |= pdc2027x_udma_timing_tbl[udma_mode].value0 |
  310. (pdc2027x_udma_timing_tbl[udma_mode].value1 << 8) |
  311. (pdc2027x_udma_timing_tbl[udma_mode].value2 << 16);
  312. iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  313. PDPRINTK("Set udma regs done\n");
  314. PDPRINTK("Set to udma mode[%u] \n", udma_mode);
  315. } else if ((dma_mode >= XFER_MW_DMA_0) &&
  316. (dma_mode <= XFER_MW_DMA_2)) {
  317. /* Set the MDMA timing registers with value table for 133MHz */
  318. unsigned int mdma_mode = dma_mode & 0x07;
  319. PDPRINTK("Set mdma regs... \n");
  320. ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
  321. ctcr0 &= 0x0000ffff;
  322. ctcr0 |= (pdc2027x_mdma_timing_tbl[mdma_mode].value0 << 16) |
  323. (pdc2027x_mdma_timing_tbl[mdma_mode].value1 << 24);
  324. iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  325. PDPRINTK("Set mdma regs done\n");
  326. PDPRINTK("Set to mdma mode[%u] \n", mdma_mode);
  327. } else {
  328. printk(KERN_ERR DRV_NAME ": Unknown dma mode [%u] ignored\n", dma_mode);
  329. }
  330. }
  331. /**
  332. * pdc2027x_set_mode - Set the timing registers back to correct values.
  333. * @link: link to configure
  334. * @r_failed: Returned device for failure
  335. *
  336. * The pdc2027x hardware will look at "SET FEATURES" and change the timing registers
  337. * automatically. The values set by the hardware might be incorrect, under 133Mhz PLL.
  338. * This function overwrites the possibly incorrect values set by the hardware to be correct.
  339. */
  340. static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed)
  341. {
  342. struct ata_port *ap = link->ap;
  343. struct ata_device *dev;
  344. int rc;
  345. rc = ata_do_set_mode(link, r_failed);
  346. if (rc < 0)
  347. return rc;
  348. ata_for_each_dev(dev, link, ENABLED) {
  349. pdc2027x_set_piomode(ap, dev);
  350. /*
  351. * Enable prefetch if the device support PIO only.
  352. */
  353. if (dev->xfer_shift == ATA_SHIFT_PIO) {
  354. u32 ctcr1 = ioread32(dev_mmio(ap, dev, PDC_CTCR1));
  355. ctcr1 |= (1 << 25);
  356. iowrite32(ctcr1, dev_mmio(ap, dev, PDC_CTCR1));
  357. PDPRINTK("Turn on prefetch\n");
  358. } else {
  359. pdc2027x_set_dmamode(ap, dev);
  360. }
  361. }
  362. return 0;
  363. }
  364. /**
  365. * pdc2027x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
  366. * @qc: Metadata associated with taskfile to check
  367. *
  368. * LOCKING:
  369. * None (inherited from caller).
  370. *
  371. * RETURNS: 0 when ATAPI DMA can be used
  372. * 1 otherwise
  373. */
  374. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc)
  375. {
  376. struct scsi_cmnd *cmd = qc->scsicmd;
  377. u8 *scsicmd = cmd->cmnd;
  378. int rc = 1; /* atapi dma off by default */
  379. /*
  380. * This workaround is from Promise's GPL driver.
  381. * If ATAPI DMA is used for commands not in the
  382. * following white list, say MODE_SENSE and REQUEST_SENSE,
  383. * pdc2027x might hit the irq lost problem.
  384. */
  385. switch (scsicmd[0]) {
  386. case READ_10:
  387. case WRITE_10:
  388. case READ_12:
  389. case WRITE_12:
  390. case READ_6:
  391. case WRITE_6:
  392. case 0xad: /* READ_DVD_STRUCTURE */
  393. case 0xbe: /* READ_CD */
  394. /* ATAPI DMA is ok */
  395. rc = 0;
  396. break;
  397. default:
  398. ;
  399. }
  400. return rc;
  401. }
  402. /**
  403. * pdc_read_counter - Read the ctr counter
  404. * @host: target ATA host
  405. */
  406. static long pdc_read_counter(struct ata_host *host)
  407. {
  408. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  409. long counter;
  410. int retry = 1;
  411. u32 bccrl, bccrh, bccrlv, bccrhv;
  412. retry:
  413. bccrl = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
  414. bccrh = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
  415. /* Read the counter values again for verification */
  416. bccrlv = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
  417. bccrhv = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
  418. counter = (bccrh << 15) | bccrl;
  419. PDPRINTK("bccrh [%X] bccrl [%X]\n", bccrh, bccrl);
  420. PDPRINTK("bccrhv[%X] bccrlv[%X]\n", bccrhv, bccrlv);
  421. /*
  422. * The 30-bit decreasing counter are read by 2 pieces.
  423. * Incorrect value may be read when both bccrh and bccrl are changing.
  424. * Ex. When 7900 decrease to 78FF, wrong value 7800 might be read.
  425. */
  426. if (retry && !(bccrh == bccrhv && bccrl >= bccrlv)) {
  427. retry--;
  428. PDPRINTK("rereading counter\n");
  429. goto retry;
  430. }
  431. return counter;
  432. }
  433. /**
  434. * adjust_pll - Adjust the PLL input clock in Hz.
  435. *
  436. * @pdc_controller: controller specific information
  437. * @host: target ATA host
  438. * @pll_clock: The input of PLL in HZ
  439. */
  440. static void pdc_adjust_pll(struct ata_host *host, long pll_clock, unsigned int board_idx)
  441. {
  442. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  443. u16 pll_ctl;
  444. long pll_clock_khz = pll_clock / 1000;
  445. long pout_required = board_idx? PDC_133_MHZ:PDC_100_MHZ;
  446. long ratio = pout_required / pll_clock_khz;
  447. int F, R;
  448. /* Sanity check */
  449. if (unlikely(pll_clock_khz < 5000L || pll_clock_khz > 70000L)) {
  450. printk(KERN_ERR DRV_NAME ": Invalid PLL input clock %ldkHz, give up!\n", pll_clock_khz);
  451. return;
  452. }
  453. #ifdef PDC_DEBUG
  454. PDPRINTK("pout_required is %ld\n", pout_required);
  455. /* Show the current clock value of PLL control register
  456. * (maybe already configured by the firmware)
  457. */
  458. pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
  459. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  460. #endif
  461. /*
  462. * Calculate the ratio of F, R and OD
  463. * POUT = (F + 2) / (( R + 2) * NO)
  464. */
  465. if (ratio < 8600L) { /* 8.6x */
  466. /* Using NO = 0x01, R = 0x0D */
  467. R = 0x0d;
  468. } else if (ratio < 12900L) { /* 12.9x */
  469. /* Using NO = 0x01, R = 0x08 */
  470. R = 0x08;
  471. } else if (ratio < 16100L) { /* 16.1x */
  472. /* Using NO = 0x01, R = 0x06 */
  473. R = 0x06;
  474. } else if (ratio < 64000L) { /* 64x */
  475. R = 0x00;
  476. } else {
  477. /* Invalid ratio */
  478. printk(KERN_ERR DRV_NAME ": Invalid ratio %ld, give up!\n", ratio);
  479. return;
  480. }
  481. F = (ratio * (R+2)) / 1000 - 2;
  482. if (unlikely(F < 0 || F > 127)) {
  483. /* Invalid F */
  484. printk(KERN_ERR DRV_NAME ": F[%d] invalid!\n", F);
  485. return;
  486. }
  487. PDPRINTK("F[%d] R[%d] ratio*1000[%ld]\n", F, R, ratio);
  488. pll_ctl = (R << 8) | F;
  489. PDPRINTK("Writing pll_ctl[%X]\n", pll_ctl);
  490. iowrite16(pll_ctl, mmio_base + PDC_PLL_CTL);
  491. ioread16(mmio_base + PDC_PLL_CTL); /* flush */
  492. /* Wait the PLL circuit to be stable */
  493. mdelay(30);
  494. #ifdef PDC_DEBUG
  495. /*
  496. * Show the current clock value of PLL control register
  497. * (maybe configured by the firmware)
  498. */
  499. pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
  500. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  501. #endif
  502. return;
  503. }
  504. /**
  505. * detect_pll_input_clock - Detect the PLL input clock in Hz.
  506. * @host: target ATA host
  507. * Ex. 16949000 on 33MHz PCI bus for pdc20275.
  508. * Half of the PCI clock.
  509. */
  510. static long pdc_detect_pll_input_clock(struct ata_host *host)
  511. {
  512. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  513. u32 scr;
  514. long start_count, end_count;
  515. struct timeval start_time, end_time;
  516. long pll_clock, usec_elapsed;
  517. /* Start the test mode */
  518. scr = ioread32(mmio_base + PDC_SYS_CTL);
  519. PDPRINTK("scr[%X]\n", scr);
  520. iowrite32(scr | (0x01 << 14), mmio_base + PDC_SYS_CTL);
  521. ioread32(mmio_base + PDC_SYS_CTL); /* flush */
  522. /* Read current counter value */
  523. start_count = pdc_read_counter(host);
  524. do_gettimeofday(&start_time);
  525. /* Let the counter run for 100 ms. */
  526. mdelay(100);
  527. /* Read the counter values again */
  528. end_count = pdc_read_counter(host);
  529. do_gettimeofday(&end_time);
  530. /* Stop the test mode */
  531. scr = ioread32(mmio_base + PDC_SYS_CTL);
  532. PDPRINTK("scr[%X]\n", scr);
  533. iowrite32(scr & ~(0x01 << 14), mmio_base + PDC_SYS_CTL);
  534. ioread32(mmio_base + PDC_SYS_CTL); /* flush */
  535. /* calculate the input clock in Hz */
  536. usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
  537. (end_time.tv_usec - start_time.tv_usec);
  538. pll_clock = ((start_count - end_count) & 0x3fffffff) / 100 *
  539. (100000000 / usec_elapsed);
  540. PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
  541. PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
  542. return pll_clock;
  543. }
  544. /**
  545. * pdc_hardware_init - Initialize the hardware.
  546. * @host: target ATA host
  547. * @board_idx: board identifier
  548. */
  549. static int pdc_hardware_init(struct ata_host *host, unsigned int board_idx)
  550. {
  551. long pll_clock;
  552. /*
  553. * Detect PLL input clock rate.
  554. * On some system, where PCI bus is running at non-standard clock rate.
  555. * Ex. 25MHz or 40MHz, we have to adjust the cycle_time.
  556. * The pdc20275 controller employs PLL circuit to help correct timing registers setting.
  557. */
  558. pll_clock = pdc_detect_pll_input_clock(host);
  559. dev_printk(KERN_INFO, host->dev, "PLL input clock %ld kHz\n", pll_clock/1000);
  560. /* Adjust PLL control register */
  561. pdc_adjust_pll(host, pll_clock, board_idx);
  562. return 0;
  563. }
  564. /**
  565. * pdc_ata_setup_port - setup the mmio address
  566. * @port: ata ioports to setup
  567. * @base: base address
  568. */
  569. static void pdc_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  570. {
  571. port->cmd_addr =
  572. port->data_addr = base;
  573. port->feature_addr =
  574. port->error_addr = base + 0x05;
  575. port->nsect_addr = base + 0x0a;
  576. port->lbal_addr = base + 0x0f;
  577. port->lbam_addr = base + 0x10;
  578. port->lbah_addr = base + 0x15;
  579. port->device_addr = base + 0x1a;
  580. port->command_addr =
  581. port->status_addr = base + 0x1f;
  582. port->altstatus_addr =
  583. port->ctl_addr = base + 0x81a;
  584. }
  585. /**
  586. * pdc2027x_init_one - PCI probe function
  587. * Called when an instance of PCI adapter is inserted.
  588. * This function checks whether the hardware is supported,
  589. * initialize hardware and register an instance of ata_host to
  590. * libata. (implements struct pci_driver.probe() )
  591. *
  592. * @pdev: instance of pci_dev found
  593. * @ent: matching entry in the id_tbl[]
  594. */
  595. static int __devinit pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  596. {
  597. static int printed_version;
  598. static const unsigned long cmd_offset[] = { 0x17c0, 0x15c0 };
  599. static const unsigned long bmdma_offset[] = { 0x1000, 0x1008 };
  600. unsigned int board_idx = (unsigned int) ent->driver_data;
  601. const struct ata_port_info *ppi[] =
  602. { &pdc2027x_port_info[board_idx], NULL };
  603. struct ata_host *host;
  604. void __iomem *mmio_base;
  605. int i, rc;
  606. if (!printed_version++)
  607. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  608. /* alloc host */
  609. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  610. if (!host)
  611. return -ENOMEM;
  612. /* acquire resources and fill host */
  613. rc = pcim_enable_device(pdev);
  614. if (rc)
  615. return rc;
  616. rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
  617. if (rc)
  618. return rc;
  619. host->iomap = pcim_iomap_table(pdev);
  620. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  621. if (rc)
  622. return rc;
  623. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  624. if (rc)
  625. return rc;
  626. mmio_base = host->iomap[PDC_MMIO_BAR];
  627. for (i = 0; i < 2; i++) {
  628. struct ata_port *ap = host->ports[i];
  629. pdc_ata_setup_port(&ap->ioaddr, mmio_base + cmd_offset[i]);
  630. ap->ioaddr.bmdma_addr = mmio_base + bmdma_offset[i];
  631. ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
  632. ata_port_pbar_desc(ap, PDC_MMIO_BAR, cmd_offset[i], "cmd");
  633. }
  634. //pci_enable_intx(pdev);
  635. /* initialize adapter */
  636. if (pdc_hardware_init(host, board_idx) != 0)
  637. return -EIO;
  638. pci_set_master(pdev);
  639. return ata_host_activate(host, pdev->irq, ata_bmdma_interrupt,
  640. IRQF_SHARED, &pdc2027x_sht);
  641. }
  642. /**
  643. * pdc2027x_init - Called after this module is loaded into the kernel.
  644. */
  645. static int __init pdc2027x_init(void)
  646. {
  647. return pci_register_driver(&pdc2027x_pci_driver);
  648. }
  649. /**
  650. * pdc2027x_exit - Called before this module unloaded from the kernel
  651. */
  652. static void __exit pdc2027x_exit(void)
  653. {
  654. pci_unregister_driver(&pdc2027x_pci_driver);
  655. }
  656. module_init(pdc2027x_init);
  657. module_exit(pdc2027x_exit);