pata_atiixp.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * pata_atiixp.c - ATI PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * (C) 2009-2010 Bartlomiej Zolnierkiewicz
  5. *
  6. * Based on
  7. *
  8. * linux/drivers/ide/pci/atiixp.c Version 0.01-bart2 Feb. 26, 2004
  9. *
  10. * Copyright (C) 2003 ATI Inc. <hyu@ati.com>
  11. * Copyright (C) 2004 Bartlomiej Zolnierkiewicz
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/delay.h>
  20. #include <scsi/scsi_host.h>
  21. #include <linux/libata.h>
  22. #define DRV_NAME "pata_atiixp"
  23. #define DRV_VERSION "0.4.6"
  24. enum {
  25. ATIIXP_IDE_PIO_TIMING = 0x40,
  26. ATIIXP_IDE_MWDMA_TIMING = 0x44,
  27. ATIIXP_IDE_PIO_CONTROL = 0x48,
  28. ATIIXP_IDE_PIO_MODE = 0x4a,
  29. ATIIXP_IDE_UDMA_CONTROL = 0x54,
  30. ATIIXP_IDE_UDMA_MODE = 0x56
  31. };
  32. static int atiixp_cable_detect(struct ata_port *ap)
  33. {
  34. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  35. u8 udma;
  36. /* Hack from drivers/ide/pci. Really we want to know how to do the
  37. raw detection not play follow the bios mode guess */
  38. pci_read_config_byte(pdev, ATIIXP_IDE_UDMA_MODE + ap->port_no, &udma);
  39. if ((udma & 0x07) >= 0x04 || (udma & 0x70) >= 0x40)
  40. return ATA_CBL_PATA80;
  41. return ATA_CBL_PATA40;
  42. }
  43. static DEFINE_SPINLOCK(atiixp_lock);
  44. /**
  45. * atiixp_set_pio_timing - set initial PIO mode data
  46. * @ap: ATA interface
  47. * @adev: ATA device
  48. *
  49. * Called by both the pio and dma setup functions to set the controller
  50. * timings for PIO transfers. We must load both the mode number and
  51. * timing values into the controller.
  52. */
  53. static void atiixp_set_pio_timing(struct ata_port *ap, struct ata_device *adev, int pio)
  54. {
  55. static u8 pio_timings[5] = { 0x5D, 0x47, 0x34, 0x22, 0x20 };
  56. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  57. int dn = 2 * ap->port_no + adev->devno;
  58. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  59. u32 pio_timing_data;
  60. u16 pio_mode_data;
  61. pci_read_config_word(pdev, ATIIXP_IDE_PIO_MODE, &pio_mode_data);
  62. pio_mode_data &= ~(0x7 << (4 * dn));
  63. pio_mode_data |= pio << (4 * dn);
  64. pci_write_config_word(pdev, ATIIXP_IDE_PIO_MODE, pio_mode_data);
  65. pci_read_config_dword(pdev, ATIIXP_IDE_PIO_TIMING, &pio_timing_data);
  66. pio_timing_data &= ~(0xFF << timing_shift);
  67. pio_timing_data |= (pio_timings[pio] << timing_shift);
  68. pci_write_config_dword(pdev, ATIIXP_IDE_PIO_TIMING, pio_timing_data);
  69. }
  70. /**
  71. * atiixp_set_piomode - set initial PIO mode data
  72. * @ap: ATA interface
  73. * @adev: ATA device
  74. *
  75. * Called to do the PIO mode setup. We use a shared helper for this
  76. * as the DMA setup must also adjust the PIO timing information.
  77. */
  78. static void atiixp_set_piomode(struct ata_port *ap, struct ata_device *adev)
  79. {
  80. unsigned long flags;
  81. spin_lock_irqsave(&atiixp_lock, flags);
  82. atiixp_set_pio_timing(ap, adev, adev->pio_mode - XFER_PIO_0);
  83. spin_unlock_irqrestore(&atiixp_lock, flags);
  84. }
  85. /**
  86. * atiixp_set_dmamode - set initial DMA mode data
  87. * @ap: ATA interface
  88. * @adev: ATA device
  89. *
  90. * Called to do the DMA mode setup. We use timing tables for most
  91. * modes but must tune an appropriate PIO mode to match.
  92. */
  93. static void atiixp_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  94. {
  95. static u8 mwdma_timings[5] = { 0x77, 0x21, 0x20 };
  96. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  97. int dma = adev->dma_mode;
  98. int dn = 2 * ap->port_no + adev->devno;
  99. int wanted_pio;
  100. unsigned long flags;
  101. spin_lock_irqsave(&atiixp_lock, flags);
  102. if (adev->dma_mode >= XFER_UDMA_0) {
  103. u16 udma_mode_data;
  104. dma -= XFER_UDMA_0;
  105. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_MODE, &udma_mode_data);
  106. udma_mode_data &= ~(0x7 << (4 * dn));
  107. udma_mode_data |= dma << (4 * dn);
  108. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_MODE, udma_mode_data);
  109. } else {
  110. int timing_shift = (16 * ap->port_no) + 8 * (adev->devno ^ 1);
  111. u32 mwdma_timing_data;
  112. dma -= XFER_MW_DMA_0;
  113. pci_read_config_dword(pdev, ATIIXP_IDE_MWDMA_TIMING,
  114. &mwdma_timing_data);
  115. mwdma_timing_data &= ~(0xFF << timing_shift);
  116. mwdma_timing_data |= (mwdma_timings[dma] << timing_shift);
  117. pci_write_config_dword(pdev, ATIIXP_IDE_MWDMA_TIMING,
  118. mwdma_timing_data);
  119. }
  120. /*
  121. * We must now look at the PIO mode situation. We may need to
  122. * adjust the PIO mode to keep the timings acceptable
  123. */
  124. if (adev->dma_mode >= XFER_MW_DMA_2)
  125. wanted_pio = 4;
  126. else if (adev->dma_mode == XFER_MW_DMA_1)
  127. wanted_pio = 3;
  128. else if (adev->dma_mode == XFER_MW_DMA_0)
  129. wanted_pio = 0;
  130. else BUG();
  131. if (adev->pio_mode != wanted_pio)
  132. atiixp_set_pio_timing(ap, adev, wanted_pio);
  133. spin_unlock_irqrestore(&atiixp_lock, flags);
  134. }
  135. /**
  136. * atiixp_bmdma_start - DMA start callback
  137. * @qc: Command in progress
  138. *
  139. * When DMA begins we need to ensure that the UDMA control
  140. * register for the channel is correctly set.
  141. *
  142. * Note: The host lock held by the libata layer protects
  143. * us from two channels both trying to set DMA bits at once
  144. */
  145. static void atiixp_bmdma_start(struct ata_queued_cmd *qc)
  146. {
  147. struct ata_port *ap = qc->ap;
  148. struct ata_device *adev = qc->dev;
  149. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  150. int dn = (2 * ap->port_no) + adev->devno;
  151. u16 tmp16;
  152. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  153. if (ata_using_udma(adev))
  154. tmp16 |= (1 << dn);
  155. else
  156. tmp16 &= ~(1 << dn);
  157. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  158. ata_bmdma_start(qc);
  159. }
  160. /**
  161. * atiixp_dma_stop - DMA stop callback
  162. * @qc: Command in progress
  163. *
  164. * DMA has completed. Clear the UDMA flag as the next operations will
  165. * be PIO ones not UDMA data transfer.
  166. *
  167. * Note: The host lock held by the libata layer protects
  168. * us from two channels both trying to set DMA bits at once
  169. */
  170. static void atiixp_bmdma_stop(struct ata_queued_cmd *qc)
  171. {
  172. struct ata_port *ap = qc->ap;
  173. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  174. int dn = (2 * ap->port_no) + qc->dev->devno;
  175. u16 tmp16;
  176. pci_read_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, &tmp16);
  177. tmp16 &= ~(1 << dn);
  178. pci_write_config_word(pdev, ATIIXP_IDE_UDMA_CONTROL, tmp16);
  179. ata_bmdma_stop(qc);
  180. }
  181. static struct scsi_host_template atiixp_sht = {
  182. ATA_BMDMA_SHT(DRV_NAME),
  183. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  184. };
  185. static struct ata_port_operations atiixp_port_ops = {
  186. .inherits = &ata_bmdma_port_ops,
  187. .qc_prep = ata_bmdma_dumb_qc_prep,
  188. .bmdma_start = atiixp_bmdma_start,
  189. .bmdma_stop = atiixp_bmdma_stop,
  190. .cable_detect = atiixp_cable_detect,
  191. .set_piomode = atiixp_set_piomode,
  192. .set_dmamode = atiixp_set_dmamode,
  193. };
  194. static int atiixp_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  195. {
  196. static const struct ata_port_info info = {
  197. .flags = ATA_FLAG_SLAVE_POSS,
  198. .pio_mask = ATA_PIO4,
  199. .mwdma_mask = ATA_MWDMA12_ONLY,
  200. .udma_mask = ATA_UDMA5,
  201. .port_ops = &atiixp_port_ops
  202. };
  203. static const struct pci_bits atiixp_enable_bits[] = {
  204. { 0x48, 1, 0x01, 0x00 },
  205. { 0x48, 1, 0x08, 0x00 }
  206. };
  207. const struct ata_port_info *ppi[] = { &info, &info };
  208. int i;
  209. for (i = 0; i < 2; i++)
  210. if (!pci_test_config_bits(pdev, &atiixp_enable_bits[i]))
  211. ppi[i] = &ata_dummy_port_info;
  212. return ata_pci_bmdma_init_one(pdev, ppi, &atiixp_sht, NULL,
  213. ATA_HOST_PARALLEL_SCAN);
  214. }
  215. static const struct pci_device_id atiixp[] = {
  216. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP200_IDE), },
  217. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP300_IDE), },
  218. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP400_IDE), },
  219. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP600_IDE), },
  220. { PCI_VDEVICE(ATI, PCI_DEVICE_ID_ATI_IXP700_IDE), },
  221. { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_HUDSON2_IDE), },
  222. { },
  223. };
  224. static struct pci_driver atiixp_pci_driver = {
  225. .name = DRV_NAME,
  226. .id_table = atiixp,
  227. .probe = atiixp_init_one,
  228. .remove = ata_pci_remove_one,
  229. #ifdef CONFIG_PM
  230. .resume = ata_pci_device_resume,
  231. .suspend = ata_pci_device_suspend,
  232. #endif
  233. };
  234. static int __init atiixp_init(void)
  235. {
  236. return pci_register_driver(&atiixp_pci_driver);
  237. }
  238. static void __exit atiixp_exit(void)
  239. {
  240. pci_unregister_driver(&atiixp_pci_driver);
  241. }
  242. MODULE_AUTHOR("Alan Cox");
  243. MODULE_DESCRIPTION("low-level driver for ATI IXP200/300/400");
  244. MODULE_LICENSE("GPL");
  245. MODULE_DEVICE_TABLE(pci, atiixp);
  246. MODULE_VERSION(DRV_VERSION);
  247. module_init(atiixp_init);
  248. module_exit(atiixp_exit);