mrst.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Moorestown PCI support
  3. * Copyright (c) 2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Moorestown has an interesting PCI implementation:
  7. * - configuration space is memory mapped (as defined by MCFG)
  8. * - Lincroft devices also have a real, type 1 configuration space
  9. * - Early Lincroft silicon has a type 1 access bug that will cause
  10. * a hang if non-existent devices are accessed
  11. * - some devices have the "fixed BAR" capability, which means
  12. * they can't be relocated or modified; check for that during
  13. * BAR sizing
  14. *
  15. * So, we use the MCFG space for all reads and writes, but also send
  16. * Lincroft writes to type 1 space. But only read/write if the device
  17. * actually exists, otherwise return all 1s for reads and bit bucket
  18. * the writes.
  19. */
  20. #include <linux/sched.h>
  21. #include <linux/pci.h>
  22. #include <linux/ioport.h>
  23. #include <linux/init.h>
  24. #include <linux/dmi.h>
  25. #include <asm/acpi.h>
  26. #include <asm/segment.h>
  27. #include <asm/io.h>
  28. #include <asm/smp.h>
  29. #include <asm/pci_x86.h>
  30. #include <asm/hw_irq.h>
  31. #include <asm/io_apic.h>
  32. #define PCIE_CAP_OFFSET 0x100
  33. /* Fixed BAR fields */
  34. #define PCIE_VNDR_CAP_ID_FIXED_BAR 0x00 /* Fixed BAR (TBD) */
  35. #define PCI_FIXED_BAR_0_SIZE 0x04
  36. #define PCI_FIXED_BAR_1_SIZE 0x08
  37. #define PCI_FIXED_BAR_2_SIZE 0x0c
  38. #define PCI_FIXED_BAR_3_SIZE 0x10
  39. #define PCI_FIXED_BAR_4_SIZE 0x14
  40. #define PCI_FIXED_BAR_5_SIZE 0x1c
  41. /**
  42. * fixed_bar_cap - return the offset of the fixed BAR cap if found
  43. * @bus: PCI bus
  44. * @devfn: device in question
  45. *
  46. * Look for the fixed BAR cap on @bus and @devfn, returning its offset
  47. * if found or 0 otherwise.
  48. */
  49. static int fixed_bar_cap(struct pci_bus *bus, unsigned int devfn)
  50. {
  51. int pos;
  52. u32 pcie_cap = 0, cap_data;
  53. pos = PCIE_CAP_OFFSET;
  54. if (!raw_pci_ext_ops)
  55. return 0;
  56. while (pos) {
  57. if (raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
  58. devfn, pos, 4, &pcie_cap))
  59. return 0;
  60. if (PCI_EXT_CAP_ID(pcie_cap) == 0x0000 ||
  61. PCI_EXT_CAP_ID(pcie_cap) == 0xffff)
  62. break;
  63. if (PCI_EXT_CAP_ID(pcie_cap) == PCI_EXT_CAP_ID_VNDR) {
  64. raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
  65. devfn, pos + 4, 4, &cap_data);
  66. if ((cap_data & 0xffff) == PCIE_VNDR_CAP_ID_FIXED_BAR)
  67. return pos;
  68. }
  69. pos = PCI_EXT_CAP_NEXT(pcie_cap);
  70. }
  71. return 0;
  72. }
  73. static int pci_device_update_fixed(struct pci_bus *bus, unsigned int devfn,
  74. int reg, int len, u32 val, int offset)
  75. {
  76. u32 size;
  77. unsigned int domain, busnum;
  78. int bar = (reg - PCI_BASE_ADDRESS_0) >> 2;
  79. domain = pci_domain_nr(bus);
  80. busnum = bus->number;
  81. if (val == ~0 && len == 4) {
  82. unsigned long decode;
  83. raw_pci_ext_ops->read(domain, busnum, devfn,
  84. offset + 8 + (bar * 4), 4, &size);
  85. /* Turn the size into a decode pattern for the sizing code */
  86. if (size) {
  87. decode = size - 1;
  88. decode |= decode >> 1;
  89. decode |= decode >> 2;
  90. decode |= decode >> 4;
  91. decode |= decode >> 8;
  92. decode |= decode >> 16;
  93. decode++;
  94. decode = ~(decode - 1);
  95. } else {
  96. decode = 0;
  97. }
  98. /*
  99. * If val is all ones, the core code is trying to size the reg,
  100. * so update the mmconfig space with the real size.
  101. *
  102. * Note: this assumes the fixed size we got is a power of two.
  103. */
  104. return raw_pci_ext_ops->write(domain, busnum, devfn, reg, 4,
  105. decode);
  106. }
  107. /* This is some other kind of BAR write, so just do it. */
  108. return raw_pci_ext_ops->write(domain, busnum, devfn, reg, len, val);
  109. }
  110. /**
  111. * type1_access_ok - check whether to use type 1
  112. * @bus: bus number
  113. * @devfn: device & function in question
  114. *
  115. * If the bus is on a Lincroft chip and it exists, or is not on a Lincroft at
  116. * all, the we can go ahead with any reads & writes. If it's on a Lincroft,
  117. * but doesn't exist, avoid the access altogether to keep the chip from
  118. * hanging.
  119. */
  120. static bool type1_access_ok(unsigned int bus, unsigned int devfn, int reg)
  121. {
  122. /* This is a workaround for A0 LNC bug where PCI status register does
  123. * not have new CAP bit set. can not be written by SW either.
  124. *
  125. * PCI header type in real LNC indicates a single function device, this
  126. * will prevent probing other devices under the same function in PCI
  127. * shim. Therefore, use the header type in shim instead.
  128. */
  129. if (reg >= 0x100 || reg == PCI_STATUS || reg == PCI_HEADER_TYPE)
  130. return 0;
  131. if (bus == 0 && (devfn == PCI_DEVFN(2, 0) || devfn == PCI_DEVFN(0, 0)))
  132. return 1;
  133. return 0; /* langwell on others */
  134. }
  135. static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
  136. int size, u32 *value)
  137. {
  138. if (type1_access_ok(bus->number, devfn, where))
  139. return pci_direct_conf1.read(pci_domain_nr(bus), bus->number,
  140. devfn, where, size, value);
  141. return raw_pci_ext_ops->read(pci_domain_nr(bus), bus->number,
  142. devfn, where, size, value);
  143. }
  144. static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
  145. int size, u32 value)
  146. {
  147. int offset;
  148. /* On MRST, there is no PCI ROM BAR, this will cause a subsequent read
  149. * to ROM BAR return 0 then being ignored.
  150. */
  151. if (where == PCI_ROM_ADDRESS)
  152. return 0;
  153. /*
  154. * Devices with fixed BARs need special handling:
  155. * - BAR sizing code will save, write ~0, read size, restore
  156. * - so writes to fixed BARs need special handling
  157. * - other writes to fixed BAR devices should go through mmconfig
  158. */
  159. offset = fixed_bar_cap(bus, devfn);
  160. if (offset &&
  161. (where >= PCI_BASE_ADDRESS_0 && where <= PCI_BASE_ADDRESS_5)) {
  162. return pci_device_update_fixed(bus, devfn, where, size, value,
  163. offset);
  164. }
  165. /*
  166. * On Moorestown update both real & mmconfig space
  167. * Note: early Lincroft silicon can't handle type 1 accesses to
  168. * non-existent devices, so just eat the write in that case.
  169. */
  170. if (type1_access_ok(bus->number, devfn, where))
  171. return pci_direct_conf1.write(pci_domain_nr(bus), bus->number,
  172. devfn, where, size, value);
  173. return raw_pci_ext_ops->write(pci_domain_nr(bus), bus->number, devfn,
  174. where, size, value);
  175. }
  176. static int mrst_pci_irq_enable(struct pci_dev *dev)
  177. {
  178. u8 pin;
  179. struct io_apic_irq_attr irq_attr;
  180. pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
  181. /* MRST only have IOAPIC, the PCI irq lines are 1:1 mapped to
  182. * IOAPIC RTE entries, so we just enable RTE for the device.
  183. */
  184. irq_attr.ioapic = mp_find_ioapic(dev->irq);
  185. irq_attr.ioapic_pin = dev->irq;
  186. irq_attr.trigger = 1; /* level */
  187. irq_attr.polarity = 1; /* active low */
  188. io_apic_set_pci_routing(&dev->dev, dev->irq, &irq_attr);
  189. return 0;
  190. }
  191. struct pci_ops pci_mrst_ops = {
  192. .read = pci_read,
  193. .write = pci_write,
  194. };
  195. /**
  196. * pci_mrst_init - installs pci_mrst_ops
  197. *
  198. * Moorestown has an interesting PCI implementation (see above).
  199. * Called when the early platform detection installs it.
  200. */
  201. int __init pci_mrst_init(void)
  202. {
  203. printk(KERN_INFO "Moorestown platform detected, using MRST PCI ops\n");
  204. pci_mmcfg_late_init();
  205. pcibios_enable_irq = mrst_pci_irq_enable;
  206. pci_root_ops = pci_mrst_ops;
  207. /* Continue with standard init */
  208. return 1;
  209. }
  210. /*
  211. * Langwell devices reside at fixed offsets, don't try to move them.
  212. */
  213. static void __devinit pci_fixed_bar_fixup(struct pci_dev *dev)
  214. {
  215. unsigned long offset;
  216. u32 size;
  217. int i;
  218. /* Must have extended configuration space */
  219. if (dev->cfg_size < PCIE_CAP_OFFSET + 4)
  220. return;
  221. /* Fixup the BAR sizes for fixed BAR devices and make them unmoveable */
  222. offset = fixed_bar_cap(dev->bus, dev->devfn);
  223. if (!offset || PCI_DEVFN(2, 0) == dev->devfn ||
  224. PCI_DEVFN(2, 2) == dev->devfn)
  225. return;
  226. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  227. pci_read_config_dword(dev, offset + 8 + (i * 4), &size);
  228. dev->resource[i].end = dev->resource[i].start + size - 1;
  229. dev->resource[i].flags |= IORESOURCE_PCI_FIXED;
  230. }
  231. }
  232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixed_bar_fixup);