fixup.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Exceptions for specific devices. Usually work-arounds for fatal design flaws.
  3. */
  4. #include <linux/delay.h>
  5. #include <linux/dmi.h>
  6. #include <linux/pci.h>
  7. #include <linux/init.h>
  8. #include <asm/pci_x86.h>
  9. static void __devinit pci_fixup_i450nx(struct pci_dev *d)
  10. {
  11. /*
  12. * i450NX -- Find and scan all secondary buses on all PXB's.
  13. */
  14. int pxb, reg;
  15. u8 busno, suba, subb;
  16. dev_warn(&d->dev, "Searching for i450NX host bridges\n");
  17. reg = 0xd0;
  18. for(pxb = 0; pxb < 2; pxb++) {
  19. pci_read_config_byte(d, reg++, &busno);
  20. pci_read_config_byte(d, reg++, &suba);
  21. pci_read_config_byte(d, reg++, &subb);
  22. dev_dbg(&d->dev, "i450NX PXB %d: %02x/%02x/%02x\n", pxb, busno,
  23. suba, subb);
  24. if (busno)
  25. pci_scan_bus_with_sysdata(busno); /* Bus A */
  26. if (suba < subb)
  27. pci_scan_bus_with_sysdata(suba+1); /* Bus B */
  28. }
  29. pcibios_last_bus = -1;
  30. }
  31. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82451NX, pci_fixup_i450nx);
  32. static void __devinit pci_fixup_i450gx(struct pci_dev *d)
  33. {
  34. /*
  35. * i450GX and i450KX -- Find and scan all secondary buses.
  36. * (called separately for each PCI bridge found)
  37. */
  38. u8 busno;
  39. pci_read_config_byte(d, 0x4a, &busno);
  40. dev_info(&d->dev, "i440KX/GX host bridge; secondary bus %02x\n", busno);
  41. pci_scan_bus_with_sysdata(busno);
  42. pcibios_last_bus = -1;
  43. }
  44. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454GX, pci_fixup_i450gx);
  45. static void __devinit pci_fixup_umc_ide(struct pci_dev *d)
  46. {
  47. /*
  48. * UM8886BF IDE controller sets region type bits incorrectly,
  49. * therefore they look like memory despite of them being I/O.
  50. */
  51. int i;
  52. dev_warn(&d->dev, "Fixing base address flags\n");
  53. for(i = 0; i < 4; i++)
  54. d->resource[i].flags |= PCI_BASE_ADDRESS_SPACE_IO;
  55. }
  56. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_UMC, PCI_DEVICE_ID_UMC_UM8886BF, pci_fixup_umc_ide);
  57. static void __devinit pci_fixup_ncr53c810(struct pci_dev *d)
  58. {
  59. /*
  60. * NCR 53C810 returns class code 0 (at least on some systems).
  61. * Fix class to be PCI_CLASS_STORAGE_SCSI
  62. */
  63. if (!d->class) {
  64. dev_warn(&d->dev, "Fixing NCR 53C810 class code\n");
  65. d->class = PCI_CLASS_STORAGE_SCSI << 8;
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, pci_fixup_ncr53c810);
  69. static void __devinit pci_fixup_latency(struct pci_dev *d)
  70. {
  71. /*
  72. * SiS 5597 and 5598 chipsets require latency timer set to
  73. * at most 32 to avoid lockups.
  74. */
  75. dev_dbg(&d->dev, "Setting max latency to 32\n");
  76. pcibios_max_latency = 32;
  77. }
  78. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, pci_fixup_latency);
  79. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5598, pci_fixup_latency);
  80. static void __devinit pci_fixup_piix4_acpi(struct pci_dev *d)
  81. {
  82. /*
  83. * PIIX4 ACPI device: hardwired IRQ9
  84. */
  85. d->irq = 9;
  86. }
  87. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, pci_fixup_piix4_acpi);
  88. /*
  89. * Addresses issues with problems in the memory write queue timer in
  90. * certain VIA Northbridges. This bugfix is per VIA's specifications,
  91. * except for the KL133/KM133: clearing bit 5 on those Northbridges seems
  92. * to trigger a bug in its integrated ProSavage video card, which
  93. * causes screen corruption. We only clear bits 6 and 7 for that chipset,
  94. * until VIA can provide us with definitive information on why screen
  95. * corruption occurs, and what exactly those bits do.
  96. *
  97. * VIA 8363,8622,8361 Northbridges:
  98. * - bits 5, 6, 7 at offset 0x55 need to be turned off
  99. * VIA 8367 (KT266x) Northbridges:
  100. * - bits 5, 6, 7 at offset 0x95 need to be turned off
  101. * VIA 8363 rev 0x81/0x84 (KL133/KM133) Northbridges:
  102. * - bits 6, 7 at offset 0x55 need to be turned off
  103. */
  104. #define VIA_8363_KL133_REVISION_ID 0x81
  105. #define VIA_8363_KM133_REVISION_ID 0x84
  106. static void pci_fixup_via_northbridge_bug(struct pci_dev *d)
  107. {
  108. u8 v;
  109. int where = 0x55;
  110. int mask = 0x1f; /* clear bits 5, 6, 7 by default */
  111. if (d->device == PCI_DEVICE_ID_VIA_8367_0) {
  112. /* fix pci bus latency issues resulted by NB bios error
  113. it appears on bug free^Wreduced kt266x's bios forces
  114. NB latency to zero */
  115. pci_write_config_byte(d, PCI_LATENCY_TIMER, 0);
  116. where = 0x95; /* the memory write queue timer register is
  117. different for the KT266x's: 0x95 not 0x55 */
  118. } else if (d->device == PCI_DEVICE_ID_VIA_8363_0 &&
  119. (d->revision == VIA_8363_KL133_REVISION_ID ||
  120. d->revision == VIA_8363_KM133_REVISION_ID)) {
  121. mask = 0x3f; /* clear only bits 6 and 7; clearing bit 5
  122. causes screen corruption on the KL133/KM133 */
  123. }
  124. pci_read_config_byte(d, where, &v);
  125. if (v & ~mask) {
  126. dev_warn(&d->dev, "Disabling VIA memory write queue (PCI ID %04x, rev %02x): [%02x] %02x & %02x -> %02x\n", \
  127. d->device, d->revision, where, v, mask, v & mask);
  128. v &= mask;
  129. pci_write_config_byte(d, where, v);
  130. }
  131. }
  132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  136. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, pci_fixup_via_northbridge_bug);
  137. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8622, pci_fixup_via_northbridge_bug);
  138. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, pci_fixup_via_northbridge_bug);
  139. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8367_0, pci_fixup_via_northbridge_bug);
  140. /*
  141. * For some reasons Intel decided that certain parts of their
  142. * 815, 845 and some other chipsets must look like PCI-to-PCI bridges
  143. * while they are obviously not. The 82801 family (AA, AB, BAM/CAM,
  144. * BA/CA/DB and E) PCI bridges are actually HUB-to-PCI ones, according
  145. * to Intel terminology. These devices do forward all addresses from
  146. * system to PCI bus no matter what are their window settings, so they are
  147. * "transparent" (or subtractive decoding) from programmers point of view.
  148. */
  149. static void __devinit pci_fixup_transparent_bridge(struct pci_dev *dev)
  150. {
  151. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI &&
  152. (dev->device & 0xff00) == 0x2400)
  153. dev->transparent = 1;
  154. }
  155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_fixup_transparent_bridge);
  156. /*
  157. * Fixup for C1 Halt Disconnect problem on nForce2 systems.
  158. *
  159. * From information provided by "Allen Martin" <AMartin@nvidia.com>:
  160. *
  161. * A hang is caused when the CPU generates a very fast CONNECT/HALT cycle
  162. * sequence. Workaround is to set the SYSTEM_IDLE_TIMEOUT to 80 ns.
  163. * This allows the state-machine and timer to return to a proper state within
  164. * 80 ns of the CONNECT and probe appearing together. Since the CPU will not
  165. * issue another HALT within 80 ns of the initial HALT, the failure condition
  166. * is avoided.
  167. */
  168. static void pci_fixup_nforce2(struct pci_dev *dev)
  169. {
  170. u32 val;
  171. /*
  172. * Chip Old value New value
  173. * C17 0x1F0FFF01 0x1F01FF01
  174. * C18D 0x9F0FFF01 0x9F01FF01
  175. *
  176. * Northbridge chip version may be determined by
  177. * reading the PCI revision ID (0xC1 or greater is C18D).
  178. */
  179. pci_read_config_dword(dev, 0x6c, &val);
  180. /*
  181. * Apply fixup if needed, but don't touch disconnect state
  182. */
  183. if ((val & 0x00FF0000) != 0x00010000) {
  184. dev_warn(&dev->dev, "nForce2 C1 Halt Disconnect fixup\n");
  185. pci_write_config_dword(dev, 0x6c, (val & 0xFF00FFFF) | 0x00010000);
  186. }
  187. }
  188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  189. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2, pci_fixup_nforce2);
  190. /* Max PCI Express root ports */
  191. #define MAX_PCIEROOT 6
  192. static int quirk_aspm_offset[MAX_PCIEROOT << 3];
  193. #define GET_INDEX(a, b) ((((a) - PCI_DEVICE_ID_INTEL_MCH_PA) << 3) + ((b) & 7))
  194. static int quirk_pcie_aspm_read(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *value)
  195. {
  196. return raw_pci_read(pci_domain_nr(bus), bus->number,
  197. devfn, where, size, value);
  198. }
  199. /*
  200. * Replace the original pci bus ops for write with a new one that will filter
  201. * the request to insure ASPM cannot be enabled.
  202. */
  203. static int quirk_pcie_aspm_write(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 value)
  204. {
  205. u8 offset;
  206. offset = quirk_aspm_offset[GET_INDEX(bus->self->device, devfn)];
  207. if ((offset) && (where == offset))
  208. value = value & 0xfffffffc;
  209. return raw_pci_write(pci_domain_nr(bus), bus->number,
  210. devfn, where, size, value);
  211. }
  212. static struct pci_ops quirk_pcie_aspm_ops = {
  213. .read = quirk_pcie_aspm_read,
  214. .write = quirk_pcie_aspm_write,
  215. };
  216. /*
  217. * Prevents PCI Express ASPM (Active State Power Management) being enabled.
  218. *
  219. * Save the register offset, where the ASPM control bits are located,
  220. * for each PCI Express device that is in the device list of
  221. * the root port in an array for fast indexing. Replace the bus ops
  222. * with the modified one.
  223. */
  224. static void pcie_rootport_aspm_quirk(struct pci_dev *pdev)
  225. {
  226. int cap_base, i;
  227. struct pci_bus *pbus;
  228. struct pci_dev *dev;
  229. if ((pbus = pdev->subordinate) == NULL)
  230. return;
  231. /*
  232. * Check if the DID of pdev matches one of the six root ports. This
  233. * check is needed in the case this function is called directly by the
  234. * hot-plug driver.
  235. */
  236. if ((pdev->device < PCI_DEVICE_ID_INTEL_MCH_PA) ||
  237. (pdev->device > PCI_DEVICE_ID_INTEL_MCH_PC1))
  238. return;
  239. if (list_empty(&pbus->devices)) {
  240. /*
  241. * If no device is attached to the root port at power-up or
  242. * after hot-remove, the pbus->devices is empty and this code
  243. * will set the offsets to zero and the bus ops to parent's bus
  244. * ops, which is unmodified.
  245. */
  246. for (i = GET_INDEX(pdev->device, 0); i <= GET_INDEX(pdev->device, 7); ++i)
  247. quirk_aspm_offset[i] = 0;
  248. pbus->ops = pbus->parent->ops;
  249. } else {
  250. /*
  251. * If devices are attached to the root port at power-up or
  252. * after hot-add, the code loops through the device list of
  253. * each root port to save the register offsets and replace the
  254. * bus ops.
  255. */
  256. list_for_each_entry(dev, &pbus->devices, bus_list) {
  257. /* There are 0 to 8 devices attached to this bus */
  258. cap_base = pci_find_capability(dev, PCI_CAP_ID_EXP);
  259. quirk_aspm_offset[GET_INDEX(pdev->device, dev->devfn)] = cap_base + 0x10;
  260. }
  261. pbus->ops = &quirk_pcie_aspm_ops;
  262. }
  263. }
  264. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA, pcie_rootport_aspm_quirk);
  265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PA1, pcie_rootport_aspm_quirk);
  266. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB, pcie_rootport_aspm_quirk);
  267. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PB1, pcie_rootport_aspm_quirk);
  268. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC, pcie_rootport_aspm_quirk);
  269. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MCH_PC1, pcie_rootport_aspm_quirk);
  270. /*
  271. * Fixup to mark boot BIOS video selected by BIOS before it changes
  272. *
  273. * From information provided by "Jon Smirl" <jonsmirl@gmail.com>
  274. *
  275. * The standard boot ROM sequence for an x86 machine uses the BIOS
  276. * to select an initial video card for boot display. This boot video
  277. * card will have it's BIOS copied to C0000 in system RAM.
  278. * IORESOURCE_ROM_SHADOW is used to associate the boot video
  279. * card with this copy. On laptops this copy has to be used since
  280. * the main ROM may be compressed or combined with another image.
  281. * See pci_map_rom() for use of this flag. IORESOURCE_ROM_SHADOW
  282. * is marked here since the boot video device will be the only enabled
  283. * video device at this point.
  284. */
  285. static void __devinit pci_fixup_video(struct pci_dev *pdev)
  286. {
  287. struct pci_dev *bridge;
  288. struct pci_bus *bus;
  289. u16 config;
  290. if ((pdev->class >> 8) != PCI_CLASS_DISPLAY_VGA)
  291. return;
  292. /* Is VGA routed to us? */
  293. bus = pdev->bus;
  294. while (bus) {
  295. bridge = bus->self;
  296. /*
  297. * From information provided by
  298. * "David Miller" <davem@davemloft.net>
  299. * The bridge control register is valid for PCI header
  300. * type BRIDGE, or CARDBUS. Host to PCI controllers use
  301. * PCI header type NORMAL.
  302. */
  303. if (bridge
  304. && ((bridge->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  305. || (bridge->hdr_type == PCI_HEADER_TYPE_CARDBUS))) {
  306. pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
  307. &config);
  308. if (!(config & PCI_BRIDGE_CTL_VGA))
  309. return;
  310. }
  311. bus = bus->parent;
  312. }
  313. pci_read_config_word(pdev, PCI_COMMAND, &config);
  314. if (config & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
  315. pdev->resource[PCI_ROM_RESOURCE].flags |= IORESOURCE_ROM_SHADOW;
  316. dev_printk(KERN_DEBUG, &pdev->dev, "Boot video device\n");
  317. }
  318. }
  319. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_video);
  320. static const struct dmi_system_id __devinitconst msi_k8t_dmi_table[] = {
  321. {
  322. .ident = "MSI-K8T-Neo2Fir",
  323. .matches = {
  324. DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
  325. DMI_MATCH(DMI_PRODUCT_NAME, "MS-6702E"),
  326. },
  327. },
  328. {}
  329. };
  330. /*
  331. * The AMD-Athlon64 board MSI "K8T Neo2-FIR" disables the onboard sound
  332. * card if a PCI-soundcard is added.
  333. *
  334. * The BIOS only gives options "DISABLED" and "AUTO". This code sets
  335. * the corresponding register-value to enable the soundcard.
  336. *
  337. * The soundcard is only enabled, if the mainborad is identified
  338. * via DMI-tables and the soundcard is detected to be off.
  339. */
  340. static void __devinit pci_fixup_msi_k8t_onboard_sound(struct pci_dev *dev)
  341. {
  342. unsigned char val;
  343. if (!dmi_check_system(msi_k8t_dmi_table))
  344. return; /* only applies to MSI K8T Neo2-FIR */
  345. pci_read_config_byte(dev, 0x50, &val);
  346. if (val & 0x40) {
  347. pci_write_config_byte(dev, 0x50, val & (~0x40));
  348. /* verify the change for status output */
  349. pci_read_config_byte(dev, 0x50, &val);
  350. if (val & 0x40)
  351. dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
  352. "can't enable onboard soundcard!\n");
  353. else
  354. dev_info(&dev->dev, "Detected MSI K8T Neo2-FIR; "
  355. "enabled onboard soundcard\n");
  356. }
  357. }
  358. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  359. pci_fixup_msi_k8t_onboard_sound);
  360. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  361. pci_fixup_msi_k8t_onboard_sound);
  362. /*
  363. * Some Toshiba laptops need extra code to enable their TI TSB43AB22/A.
  364. *
  365. * We pretend to bring them out of full D3 state, and restore the proper
  366. * IRQ, PCI cache line size, and BARs, otherwise the device won't function
  367. * properly. In some cases, the device will generate an interrupt on
  368. * the wrong IRQ line, causing any devices sharing the line it's
  369. * *supposed* to use to be disabled by the kernel's IRQ debug code.
  370. */
  371. static u16 toshiba_line_size;
  372. static const struct dmi_system_id __devinitconst toshiba_ohci1394_dmi_table[] = {
  373. {
  374. .ident = "Toshiba PS5 based laptop",
  375. .matches = {
  376. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  377. DMI_MATCH(DMI_PRODUCT_VERSION, "PS5"),
  378. },
  379. },
  380. {
  381. .ident = "Toshiba PSM4 based laptop",
  382. .matches = {
  383. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  384. DMI_MATCH(DMI_PRODUCT_VERSION, "PSM4"),
  385. },
  386. },
  387. {
  388. .ident = "Toshiba A40 based laptop",
  389. .matches = {
  390. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  391. DMI_MATCH(DMI_PRODUCT_VERSION, "PSA40U"),
  392. },
  393. },
  394. { }
  395. };
  396. static void __devinit pci_pre_fixup_toshiba_ohci1394(struct pci_dev *dev)
  397. {
  398. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  399. return; /* only applies to certain Toshibas (so far) */
  400. dev->current_state = PCI_D3cold;
  401. pci_read_config_word(dev, PCI_CACHE_LINE_SIZE, &toshiba_line_size);
  402. }
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0x8032,
  404. pci_pre_fixup_toshiba_ohci1394);
  405. static void __devinit pci_post_fixup_toshiba_ohci1394(struct pci_dev *dev)
  406. {
  407. if (!dmi_check_system(toshiba_ohci1394_dmi_table))
  408. return; /* only applies to certain Toshibas (so far) */
  409. /* Restore config space on Toshiba laptops */
  410. pci_write_config_word(dev, PCI_CACHE_LINE_SIZE, toshiba_line_size);
  411. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, (u8 *)&dev->irq);
  412. pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
  413. pci_resource_start(dev, 0));
  414. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
  415. pci_resource_start(dev, 1));
  416. }
  417. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_TI, 0x8032,
  418. pci_post_fixup_toshiba_ohci1394);
  419. /*
  420. * Prevent the BIOS trapping accesses to the Cyrix CS5530A video device
  421. * configuration space.
  422. */
  423. static void pci_early_fixup_cyrix_5530(struct pci_dev *dev)
  424. {
  425. u8 r;
  426. /* clear 'F4 Video Configuration Trap' bit */
  427. pci_read_config_byte(dev, 0x42, &r);
  428. r &= 0xfd;
  429. pci_write_config_byte(dev, 0x42, r);
  430. }
  431. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  432. pci_early_fixup_cyrix_5530);
  433. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5530_LEGACY,
  434. pci_early_fixup_cyrix_5530);
  435. /*
  436. * Siemens Nixdorf AG FSC Multiprocessor Interrupt Controller:
  437. * prevent update of the BAR0, which doesn't look like a normal BAR.
  438. */
  439. static void __devinit pci_siemens_interrupt_controller(struct pci_dev *dev)
  440. {
  441. dev->resource[0].flags |= IORESOURCE_PCI_FIXED;
  442. }
  443. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SIEMENS, 0x0015,
  444. pci_siemens_interrupt_controller);
  445. /*
  446. * SB600: Disable BAR1 on device 14.0 to avoid HPET resources from
  447. * confusing the PCI engine:
  448. */
  449. static void sb600_disable_hpet_bar(struct pci_dev *dev)
  450. {
  451. u8 val;
  452. /*
  453. * The SB600 and SB700 both share the same device
  454. * ID, but the PM register 0x55 does something different
  455. * for the SB700, so make sure we are dealing with the
  456. * SB600 before touching the bit:
  457. */
  458. pci_read_config_byte(dev, 0x08, &val);
  459. if (val < 0x2F) {
  460. outb(0x55, 0xCD6);
  461. val = inb(0xCD7);
  462. /* Set bit 7 in PM register 0x55 */
  463. outb(0x55, 0xCD6);
  464. outb(val | 0x80, 0xCD7);
  465. }
  466. }
  467. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, 0x4385, sb600_disable_hpet_bar);