i8259.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. #include <linux/linkage.h>
  2. #include <linux/errno.h>
  3. #include <linux/signal.h>
  4. #include <linux/sched.h>
  5. #include <linux/ioport.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/timex.h>
  8. #include <linux/random.h>
  9. #include <linux/init.h>
  10. #include <linux/kernel_stat.h>
  11. #include <linux/syscore_ops.h>
  12. #include <linux/bitops.h>
  13. #include <linux/acpi.h>
  14. #include <linux/io.h>
  15. #include <linux/delay.h>
  16. #include <asm/atomic.h>
  17. #include <asm/system.h>
  18. #include <asm/timer.h>
  19. #include <asm/hw_irq.h>
  20. #include <asm/pgtable.h>
  21. #include <asm/desc.h>
  22. #include <asm/apic.h>
  23. #include <asm/i8259.h>
  24. /*
  25. * This is the 'legacy' 8259A Programmable Interrupt Controller,
  26. * present in the majority of PC/AT boxes.
  27. * plus some generic x86 specific things if generic specifics makes
  28. * any sense at all.
  29. */
  30. static void init_8259A(int auto_eoi);
  31. static int i8259A_auto_eoi;
  32. DEFINE_RAW_SPINLOCK(i8259A_lock);
  33. /*
  34. * 8259A PIC functions to handle ISA devices:
  35. */
  36. /*
  37. * This contains the irq mask for both 8259A irq controllers,
  38. */
  39. unsigned int cached_irq_mask = 0xffff;
  40. /*
  41. * Not all IRQs can be routed through the IO-APIC, eg. on certain (older)
  42. * boards the timer interrupt is not really connected to any IO-APIC pin,
  43. * it's fed to the master 8259A's IR0 line only.
  44. *
  45. * Any '1' bit in this mask means the IRQ is routed through the IO-APIC.
  46. * this 'mixed mode' IRQ handling costs nothing because it's only used
  47. * at IRQ setup time.
  48. */
  49. unsigned long io_apic_irqs;
  50. static void mask_8259A_irq(unsigned int irq)
  51. {
  52. unsigned int mask = 1 << irq;
  53. unsigned long flags;
  54. raw_spin_lock_irqsave(&i8259A_lock, flags);
  55. cached_irq_mask |= mask;
  56. if (irq & 8)
  57. outb(cached_slave_mask, PIC_SLAVE_IMR);
  58. else
  59. outb(cached_master_mask, PIC_MASTER_IMR);
  60. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  61. }
  62. static void disable_8259A_irq(struct irq_data *data)
  63. {
  64. mask_8259A_irq(data->irq);
  65. }
  66. static void unmask_8259A_irq(unsigned int irq)
  67. {
  68. unsigned int mask = ~(1 << irq);
  69. unsigned long flags;
  70. raw_spin_lock_irqsave(&i8259A_lock, flags);
  71. cached_irq_mask &= mask;
  72. if (irq & 8)
  73. outb(cached_slave_mask, PIC_SLAVE_IMR);
  74. else
  75. outb(cached_master_mask, PIC_MASTER_IMR);
  76. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  77. }
  78. static void enable_8259A_irq(struct irq_data *data)
  79. {
  80. unmask_8259A_irq(data->irq);
  81. }
  82. static int i8259A_irq_pending(unsigned int irq)
  83. {
  84. unsigned int mask = 1<<irq;
  85. unsigned long flags;
  86. int ret;
  87. raw_spin_lock_irqsave(&i8259A_lock, flags);
  88. if (irq < 8)
  89. ret = inb(PIC_MASTER_CMD) & mask;
  90. else
  91. ret = inb(PIC_SLAVE_CMD) & (mask >> 8);
  92. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  93. return ret;
  94. }
  95. static void make_8259A_irq(unsigned int irq)
  96. {
  97. disable_irq_nosync(irq);
  98. io_apic_irqs &= ~(1<<irq);
  99. irq_set_chip_and_handler_name(irq, &i8259A_chip, handle_level_irq,
  100. i8259A_chip.name);
  101. enable_irq(irq);
  102. }
  103. /*
  104. * This function assumes to be called rarely. Switching between
  105. * 8259A registers is slow.
  106. * This has to be protected by the irq controller spinlock
  107. * before being called.
  108. */
  109. static inline int i8259A_irq_real(unsigned int irq)
  110. {
  111. int value;
  112. int irqmask = 1<<irq;
  113. if (irq < 8) {
  114. outb(0x0B, PIC_MASTER_CMD); /* ISR register */
  115. value = inb(PIC_MASTER_CMD) & irqmask;
  116. outb(0x0A, PIC_MASTER_CMD); /* back to the IRR register */
  117. return value;
  118. }
  119. outb(0x0B, PIC_SLAVE_CMD); /* ISR register */
  120. value = inb(PIC_SLAVE_CMD) & (irqmask >> 8);
  121. outb(0x0A, PIC_SLAVE_CMD); /* back to the IRR register */
  122. return value;
  123. }
  124. /*
  125. * Careful! The 8259A is a fragile beast, it pretty
  126. * much _has_ to be done exactly like this (mask it
  127. * first, _then_ send the EOI, and the order of EOI
  128. * to the two 8259s is important!
  129. */
  130. static void mask_and_ack_8259A(struct irq_data *data)
  131. {
  132. unsigned int irq = data->irq;
  133. unsigned int irqmask = 1 << irq;
  134. unsigned long flags;
  135. raw_spin_lock_irqsave(&i8259A_lock, flags);
  136. /*
  137. * Lightweight spurious IRQ detection. We do not want
  138. * to overdo spurious IRQ handling - it's usually a sign
  139. * of hardware problems, so we only do the checks we can
  140. * do without slowing down good hardware unnecessarily.
  141. *
  142. * Note that IRQ7 and IRQ15 (the two spurious IRQs
  143. * usually resulting from the 8259A-1|2 PICs) occur
  144. * even if the IRQ is masked in the 8259A. Thus we
  145. * can check spurious 8259A IRQs without doing the
  146. * quite slow i8259A_irq_real() call for every IRQ.
  147. * This does not cover 100% of spurious interrupts,
  148. * but should be enough to warn the user that there
  149. * is something bad going on ...
  150. */
  151. if (cached_irq_mask & irqmask)
  152. goto spurious_8259A_irq;
  153. cached_irq_mask |= irqmask;
  154. handle_real_irq:
  155. if (irq & 8) {
  156. inb(PIC_SLAVE_IMR); /* DUMMY - (do we need this?) */
  157. outb(cached_slave_mask, PIC_SLAVE_IMR);
  158. /* 'Specific EOI' to slave */
  159. outb(0x60+(irq&7), PIC_SLAVE_CMD);
  160. /* 'Specific EOI' to master-IRQ2 */
  161. outb(0x60+PIC_CASCADE_IR, PIC_MASTER_CMD);
  162. } else {
  163. inb(PIC_MASTER_IMR); /* DUMMY - (do we need this?) */
  164. outb(cached_master_mask, PIC_MASTER_IMR);
  165. outb(0x60+irq, PIC_MASTER_CMD); /* 'Specific EOI to master */
  166. }
  167. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  168. return;
  169. spurious_8259A_irq:
  170. /*
  171. * this is the slow path - should happen rarely.
  172. */
  173. if (i8259A_irq_real(irq))
  174. /*
  175. * oops, the IRQ _is_ in service according to the
  176. * 8259A - not spurious, go handle it.
  177. */
  178. goto handle_real_irq;
  179. {
  180. static int spurious_irq_mask;
  181. /*
  182. * At this point we can be sure the IRQ is spurious,
  183. * lets ACK and report it. [once per IRQ]
  184. */
  185. if (!(spurious_irq_mask & irqmask)) {
  186. printk(KERN_DEBUG
  187. "spurious 8259A interrupt: IRQ%d.\n", irq);
  188. spurious_irq_mask |= irqmask;
  189. }
  190. atomic_inc(&irq_err_count);
  191. /*
  192. * Theoretically we do not have to handle this IRQ,
  193. * but in Linux this does not cause problems and is
  194. * simpler for us.
  195. */
  196. goto handle_real_irq;
  197. }
  198. }
  199. struct irq_chip i8259A_chip = {
  200. .name = "XT-PIC",
  201. .irq_mask = disable_8259A_irq,
  202. .irq_disable = disable_8259A_irq,
  203. .irq_unmask = enable_8259A_irq,
  204. .irq_mask_ack = mask_and_ack_8259A,
  205. };
  206. static char irq_trigger[2];
  207. /**
  208. * ELCR registers (0x4d0, 0x4d1) control edge/level of IRQ
  209. */
  210. static void restore_ELCR(char *trigger)
  211. {
  212. outb(trigger[0], 0x4d0);
  213. outb(trigger[1], 0x4d1);
  214. }
  215. static void save_ELCR(char *trigger)
  216. {
  217. /* IRQ 0,1,2,8,13 are marked as reserved */
  218. trigger[0] = inb(0x4d0) & 0xF8;
  219. trigger[1] = inb(0x4d1) & 0xDE;
  220. }
  221. static void i8259A_resume(void)
  222. {
  223. init_8259A(i8259A_auto_eoi);
  224. restore_ELCR(irq_trigger);
  225. }
  226. static int i8259A_suspend(void)
  227. {
  228. save_ELCR(irq_trigger);
  229. return 0;
  230. }
  231. static void i8259A_shutdown(void)
  232. {
  233. /* Put the i8259A into a quiescent state that
  234. * the kernel initialization code can get it
  235. * out of.
  236. */
  237. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  238. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-1 */
  239. }
  240. static struct syscore_ops i8259_syscore_ops = {
  241. .suspend = i8259A_suspend,
  242. .resume = i8259A_resume,
  243. .shutdown = i8259A_shutdown,
  244. };
  245. static void mask_8259A(void)
  246. {
  247. unsigned long flags;
  248. raw_spin_lock_irqsave(&i8259A_lock, flags);
  249. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  250. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  251. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  252. }
  253. static void unmask_8259A(void)
  254. {
  255. unsigned long flags;
  256. raw_spin_lock_irqsave(&i8259A_lock, flags);
  257. outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
  258. outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
  259. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  260. }
  261. static void init_8259A(int auto_eoi)
  262. {
  263. unsigned long flags;
  264. i8259A_auto_eoi = auto_eoi;
  265. raw_spin_lock_irqsave(&i8259A_lock, flags);
  266. outb(0xff, PIC_MASTER_IMR); /* mask all of 8259A-1 */
  267. outb(0xff, PIC_SLAVE_IMR); /* mask all of 8259A-2 */
  268. /*
  269. * outb_pic - this has to work on a wide range of PC hardware.
  270. */
  271. outb_pic(0x11, PIC_MASTER_CMD); /* ICW1: select 8259A-1 init */
  272. /* ICW2: 8259A-1 IR0-7 mapped to 0x30-0x37 on x86-64,
  273. to 0x20-0x27 on i386 */
  274. outb_pic(IRQ0_VECTOR, PIC_MASTER_IMR);
  275. /* 8259A-1 (the master) has a slave on IR2 */
  276. outb_pic(1U << PIC_CASCADE_IR, PIC_MASTER_IMR);
  277. if (auto_eoi) /* master does Auto EOI */
  278. outb_pic(MASTER_ICW4_DEFAULT | PIC_ICW4_AEOI, PIC_MASTER_IMR);
  279. else /* master expects normal EOI */
  280. outb_pic(MASTER_ICW4_DEFAULT, PIC_MASTER_IMR);
  281. outb_pic(0x11, PIC_SLAVE_CMD); /* ICW1: select 8259A-2 init */
  282. /* ICW2: 8259A-2 IR0-7 mapped to IRQ8_VECTOR */
  283. outb_pic(IRQ8_VECTOR, PIC_SLAVE_IMR);
  284. /* 8259A-2 is a slave on master's IR2 */
  285. outb_pic(PIC_CASCADE_IR, PIC_SLAVE_IMR);
  286. /* (slave's support for AEOI in flat mode is to be investigated) */
  287. outb_pic(SLAVE_ICW4_DEFAULT, PIC_SLAVE_IMR);
  288. if (auto_eoi)
  289. /*
  290. * In AEOI mode we just have to mask the interrupt
  291. * when acking.
  292. */
  293. i8259A_chip.irq_mask_ack = disable_8259A_irq;
  294. else
  295. i8259A_chip.irq_mask_ack = mask_and_ack_8259A;
  296. udelay(100); /* wait for 8259A to initialize */
  297. outb(cached_master_mask, PIC_MASTER_IMR); /* restore master IRQ mask */
  298. outb(cached_slave_mask, PIC_SLAVE_IMR); /* restore slave IRQ mask */
  299. raw_spin_unlock_irqrestore(&i8259A_lock, flags);
  300. }
  301. /*
  302. * make i8259 a driver so that we can select pic functions at run time. the goal
  303. * is to make x86 binary compatible among pc compatible and non-pc compatible
  304. * platforms, such as x86 MID.
  305. */
  306. static void legacy_pic_noop(void) { };
  307. static void legacy_pic_uint_noop(unsigned int unused) { };
  308. static void legacy_pic_int_noop(int unused) { };
  309. static int legacy_pic_irq_pending_noop(unsigned int irq)
  310. {
  311. return 0;
  312. }
  313. struct legacy_pic null_legacy_pic = {
  314. .nr_legacy_irqs = 0,
  315. .chip = &dummy_irq_chip,
  316. .mask = legacy_pic_uint_noop,
  317. .unmask = legacy_pic_uint_noop,
  318. .mask_all = legacy_pic_noop,
  319. .restore_mask = legacy_pic_noop,
  320. .init = legacy_pic_int_noop,
  321. .irq_pending = legacy_pic_irq_pending_noop,
  322. .make_irq = legacy_pic_uint_noop,
  323. };
  324. struct legacy_pic default_legacy_pic = {
  325. .nr_legacy_irqs = NR_IRQS_LEGACY,
  326. .chip = &i8259A_chip,
  327. .mask = mask_8259A_irq,
  328. .unmask = unmask_8259A_irq,
  329. .mask_all = mask_8259A,
  330. .restore_mask = unmask_8259A,
  331. .init = init_8259A,
  332. .irq_pending = i8259A_irq_pending,
  333. .make_irq = make_8259A_irq,
  334. };
  335. struct legacy_pic *legacy_pic = &default_legacy_pic;
  336. static int __init i8259A_init_ops(void)
  337. {
  338. if (legacy_pic == &default_legacy_pic)
  339. register_syscore_ops(&i8259_syscore_ops);
  340. return 0;
  341. }
  342. device_initcall(i8259A_init_ops);