tlb-sh4.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * arch/sh/mm/tlb-sh4.c
  3. *
  4. * SH-4 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 - 2007 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/mm.h>
  13. #include <linux/io.h>
  14. #include <asm/system.h>
  15. #include <asm/mmu_context.h>
  16. #include <asm/cacheflush.h>
  17. void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  18. {
  19. unsigned long flags, pteval, vpn;
  20. /*
  21. * Handle debugger faulting in for debugee.
  22. */
  23. if (vma && current->active_mm != vma->vm_mm)
  24. return;
  25. local_irq_save(flags);
  26. /* Set PTEH register */
  27. vpn = (address & MMU_VPN_MASK) | get_asid();
  28. __raw_writel(vpn, MMU_PTEH);
  29. pteval = pte.pte_low;
  30. /* Set PTEA register */
  31. #ifdef CONFIG_X2TLB
  32. /*
  33. * For the extended mode TLB this is trivial, only the ESZ and
  34. * EPR bits need to be written out to PTEA, with the remainder of
  35. * the protection bits (with the exception of the compat-mode SZ
  36. * and PR bits, which are cleared) being written out in PTEL.
  37. */
  38. __raw_writel(pte.pte_high, MMU_PTEA);
  39. #else
  40. if (cpu_data->flags & CPU_HAS_PTEA) {
  41. /* The last 3 bits and the first one of pteval contains
  42. * the PTEA timing control and space attribute bits
  43. */
  44. __raw_writel(copy_ptea_attributes(pteval), MMU_PTEA);
  45. }
  46. #endif
  47. /* Set PTEL register */
  48. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  49. #ifdef CONFIG_CACHE_WRITETHROUGH
  50. pteval |= _PAGE_WT;
  51. #endif
  52. /* conveniently, we want all the software flags to be 0 anyway */
  53. __raw_writel(pteval, MMU_PTEL);
  54. /* Load the TLB */
  55. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  56. local_irq_restore(flags);
  57. }
  58. void local_flush_tlb_one(unsigned long asid, unsigned long page)
  59. {
  60. unsigned long addr, data;
  61. /*
  62. * NOTE: PTEH.ASID should be set to this MM
  63. * _AND_ we need to write ASID to the array.
  64. *
  65. * It would be simple if we didn't need to set PTEH.ASID...
  66. */
  67. addr = MMU_UTLB_ADDRESS_ARRAY | MMU_PAGE_ASSOC_BIT;
  68. data = page | asid; /* VALID bit is off */
  69. jump_to_uncached();
  70. __raw_writel(data, addr);
  71. back_to_cached();
  72. }
  73. void local_flush_tlb_all(void)
  74. {
  75. unsigned long flags, status;
  76. int i;
  77. /*
  78. * Flush all the TLB.
  79. */
  80. local_irq_save(flags);
  81. jump_to_uncached();
  82. status = __raw_readl(MMUCR);
  83. status = ((status & MMUCR_URB) >> MMUCR_URB_SHIFT);
  84. if (status == 0)
  85. status = MMUCR_URB_NENTRIES;
  86. for (i = 0; i < status; i++)
  87. __raw_writel(0x0, MMU_UTLB_ADDRESS_ARRAY | (i << 8));
  88. for (i = 0; i < 4; i++)
  89. __raw_writel(0x0, MMU_ITLB_ADDRESS_ARRAY | (i << 8));
  90. back_to_cached();
  91. ctrl_barrier();
  92. local_irq_restore(flags);
  93. }