tlb-sh3.c 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /*
  2. * arch/sh/mm/tlb-sh3.c
  3. *
  4. * SH-3 specific TLB operations
  5. *
  6. * Copyright (C) 1999 Niibe Yutaka
  7. * Copyright (C) 2002 Paul Mundt
  8. *
  9. * Released under the terms of the GNU GPL v2.0.
  10. */
  11. #include <linux/signal.h>
  12. #include <linux/sched.h>
  13. #include <linux/kernel.h>
  14. #include <linux/errno.h>
  15. #include <linux/string.h>
  16. #include <linux/types.h>
  17. #include <linux/ptrace.h>
  18. #include <linux/mman.h>
  19. #include <linux/mm.h>
  20. #include <linux/smp.h>
  21. #include <linux/interrupt.h>
  22. #include <asm/system.h>
  23. #include <asm/io.h>
  24. #include <asm/uaccess.h>
  25. #include <asm/pgalloc.h>
  26. #include <asm/mmu_context.h>
  27. #include <asm/cacheflush.h>
  28. void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  29. {
  30. unsigned long flags, pteval, vpn;
  31. /*
  32. * Handle debugger faulting in for debugee.
  33. */
  34. if (vma && current->active_mm != vma->vm_mm)
  35. return;
  36. local_irq_save(flags);
  37. /* Set PTEH register */
  38. vpn = (address & MMU_VPN_MASK) | get_asid();
  39. __raw_writel(vpn, MMU_PTEH);
  40. pteval = pte_val(pte);
  41. /* Set PTEL register */
  42. pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */
  43. /* conveniently, we want all the software flags to be 0 anyway */
  44. __raw_writel(pteval, MMU_PTEL);
  45. /* Load the TLB */
  46. asm volatile("ldtlb": /* no output */ : /* no input */ : "memory");
  47. local_irq_restore(flags);
  48. }
  49. void local_flush_tlb_one(unsigned long asid, unsigned long page)
  50. {
  51. unsigned long addr, data;
  52. int i, ways = MMU_NTLB_WAYS;
  53. /*
  54. * NOTE: PTEH.ASID should be set to this MM
  55. * _AND_ we need to write ASID to the array.
  56. *
  57. * It would be simple if we didn't need to set PTEH.ASID...
  58. */
  59. addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000);
  60. data = (page & 0xfffe0000) | asid; /* VALID bit is off */
  61. if ((current_cpu_data.flags & CPU_HAS_MMU_PAGE_ASSOC)) {
  62. addr |= MMU_PAGE_ASSOC_BIT;
  63. ways = 1; /* we already know the way .. */
  64. }
  65. for (i = 0; i < ways; i++)
  66. __raw_writel(data, addr + (i << 8));
  67. }
  68. void local_flush_tlb_all(void)
  69. {
  70. unsigned long flags, status;
  71. /*
  72. * Flush all the TLB.
  73. *
  74. * Write to the MMU control register's bit:
  75. * TF-bit for SH-3, TI-bit for SH-4.
  76. * It's same position, bit #2.
  77. */
  78. local_irq_save(flags);
  79. status = __raw_readl(MMUCR);
  80. status |= 0x04;
  81. __raw_writel(status, MMUCR);
  82. ctrl_barrier();
  83. local_irq_restore(flags);
  84. }