traps_64.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /*
  2. * arch/sh/kernel/traps_64.c
  3. *
  4. * Copyright (C) 2000, 2001 Paolo Alberelli
  5. * Copyright (C) 2003, 2004 Paul Mundt
  6. * Copyright (C) 2003, 2004 Richard Curnow
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/sched.h>
  13. #include <linux/kernel.h>
  14. #include <linux/string.h>
  15. #include <linux/errno.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/timer.h>
  18. #include <linux/mm.h>
  19. #include <linux/smp.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/sysctl.h>
  26. #include <linux/module.h>
  27. #include <linux/perf_event.h>
  28. #include <asm/system.h>
  29. #include <asm/uaccess.h>
  30. #include <asm/io.h>
  31. #include <asm/atomic.h>
  32. #include <asm/processor.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/fpu.h>
  35. #undef DEBUG_EXCEPTION
  36. #ifdef DEBUG_EXCEPTION
  37. /* implemented in ../lib/dbg.c */
  38. extern void show_excp_regs(char *fname, int trapnr, int signr,
  39. struct pt_regs *regs);
  40. #else
  41. #define show_excp_regs(a, b, c, d)
  42. #endif
  43. static void do_unhandled_exception(int trapnr, int signr, char *str, char *fn_name,
  44. unsigned long error_code, struct pt_regs *regs, struct task_struct *tsk);
  45. #define DO_ERROR(trapnr, signr, str, name, tsk) \
  46. asmlinkage void do_##name(unsigned long error_code, struct pt_regs *regs) \
  47. { \
  48. do_unhandled_exception(trapnr, signr, str, __stringify(name), error_code, regs, current); \
  49. }
  50. static DEFINE_SPINLOCK(die_lock);
  51. void die(const char * str, struct pt_regs * regs, long err)
  52. {
  53. console_verbose();
  54. spin_lock_irq(&die_lock);
  55. printk("%s: %lx\n", str, (err & 0xffffff));
  56. show_regs(regs);
  57. spin_unlock_irq(&die_lock);
  58. do_exit(SIGSEGV);
  59. }
  60. static inline void die_if_kernel(const char * str, struct pt_regs * regs, long err)
  61. {
  62. if (!user_mode(regs))
  63. die(str, regs, err);
  64. }
  65. static void die_if_no_fixup(const char * str, struct pt_regs * regs, long err)
  66. {
  67. if (!user_mode(regs)) {
  68. const struct exception_table_entry *fixup;
  69. fixup = search_exception_tables(regs->pc);
  70. if (fixup) {
  71. regs->pc = fixup->fixup;
  72. return;
  73. }
  74. die(str, regs, err);
  75. }
  76. }
  77. DO_ERROR(13, SIGILL, "illegal slot instruction", illegal_slot_inst, current)
  78. DO_ERROR(87, SIGSEGV, "address error (exec)", address_error_exec, current)
  79. /* Implement misaligned load/store handling for kernel (and optionally for user
  80. mode too). Limitation : only SHmedia mode code is handled - there is no
  81. handling at all for misaligned accesses occurring in SHcompact code yet. */
  82. static int misaligned_fixup(struct pt_regs *regs);
  83. asmlinkage void do_address_error_load(unsigned long error_code, struct pt_regs *regs)
  84. {
  85. if (misaligned_fixup(regs) < 0) {
  86. do_unhandled_exception(7, SIGSEGV, "address error(load)",
  87. "do_address_error_load",
  88. error_code, regs, current);
  89. }
  90. return;
  91. }
  92. asmlinkage void do_address_error_store(unsigned long error_code, struct pt_regs *regs)
  93. {
  94. if (misaligned_fixup(regs) < 0) {
  95. do_unhandled_exception(8, SIGSEGV, "address error(store)",
  96. "do_address_error_store",
  97. error_code, regs, current);
  98. }
  99. return;
  100. }
  101. #if defined(CONFIG_SH64_ID2815_WORKAROUND)
  102. #define OPCODE_INVALID 0
  103. #define OPCODE_USER_VALID 1
  104. #define OPCODE_PRIV_VALID 2
  105. /* getcon/putcon - requires checking which control register is referenced. */
  106. #define OPCODE_CTRL_REG 3
  107. /* Table of valid opcodes for SHmedia mode.
  108. Form a 10-bit value by concatenating the major/minor opcodes i.e.
  109. opcode[31:26,20:16]. The 6 MSBs of this value index into the following
  110. array. The 4 LSBs select the bit-pair in the entry (bits 1:0 correspond to
  111. LSBs==4'b0000 etc). */
  112. static unsigned long shmedia_opcode_table[64] = {
  113. 0x55554044,0x54445055,0x15141514,0x14541414,0x00000000,0x10001000,0x01110055,0x04050015,
  114. 0x00000444,0xc0000000,0x44545515,0x40405555,0x55550015,0x10005555,0x55555505,0x04050000,
  115. 0x00000555,0x00000404,0x00040445,0x15151414,0x00000000,0x00000000,0x00000000,0x00000000,
  116. 0x00000055,0x40404444,0x00000404,0xc0009495,0x00000000,0x00000000,0x00000000,0x00000000,
  117. 0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,
  118. 0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,
  119. 0x80005050,0x04005055,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,0x55555555,
  120. 0x81055554,0x00000404,0x55555555,0x55555555,0x00000000,0x00000000,0x00000000,0x00000000
  121. };
  122. void do_reserved_inst(unsigned long error_code, struct pt_regs *regs)
  123. {
  124. /* Workaround SH5-101 cut2 silicon defect #2815 :
  125. in some situations, inter-mode branches from SHcompact -> SHmedia
  126. which should take ITLBMISS or EXECPROT exceptions at the target
  127. falsely take RESINST at the target instead. */
  128. unsigned long opcode = 0x6ff4fff0; /* guaranteed reserved opcode */
  129. unsigned long pc, aligned_pc;
  130. int get_user_error;
  131. int trapnr = 12;
  132. int signr = SIGILL;
  133. char *exception_name = "reserved_instruction";
  134. pc = regs->pc;
  135. if ((pc & 3) == 1) {
  136. /* SHmedia : check for defect. This requires executable vmas
  137. to be readable too. */
  138. aligned_pc = pc & ~3;
  139. if (!access_ok(VERIFY_READ, aligned_pc, sizeof(unsigned long))) {
  140. get_user_error = -EFAULT;
  141. } else {
  142. get_user_error = __get_user(opcode, (unsigned long *)aligned_pc);
  143. }
  144. if (get_user_error >= 0) {
  145. unsigned long index, shift;
  146. unsigned long major, minor, combined;
  147. unsigned long reserved_field;
  148. reserved_field = opcode & 0xf; /* These bits are currently reserved as zero in all valid opcodes */
  149. major = (opcode >> 26) & 0x3f;
  150. minor = (opcode >> 16) & 0xf;
  151. combined = (major << 4) | minor;
  152. index = major;
  153. shift = minor << 1;
  154. if (reserved_field == 0) {
  155. int opcode_state = (shmedia_opcode_table[index] >> shift) & 0x3;
  156. switch (opcode_state) {
  157. case OPCODE_INVALID:
  158. /* Trap. */
  159. break;
  160. case OPCODE_USER_VALID:
  161. /* Restart the instruction : the branch to the instruction will now be from an RTE
  162. not from SHcompact so the silicon defect won't be triggered. */
  163. return;
  164. case OPCODE_PRIV_VALID:
  165. if (!user_mode(regs)) {
  166. /* Should only ever get here if a module has
  167. SHcompact code inside it. If so, the same fix up is needed. */
  168. return; /* same reason */
  169. }
  170. /* Otherwise, user mode trying to execute a privileged instruction -
  171. fall through to trap. */
  172. break;
  173. case OPCODE_CTRL_REG:
  174. /* If in privileged mode, return as above. */
  175. if (!user_mode(regs)) return;
  176. /* In user mode ... */
  177. if (combined == 0x9f) { /* GETCON */
  178. unsigned long regno = (opcode >> 20) & 0x3f;
  179. if (regno >= 62) {
  180. return;
  181. }
  182. /* Otherwise, reserved or privileged control register, => trap */
  183. } else if (combined == 0x1bf) { /* PUTCON */
  184. unsigned long regno = (opcode >> 4) & 0x3f;
  185. if (regno >= 62) {
  186. return;
  187. }
  188. /* Otherwise, reserved or privileged control register, => trap */
  189. } else {
  190. /* Trap */
  191. }
  192. break;
  193. default:
  194. /* Fall through to trap. */
  195. break;
  196. }
  197. }
  198. /* fall through to normal resinst processing */
  199. } else {
  200. /* Error trying to read opcode. This typically means a
  201. real fault, not a RESINST any more. So change the
  202. codes. */
  203. trapnr = 87;
  204. exception_name = "address error (exec)";
  205. signr = SIGSEGV;
  206. }
  207. }
  208. do_unhandled_exception(trapnr, signr, exception_name, "do_reserved_inst", error_code, regs, current);
  209. }
  210. #else /* CONFIG_SH64_ID2815_WORKAROUND */
  211. /* If the workaround isn't needed, this is just a straightforward reserved
  212. instruction */
  213. DO_ERROR(12, SIGILL, "reserved instruction", reserved_inst, current)
  214. #endif /* CONFIG_SH64_ID2815_WORKAROUND */
  215. /* Called with interrupts disabled */
  216. asmlinkage void do_exception_error(unsigned long ex, struct pt_regs *regs)
  217. {
  218. show_excp_regs(__func__, -1, -1, regs);
  219. die_if_kernel("exception", regs, ex);
  220. }
  221. int do_unknown_trapa(unsigned long scId, struct pt_regs *regs)
  222. {
  223. /* Syscall debug */
  224. printk("System call ID error: [0x1#args:8 #syscall:16 0x%lx]\n", scId);
  225. die_if_kernel("unknown trapa", regs, scId);
  226. return -ENOSYS;
  227. }
  228. void show_stack(struct task_struct *tsk, unsigned long *sp)
  229. {
  230. #ifdef CONFIG_KALLSYMS
  231. extern void sh64_unwind(struct pt_regs *regs);
  232. struct pt_regs *regs;
  233. regs = tsk ? tsk->thread.kregs : NULL;
  234. sh64_unwind(regs);
  235. #else
  236. printk(KERN_ERR "Can't backtrace on sh64 without CONFIG_KALLSYMS\n");
  237. #endif
  238. }
  239. void show_task(unsigned long *sp)
  240. {
  241. show_stack(NULL, sp);
  242. }
  243. void dump_stack(void)
  244. {
  245. show_task(NULL);
  246. }
  247. /* Needed by any user of WARN_ON in view of the defn in include/asm-sh/bug.h */
  248. EXPORT_SYMBOL(dump_stack);
  249. static void do_unhandled_exception(int trapnr, int signr, char *str, char *fn_name,
  250. unsigned long error_code, struct pt_regs *regs, struct task_struct *tsk)
  251. {
  252. show_excp_regs(fn_name, trapnr, signr, regs);
  253. tsk->thread.error_code = error_code;
  254. tsk->thread.trap_no = trapnr;
  255. if (user_mode(regs))
  256. force_sig(signr, tsk);
  257. die_if_no_fixup(str, regs, error_code);
  258. }
  259. static int read_opcode(unsigned long long pc, unsigned long *result_opcode, int from_user_mode)
  260. {
  261. int get_user_error;
  262. unsigned long aligned_pc;
  263. unsigned long opcode;
  264. if ((pc & 3) == 1) {
  265. /* SHmedia */
  266. aligned_pc = pc & ~3;
  267. if (from_user_mode) {
  268. if (!access_ok(VERIFY_READ, aligned_pc, sizeof(unsigned long))) {
  269. get_user_error = -EFAULT;
  270. } else {
  271. get_user_error = __get_user(opcode, (unsigned long *)aligned_pc);
  272. *result_opcode = opcode;
  273. }
  274. return get_user_error;
  275. } else {
  276. /* If the fault was in the kernel, we can either read
  277. * this directly, or if not, we fault.
  278. */
  279. *result_opcode = *(unsigned long *) aligned_pc;
  280. return 0;
  281. }
  282. } else if ((pc & 1) == 0) {
  283. /* SHcompact */
  284. /* TODO : provide handling for this. We don't really support
  285. user-mode SHcompact yet, and for a kernel fault, this would
  286. have to come from a module built for SHcompact. */
  287. return -EFAULT;
  288. } else {
  289. /* misaligned */
  290. return -EFAULT;
  291. }
  292. }
  293. static int address_is_sign_extended(__u64 a)
  294. {
  295. __u64 b;
  296. #if (NEFF == 32)
  297. b = (__u64)(__s64)(__s32)(a & 0xffffffffUL);
  298. return (b == a) ? 1 : 0;
  299. #else
  300. #error "Sign extend check only works for NEFF==32"
  301. #endif
  302. }
  303. static int generate_and_check_address(struct pt_regs *regs,
  304. __u32 opcode,
  305. int displacement_not_indexed,
  306. int width_shift,
  307. __u64 *address)
  308. {
  309. /* return -1 for fault, 0 for OK */
  310. __u64 base_address, addr;
  311. int basereg;
  312. basereg = (opcode >> 20) & 0x3f;
  313. base_address = regs->regs[basereg];
  314. if (displacement_not_indexed) {
  315. __s64 displacement;
  316. displacement = (opcode >> 10) & 0x3ff;
  317. displacement = ((displacement << 54) >> 54); /* sign extend */
  318. addr = (__u64)((__s64)base_address + (displacement << width_shift));
  319. } else {
  320. __u64 offset;
  321. int offsetreg;
  322. offsetreg = (opcode >> 10) & 0x3f;
  323. offset = regs->regs[offsetreg];
  324. addr = base_address + offset;
  325. }
  326. /* Check sign extended */
  327. if (!address_is_sign_extended(addr)) {
  328. return -1;
  329. }
  330. /* Check accessible. For misaligned access in the kernel, assume the
  331. address is always accessible (and if not, just fault when the
  332. load/store gets done.) */
  333. if (user_mode(regs)) {
  334. if (addr >= TASK_SIZE) {
  335. return -1;
  336. }
  337. /* Do access_ok check later - it depends on whether it's a load or a store. */
  338. }
  339. *address = addr;
  340. return 0;
  341. }
  342. static int user_mode_unaligned_fixup_count = 10;
  343. static int user_mode_unaligned_fixup_enable = 1;
  344. static int kernel_mode_unaligned_fixup_count = 32;
  345. static void misaligned_kernel_word_load(__u64 address, int do_sign_extend, __u64 *result)
  346. {
  347. unsigned short x;
  348. unsigned char *p, *q;
  349. p = (unsigned char *) (int) address;
  350. q = (unsigned char *) &x;
  351. q[0] = p[0];
  352. q[1] = p[1];
  353. if (do_sign_extend) {
  354. *result = (__u64)(__s64) *(short *) &x;
  355. } else {
  356. *result = (__u64) x;
  357. }
  358. }
  359. static void misaligned_kernel_word_store(__u64 address, __u64 value)
  360. {
  361. unsigned short x;
  362. unsigned char *p, *q;
  363. p = (unsigned char *) (int) address;
  364. q = (unsigned char *) &x;
  365. x = (__u16) value;
  366. p[0] = q[0];
  367. p[1] = q[1];
  368. }
  369. static int misaligned_load(struct pt_regs *regs,
  370. __u32 opcode,
  371. int displacement_not_indexed,
  372. int width_shift,
  373. int do_sign_extend)
  374. {
  375. /* Return -1 for a fault, 0 for OK */
  376. int error;
  377. int destreg;
  378. __u64 address;
  379. error = generate_and_check_address(regs, opcode,
  380. displacement_not_indexed, width_shift, &address);
  381. if (error < 0) {
  382. return error;
  383. }
  384. perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1, 0, regs, address);
  385. destreg = (opcode >> 4) & 0x3f;
  386. if (user_mode(regs)) {
  387. __u64 buffer;
  388. if (!access_ok(VERIFY_READ, (unsigned long) address, 1UL<<width_shift)) {
  389. return -1;
  390. }
  391. if (__copy_user(&buffer, (const void *)(int)address, (1 << width_shift)) > 0) {
  392. return -1; /* fault */
  393. }
  394. switch (width_shift) {
  395. case 1:
  396. if (do_sign_extend) {
  397. regs->regs[destreg] = (__u64)(__s64) *(__s16 *) &buffer;
  398. } else {
  399. regs->regs[destreg] = (__u64) *(__u16 *) &buffer;
  400. }
  401. break;
  402. case 2:
  403. regs->regs[destreg] = (__u64)(__s64) *(__s32 *) &buffer;
  404. break;
  405. case 3:
  406. regs->regs[destreg] = buffer;
  407. break;
  408. default:
  409. printk("Unexpected width_shift %d in misaligned_load, PC=%08lx\n",
  410. width_shift, (unsigned long) regs->pc);
  411. break;
  412. }
  413. } else {
  414. /* kernel mode - we can take short cuts since if we fault, it's a genuine bug */
  415. __u64 lo, hi;
  416. switch (width_shift) {
  417. case 1:
  418. misaligned_kernel_word_load(address, do_sign_extend, &regs->regs[destreg]);
  419. break;
  420. case 2:
  421. asm ("ldlo.l %1, 0, %0" : "=r" (lo) : "r" (address));
  422. asm ("ldhi.l %1, 3, %0" : "=r" (hi) : "r" (address));
  423. regs->regs[destreg] = lo | hi;
  424. break;
  425. case 3:
  426. asm ("ldlo.q %1, 0, %0" : "=r" (lo) : "r" (address));
  427. asm ("ldhi.q %1, 7, %0" : "=r" (hi) : "r" (address));
  428. regs->regs[destreg] = lo | hi;
  429. break;
  430. default:
  431. printk("Unexpected width_shift %d in misaligned_load, PC=%08lx\n",
  432. width_shift, (unsigned long) regs->pc);
  433. break;
  434. }
  435. }
  436. return 0;
  437. }
  438. static int misaligned_store(struct pt_regs *regs,
  439. __u32 opcode,
  440. int displacement_not_indexed,
  441. int width_shift)
  442. {
  443. /* Return -1 for a fault, 0 for OK */
  444. int error;
  445. int srcreg;
  446. __u64 address;
  447. error = generate_and_check_address(regs, opcode,
  448. displacement_not_indexed, width_shift, &address);
  449. if (error < 0) {
  450. return error;
  451. }
  452. perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1, 0, regs, address);
  453. srcreg = (opcode >> 4) & 0x3f;
  454. if (user_mode(regs)) {
  455. __u64 buffer;
  456. if (!access_ok(VERIFY_WRITE, (unsigned long) address, 1UL<<width_shift)) {
  457. return -1;
  458. }
  459. switch (width_shift) {
  460. case 1:
  461. *(__u16 *) &buffer = (__u16) regs->regs[srcreg];
  462. break;
  463. case 2:
  464. *(__u32 *) &buffer = (__u32) regs->regs[srcreg];
  465. break;
  466. case 3:
  467. buffer = regs->regs[srcreg];
  468. break;
  469. default:
  470. printk("Unexpected width_shift %d in misaligned_store, PC=%08lx\n",
  471. width_shift, (unsigned long) regs->pc);
  472. break;
  473. }
  474. if (__copy_user((void *)(int)address, &buffer, (1 << width_shift)) > 0) {
  475. return -1; /* fault */
  476. }
  477. } else {
  478. /* kernel mode - we can take short cuts since if we fault, it's a genuine bug */
  479. __u64 val = regs->regs[srcreg];
  480. switch (width_shift) {
  481. case 1:
  482. misaligned_kernel_word_store(address, val);
  483. break;
  484. case 2:
  485. asm ("stlo.l %1, 0, %0" : : "r" (val), "r" (address));
  486. asm ("sthi.l %1, 3, %0" : : "r" (val), "r" (address));
  487. break;
  488. case 3:
  489. asm ("stlo.q %1, 0, %0" : : "r" (val), "r" (address));
  490. asm ("sthi.q %1, 7, %0" : : "r" (val), "r" (address));
  491. break;
  492. default:
  493. printk("Unexpected width_shift %d in misaligned_store, PC=%08lx\n",
  494. width_shift, (unsigned long) regs->pc);
  495. break;
  496. }
  497. }
  498. return 0;
  499. }
  500. /* Never need to fix up misaligned FPU accesses within the kernel since that's a real
  501. error. */
  502. static int misaligned_fpu_load(struct pt_regs *regs,
  503. __u32 opcode,
  504. int displacement_not_indexed,
  505. int width_shift,
  506. int do_paired_load)
  507. {
  508. /* Return -1 for a fault, 0 for OK */
  509. int error;
  510. int destreg;
  511. __u64 address;
  512. error = generate_and_check_address(regs, opcode,
  513. displacement_not_indexed, width_shift, &address);
  514. if (error < 0) {
  515. return error;
  516. }
  517. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, 0, regs, address);
  518. destreg = (opcode >> 4) & 0x3f;
  519. if (user_mode(regs)) {
  520. __u64 buffer;
  521. __u32 buflo, bufhi;
  522. if (!access_ok(VERIFY_READ, (unsigned long) address, 1UL<<width_shift)) {
  523. return -1;
  524. }
  525. if (__copy_user(&buffer, (const void *)(int)address, (1 << width_shift)) > 0) {
  526. return -1; /* fault */
  527. }
  528. /* 'current' may be the current owner of the FPU state, so
  529. context switch the registers into memory so they can be
  530. indexed by register number. */
  531. if (last_task_used_math == current) {
  532. enable_fpu();
  533. save_fpu(current);
  534. disable_fpu();
  535. last_task_used_math = NULL;
  536. regs->sr |= SR_FD;
  537. }
  538. buflo = *(__u32*) &buffer;
  539. bufhi = *(1 + (__u32*) &buffer);
  540. switch (width_shift) {
  541. case 2:
  542. current->thread.xstate->hardfpu.fp_regs[destreg] = buflo;
  543. break;
  544. case 3:
  545. if (do_paired_load) {
  546. current->thread.xstate->hardfpu.fp_regs[destreg] = buflo;
  547. current->thread.xstate->hardfpu.fp_regs[destreg+1] = bufhi;
  548. } else {
  549. #if defined(CONFIG_CPU_LITTLE_ENDIAN)
  550. current->thread.xstate->hardfpu.fp_regs[destreg] = bufhi;
  551. current->thread.xstate->hardfpu.fp_regs[destreg+1] = buflo;
  552. #else
  553. current->thread.xstate->hardfpu.fp_regs[destreg] = buflo;
  554. current->thread.xstate->hardfpu.fp_regs[destreg+1] = bufhi;
  555. #endif
  556. }
  557. break;
  558. default:
  559. printk("Unexpected width_shift %d in misaligned_fpu_load, PC=%08lx\n",
  560. width_shift, (unsigned long) regs->pc);
  561. break;
  562. }
  563. return 0;
  564. } else {
  565. die ("Misaligned FPU load inside kernel", regs, 0);
  566. return -1;
  567. }
  568. }
  569. static int misaligned_fpu_store(struct pt_regs *regs,
  570. __u32 opcode,
  571. int displacement_not_indexed,
  572. int width_shift,
  573. int do_paired_load)
  574. {
  575. /* Return -1 for a fault, 0 for OK */
  576. int error;
  577. int srcreg;
  578. __u64 address;
  579. error = generate_and_check_address(regs, opcode,
  580. displacement_not_indexed, width_shift, &address);
  581. if (error < 0) {
  582. return error;
  583. }
  584. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, 0, regs, address);
  585. srcreg = (opcode >> 4) & 0x3f;
  586. if (user_mode(regs)) {
  587. __u64 buffer;
  588. /* Initialise these to NaNs. */
  589. __u32 buflo=0xffffffffUL, bufhi=0xffffffffUL;
  590. if (!access_ok(VERIFY_WRITE, (unsigned long) address, 1UL<<width_shift)) {
  591. return -1;
  592. }
  593. /* 'current' may be the current owner of the FPU state, so
  594. context switch the registers into memory so they can be
  595. indexed by register number. */
  596. if (last_task_used_math == current) {
  597. enable_fpu();
  598. save_fpu(current);
  599. disable_fpu();
  600. last_task_used_math = NULL;
  601. regs->sr |= SR_FD;
  602. }
  603. switch (width_shift) {
  604. case 2:
  605. buflo = current->thread.xstate->hardfpu.fp_regs[srcreg];
  606. break;
  607. case 3:
  608. if (do_paired_load) {
  609. buflo = current->thread.xstate->hardfpu.fp_regs[srcreg];
  610. bufhi = current->thread.xstate->hardfpu.fp_regs[srcreg+1];
  611. } else {
  612. #if defined(CONFIG_CPU_LITTLE_ENDIAN)
  613. bufhi = current->thread.xstate->hardfpu.fp_regs[srcreg];
  614. buflo = current->thread.xstate->hardfpu.fp_regs[srcreg+1];
  615. #else
  616. buflo = current->thread.xstate->hardfpu.fp_regs[srcreg];
  617. bufhi = current->thread.xstate->hardfpu.fp_regs[srcreg+1];
  618. #endif
  619. }
  620. break;
  621. default:
  622. printk("Unexpected width_shift %d in misaligned_fpu_store, PC=%08lx\n",
  623. width_shift, (unsigned long) regs->pc);
  624. break;
  625. }
  626. *(__u32*) &buffer = buflo;
  627. *(1 + (__u32*) &buffer) = bufhi;
  628. if (__copy_user((void *)(int)address, &buffer, (1 << width_shift)) > 0) {
  629. return -1; /* fault */
  630. }
  631. return 0;
  632. } else {
  633. die ("Misaligned FPU load inside kernel", regs, 0);
  634. return -1;
  635. }
  636. }
  637. static int misaligned_fixup(struct pt_regs *regs)
  638. {
  639. unsigned long opcode;
  640. int error;
  641. int major, minor;
  642. if (!user_mode_unaligned_fixup_enable)
  643. return -1;
  644. error = read_opcode(regs->pc, &opcode, user_mode(regs));
  645. if (error < 0) {
  646. return error;
  647. }
  648. major = (opcode >> 26) & 0x3f;
  649. minor = (opcode >> 16) & 0xf;
  650. if (user_mode(regs) && (user_mode_unaligned_fixup_count > 0)) {
  651. --user_mode_unaligned_fixup_count;
  652. /* Only do 'count' worth of these reports, to remove a potential DoS against syslog */
  653. printk("Fixing up unaligned userspace access in \"%s\" pid=%d pc=0x%08x ins=0x%08lx\n",
  654. current->comm, task_pid_nr(current), (__u32)regs->pc, opcode);
  655. } else if (!user_mode(regs) && (kernel_mode_unaligned_fixup_count > 0)) {
  656. --kernel_mode_unaligned_fixup_count;
  657. if (in_interrupt()) {
  658. printk("Fixing up unaligned kernelspace access in interrupt pc=0x%08x ins=0x%08lx\n",
  659. (__u32)regs->pc, opcode);
  660. } else {
  661. printk("Fixing up unaligned kernelspace access in \"%s\" pid=%d pc=0x%08x ins=0x%08lx\n",
  662. current->comm, task_pid_nr(current), (__u32)regs->pc, opcode);
  663. }
  664. }
  665. switch (major) {
  666. case (0x84>>2): /* LD.W */
  667. error = misaligned_load(regs, opcode, 1, 1, 1);
  668. break;
  669. case (0xb0>>2): /* LD.UW */
  670. error = misaligned_load(regs, opcode, 1, 1, 0);
  671. break;
  672. case (0x88>>2): /* LD.L */
  673. error = misaligned_load(regs, opcode, 1, 2, 1);
  674. break;
  675. case (0x8c>>2): /* LD.Q */
  676. error = misaligned_load(regs, opcode, 1, 3, 0);
  677. break;
  678. case (0xa4>>2): /* ST.W */
  679. error = misaligned_store(regs, opcode, 1, 1);
  680. break;
  681. case (0xa8>>2): /* ST.L */
  682. error = misaligned_store(regs, opcode, 1, 2);
  683. break;
  684. case (0xac>>2): /* ST.Q */
  685. error = misaligned_store(regs, opcode, 1, 3);
  686. break;
  687. case (0x40>>2): /* indexed loads */
  688. switch (minor) {
  689. case 0x1: /* LDX.W */
  690. error = misaligned_load(regs, opcode, 0, 1, 1);
  691. break;
  692. case 0x5: /* LDX.UW */
  693. error = misaligned_load(regs, opcode, 0, 1, 0);
  694. break;
  695. case 0x2: /* LDX.L */
  696. error = misaligned_load(regs, opcode, 0, 2, 1);
  697. break;
  698. case 0x3: /* LDX.Q */
  699. error = misaligned_load(regs, opcode, 0, 3, 0);
  700. break;
  701. default:
  702. error = -1;
  703. break;
  704. }
  705. break;
  706. case (0x60>>2): /* indexed stores */
  707. switch (minor) {
  708. case 0x1: /* STX.W */
  709. error = misaligned_store(regs, opcode, 0, 1);
  710. break;
  711. case 0x2: /* STX.L */
  712. error = misaligned_store(regs, opcode, 0, 2);
  713. break;
  714. case 0x3: /* STX.Q */
  715. error = misaligned_store(regs, opcode, 0, 3);
  716. break;
  717. default:
  718. error = -1;
  719. break;
  720. }
  721. break;
  722. case (0x94>>2): /* FLD.S */
  723. error = misaligned_fpu_load(regs, opcode, 1, 2, 0);
  724. break;
  725. case (0x98>>2): /* FLD.P */
  726. error = misaligned_fpu_load(regs, opcode, 1, 3, 1);
  727. break;
  728. case (0x9c>>2): /* FLD.D */
  729. error = misaligned_fpu_load(regs, opcode, 1, 3, 0);
  730. break;
  731. case (0x1c>>2): /* floating indexed loads */
  732. switch (minor) {
  733. case 0x8: /* FLDX.S */
  734. error = misaligned_fpu_load(regs, opcode, 0, 2, 0);
  735. break;
  736. case 0xd: /* FLDX.P */
  737. error = misaligned_fpu_load(regs, opcode, 0, 3, 1);
  738. break;
  739. case 0x9: /* FLDX.D */
  740. error = misaligned_fpu_load(regs, opcode, 0, 3, 0);
  741. break;
  742. default:
  743. error = -1;
  744. break;
  745. }
  746. break;
  747. case (0xb4>>2): /* FLD.S */
  748. error = misaligned_fpu_store(regs, opcode, 1, 2, 0);
  749. break;
  750. case (0xb8>>2): /* FLD.P */
  751. error = misaligned_fpu_store(regs, opcode, 1, 3, 1);
  752. break;
  753. case (0xbc>>2): /* FLD.D */
  754. error = misaligned_fpu_store(regs, opcode, 1, 3, 0);
  755. break;
  756. case (0x3c>>2): /* floating indexed stores */
  757. switch (minor) {
  758. case 0x8: /* FSTX.S */
  759. error = misaligned_fpu_store(regs, opcode, 0, 2, 0);
  760. break;
  761. case 0xd: /* FSTX.P */
  762. error = misaligned_fpu_store(regs, opcode, 0, 3, 1);
  763. break;
  764. case 0x9: /* FSTX.D */
  765. error = misaligned_fpu_store(regs, opcode, 0, 3, 0);
  766. break;
  767. default:
  768. error = -1;
  769. break;
  770. }
  771. break;
  772. default:
  773. /* Fault */
  774. error = -1;
  775. break;
  776. }
  777. if (error < 0) {
  778. return error;
  779. } else {
  780. regs->pc += 4; /* Skip the instruction that's just been emulated */
  781. return 0;
  782. }
  783. }
  784. static ctl_table unaligned_table[] = {
  785. {
  786. .procname = "kernel_reports",
  787. .data = &kernel_mode_unaligned_fixup_count,
  788. .maxlen = sizeof(int),
  789. .mode = 0644,
  790. .proc_handler = proc_dointvec
  791. },
  792. {
  793. .procname = "user_reports",
  794. .data = &user_mode_unaligned_fixup_count,
  795. .maxlen = sizeof(int),
  796. .mode = 0644,
  797. .proc_handler = proc_dointvec
  798. },
  799. {
  800. .procname = "user_enable",
  801. .data = &user_mode_unaligned_fixup_enable,
  802. .maxlen = sizeof(int),
  803. .mode = 0644,
  804. .proc_handler = proc_dointvec},
  805. {}
  806. };
  807. static ctl_table unaligned_root[] = {
  808. {
  809. .procname = "unaligned_fixup",
  810. .mode = 0555,
  811. .child = unaligned_table
  812. },
  813. {}
  814. };
  815. static ctl_table sh64_root[] = {
  816. {
  817. .procname = "sh64",
  818. .mode = 0555,
  819. .child = unaligned_root
  820. },
  821. {}
  822. };
  823. static struct ctl_table_header *sysctl_header;
  824. static int __init init_sysctl(void)
  825. {
  826. sysctl_header = register_sysctl_table(sh64_root);
  827. return 0;
  828. }
  829. __initcall(init_sysctl);
  830. asmlinkage void do_debug_interrupt(unsigned long code, struct pt_regs *regs)
  831. {
  832. u64 peek_real_address_q(u64 addr);
  833. u64 poke_real_address_q(u64 addr, u64 val);
  834. unsigned long long DM_EXP_CAUSE_PHY = 0x0c100010;
  835. unsigned long long exp_cause;
  836. /* It's not worth ioremapping the debug module registers for the amount
  837. of access we make to them - just go direct to their physical
  838. addresses. */
  839. exp_cause = peek_real_address_q(DM_EXP_CAUSE_PHY);
  840. if (exp_cause & ~4) {
  841. printk("DM.EXP_CAUSE had unexpected bits set (=%08lx)\n",
  842. (unsigned long)(exp_cause & 0xffffffff));
  843. }
  844. show_state();
  845. /* Clear all DEBUGINT causes */
  846. poke_real_address_q(DM_EXP_CAUSE_PHY, 0x0);
  847. }
  848. void __cpuinit per_cpu_trap_init(void)
  849. {
  850. /* Nothing to do for now, VBR initialization later. */
  851. }