setup-sh7201.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * SH7201 setup
  3. *
  4. * Copyright (C) 2008 Peter Griffin pgriffin@mpc-data.co.uk
  5. * Copyright (C) 2009 Paul Mundt
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. */
  11. #include <linux/platform_device.h>
  12. #include <linux/init.h>
  13. #include <linux/serial.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/sh_timer.h>
  16. #include <linux/io.h>
  17. enum {
  18. UNUSED = 0,
  19. /* interrupt sources */
  20. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  21. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  22. ADC_ADI,
  23. MTU20_ABCD, MTU20_VEF, MTU21_AB, MTU21_VU, MTU22_AB, MTU22_VU,
  24. MTU23_ABCD, MTU24_ABCD, MTU25_UVW, MTU2_TCI3V, MTU2_TCI4V,
  25. RTC, WDT,
  26. IIC30, IIC31, IIC32,
  27. DMAC0_DMINT0, DMAC1_DMINT1,
  28. DMAC2_DMINT2, DMAC3_DMINT3,
  29. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,
  30. DMAC0_DMINTA, DMAC4_DMINT4, DMAC5_DMINT5, DMAC6_DMINT6,
  31. DMAC7_DMINT7,
  32. RCAN0, RCAN1,
  33. SSI0_SSII, SSI1_SSII,
  34. TMR0, TMR1,
  35. /* interrupt groups */
  36. PINT,
  37. };
  38. static struct intc_vect vectors[] __initdata = {
  39. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  40. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  41. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  42. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  43. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  44. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  45. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  46. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  47. INTC_IRQ(ADC_ADI, 92),
  48. INTC_IRQ(MTU20_ABCD, 108), INTC_IRQ(MTU20_ABCD, 109),
  49. INTC_IRQ(MTU20_ABCD, 110), INTC_IRQ(MTU20_ABCD, 111),
  50. INTC_IRQ(MTU20_VEF, 112), INTC_IRQ(MTU20_VEF, 113),
  51. INTC_IRQ(MTU20_VEF, 114),
  52. INTC_IRQ(MTU21_AB, 116), INTC_IRQ(MTU21_AB, 117),
  53. INTC_IRQ(MTU21_VU, 120), INTC_IRQ(MTU21_VU, 121),
  54. INTC_IRQ(MTU22_AB, 124), INTC_IRQ(MTU22_AB, 125),
  55. INTC_IRQ(MTU22_VU, 128), INTC_IRQ(MTU22_VU, 129),
  56. INTC_IRQ(MTU23_ABCD, 132), INTC_IRQ(MTU23_ABCD, 133),
  57. INTC_IRQ(MTU23_ABCD, 134), INTC_IRQ(MTU23_ABCD, 135),
  58. INTC_IRQ(MTU2_TCI3V, 136),
  59. INTC_IRQ(MTU24_ABCD, 140), INTC_IRQ(MTU24_ABCD, 141),
  60. INTC_IRQ(MTU24_ABCD, 142), INTC_IRQ(MTU24_ABCD, 143),
  61. INTC_IRQ(MTU2_TCI4V, 144),
  62. INTC_IRQ(MTU25_UVW, 148), INTC_IRQ(MTU25_UVW, 149),
  63. INTC_IRQ(MTU25_UVW, 150),
  64. INTC_IRQ(RTC, 152), INTC_IRQ(RTC, 153),
  65. INTC_IRQ(RTC, 154),
  66. INTC_IRQ(WDT, 156),
  67. INTC_IRQ(IIC30, 157), INTC_IRQ(IIC30, 158),
  68. INTC_IRQ(IIC30, 159), INTC_IRQ(IIC30, 160),
  69. INTC_IRQ(IIC30, 161),
  70. INTC_IRQ(IIC31, 164), INTC_IRQ(IIC31, 165),
  71. INTC_IRQ(IIC31, 166), INTC_IRQ(IIC31, 167),
  72. INTC_IRQ(IIC31, 168),
  73. INTC_IRQ(IIC32, 170), INTC_IRQ(IIC32, 171),
  74. INTC_IRQ(IIC32, 172), INTC_IRQ(IIC32, 173),
  75. INTC_IRQ(IIC32, 174),
  76. INTC_IRQ(DMAC0_DMINT0, 176), INTC_IRQ(DMAC1_DMINT1, 177),
  77. INTC_IRQ(DMAC2_DMINT2, 178), INTC_IRQ(DMAC3_DMINT3, 179),
  78. INTC_IRQ(SCIF0, 180), INTC_IRQ(SCIF0, 181),
  79. INTC_IRQ(SCIF0, 182), INTC_IRQ(SCIF0, 183),
  80. INTC_IRQ(SCIF1, 184), INTC_IRQ(SCIF1, 185),
  81. INTC_IRQ(SCIF1, 186), INTC_IRQ(SCIF1, 187),
  82. INTC_IRQ(SCIF2, 188), INTC_IRQ(SCIF2, 189),
  83. INTC_IRQ(SCIF2, 190), INTC_IRQ(SCIF2, 191),
  84. INTC_IRQ(SCIF3, 192), INTC_IRQ(SCIF3, 193),
  85. INTC_IRQ(SCIF3, 194), INTC_IRQ(SCIF3, 195),
  86. INTC_IRQ(SCIF4, 196), INTC_IRQ(SCIF4, 197),
  87. INTC_IRQ(SCIF4, 198), INTC_IRQ(SCIF4, 199),
  88. INTC_IRQ(SCIF5, 200), INTC_IRQ(SCIF5, 201),
  89. INTC_IRQ(SCIF5, 202), INTC_IRQ(SCIF5, 203),
  90. INTC_IRQ(SCIF6, 204), INTC_IRQ(SCIF6, 205),
  91. INTC_IRQ(SCIF6, 206), INTC_IRQ(SCIF6, 207),
  92. INTC_IRQ(SCIF7, 208), INTC_IRQ(SCIF7, 209),
  93. INTC_IRQ(SCIF7, 210), INTC_IRQ(SCIF7, 211),
  94. INTC_IRQ(DMAC0_DMINTA, 212), INTC_IRQ(DMAC4_DMINT4, 216),
  95. INTC_IRQ(DMAC5_DMINT5, 217), INTC_IRQ(DMAC6_DMINT6, 218),
  96. INTC_IRQ(DMAC7_DMINT7, 219),
  97. INTC_IRQ(RCAN0, 228), INTC_IRQ(RCAN0, 229),
  98. INTC_IRQ(RCAN0, 230),
  99. INTC_IRQ(RCAN0, 231), INTC_IRQ(RCAN0, 232),
  100. INTC_IRQ(RCAN1, 234), INTC_IRQ(RCAN1, 235),
  101. INTC_IRQ(RCAN1, 236),
  102. INTC_IRQ(RCAN1, 237), INTC_IRQ(RCAN1, 238),
  103. INTC_IRQ(SSI0_SSII, 244), INTC_IRQ(SSI1_SSII, 245),
  104. INTC_IRQ(TMR0, 246), INTC_IRQ(TMR0, 247),
  105. INTC_IRQ(TMR0, 248),
  106. INTC_IRQ(TMR1, 252), INTC_IRQ(TMR1, 253),
  107. INTC_IRQ(TMR1, 254),
  108. };
  109. static struct intc_group groups[] __initdata = {
  110. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  111. PINT4, PINT5, PINT6, PINT7),
  112. };
  113. static struct intc_prio_reg prio_registers[] __initdata = {
  114. { 0xfffe9418, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  115. { 0xfffe941a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  116. { 0xfffe9420, 0, 16, 4, /* IPR05 */ { PINT, 0, ADC_ADI, 0 } },
  117. { 0xfffe9800, 0, 16, 4, /* IPR06 */ { 0, MTU20_ABCD, MTU20_VEF, MTU21_AB } },
  118. { 0xfffe9802, 0, 16, 4, /* IPR07 */ { MTU21_VU, MTU22_AB, MTU22_VU, MTU23_ABCD } },
  119. { 0xfffe9804, 0, 16, 4, /* IPR08 */ { MTU2_TCI3V, MTU24_ABCD, MTU2_TCI4V, MTU25_UVW } },
  120. { 0xfffe9806, 0, 16, 4, /* IPR09 */ { RTC, WDT, IIC30, 0 } },
  121. { 0xfffe9808, 0, 16, 4, /* IPR10 */ { IIC31, IIC32, DMAC0_DMINT0, DMAC1_DMINT1 } },
  122. { 0xfffe980a, 0, 16, 4, /* IPR11 */ { DMAC2_DMINT2, DMAC3_DMINT3, SCIF0, SCIF1 } },
  123. { 0xfffe980c, 0, 16, 4, /* IPR12 */ { SCIF2, SCIF3, SCIF4, SCIF5 } },
  124. { 0xfffe980e, 0, 16, 4, /* IPR13 */ { SCIF6, SCIF7, DMAC0_DMINTA, DMAC4_DMINT4 } },
  125. { 0xfffe9810, 0, 16, 4, /* IPR14 */ { DMAC5_DMINT5, DMAC6_DMINT6, DMAC7_DMINT7, 0 } },
  126. { 0xfffe9812, 0, 16, 4, /* IPR15 */ { 0, RCAN0, RCAN1, 0 } },
  127. { 0xfffe9814, 0, 16, 4, /* IPR16 */ { SSI0_SSII, SSI1_SSII, TMR0, TMR1 } },
  128. };
  129. static struct intc_mask_reg mask_registers[] __initdata = {
  130. { 0xfffe9408, 0, 16, /* PINTER */
  131. { 0, 0, 0, 0, 0, 0, 0, 0,
  132. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  133. };
  134. static DECLARE_INTC_DESC(intc_desc, "sh7201", vectors, groups,
  135. mask_registers, prio_registers, NULL);
  136. static struct plat_sci_port scif0_platform_data = {
  137. .mapbase = 0xfffe8000,
  138. .flags = UPF_BOOT_AUTOCONF,
  139. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  140. .scbrr_algo_id = SCBRR_ALGO_2,
  141. .type = PORT_SCIF,
  142. .irqs = { 180, 180, 180, 180 }
  143. };
  144. static struct platform_device scif0_device = {
  145. .name = "sh-sci",
  146. .id = 0,
  147. .dev = {
  148. .platform_data = &scif0_platform_data,
  149. },
  150. };
  151. static struct plat_sci_port scif1_platform_data = {
  152. .mapbase = 0xfffe8800,
  153. .flags = UPF_BOOT_AUTOCONF,
  154. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  155. .scbrr_algo_id = SCBRR_ALGO_2,
  156. .type = PORT_SCIF,
  157. .irqs = { 184, 184, 184, 184 }
  158. };
  159. static struct platform_device scif1_device = {
  160. .name = "sh-sci",
  161. .id = 1,
  162. .dev = {
  163. .platform_data = &scif1_platform_data,
  164. },
  165. };
  166. static struct plat_sci_port scif2_platform_data = {
  167. .mapbase = 0xfffe9000,
  168. .flags = UPF_BOOT_AUTOCONF,
  169. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  170. .scbrr_algo_id = SCBRR_ALGO_2,
  171. .type = PORT_SCIF,
  172. .irqs = { 188, 188, 188, 188 }
  173. };
  174. static struct platform_device scif2_device = {
  175. .name = "sh-sci",
  176. .id = 2,
  177. .dev = {
  178. .platform_data = &scif2_platform_data,
  179. },
  180. };
  181. static struct plat_sci_port scif3_platform_data = {
  182. .mapbase = 0xfffe9800,
  183. .flags = UPF_BOOT_AUTOCONF,
  184. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  185. .scbrr_algo_id = SCBRR_ALGO_2,
  186. .type = PORT_SCIF,
  187. .irqs = { 192, 192, 192, 192 }
  188. };
  189. static struct platform_device scif3_device = {
  190. .name = "sh-sci",
  191. .id = 3,
  192. .dev = {
  193. .platform_data = &scif3_platform_data,
  194. },
  195. };
  196. static struct plat_sci_port scif4_platform_data = {
  197. .mapbase = 0xfffea000,
  198. .flags = UPF_BOOT_AUTOCONF,
  199. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  200. .scbrr_algo_id = SCBRR_ALGO_2,
  201. .type = PORT_SCIF,
  202. .irqs = { 196, 196, 196, 196 }
  203. };
  204. static struct platform_device scif4_device = {
  205. .name = "sh-sci",
  206. .id = 4,
  207. .dev = {
  208. .platform_data = &scif4_platform_data,
  209. },
  210. };
  211. static struct plat_sci_port scif5_platform_data = {
  212. .mapbase = 0xfffea800,
  213. .flags = UPF_BOOT_AUTOCONF,
  214. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  215. .scbrr_algo_id = SCBRR_ALGO_2,
  216. .type = PORT_SCIF,
  217. .irqs = { 200, 200, 200, 200 }
  218. };
  219. static struct platform_device scif5_device = {
  220. .name = "sh-sci",
  221. .id = 5,
  222. .dev = {
  223. .platform_data = &scif5_platform_data,
  224. },
  225. };
  226. static struct plat_sci_port scif6_platform_data = {
  227. .mapbase = 0xfffeb000,
  228. .flags = UPF_BOOT_AUTOCONF,
  229. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  230. .scbrr_algo_id = SCBRR_ALGO_2,
  231. .type = PORT_SCIF,
  232. .irqs = { 204, 204, 204, 204 }
  233. };
  234. static struct platform_device scif6_device = {
  235. .name = "sh-sci",
  236. .id = 6,
  237. .dev = {
  238. .platform_data = &scif6_platform_data,
  239. },
  240. };
  241. static struct plat_sci_port scif7_platform_data = {
  242. .mapbase = 0xfffeb800,
  243. .flags = UPF_BOOT_AUTOCONF,
  244. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,
  245. .scbrr_algo_id = SCBRR_ALGO_2,
  246. .type = PORT_SCIF,
  247. .irqs = { 208, 208, 208, 208 }
  248. };
  249. static struct platform_device scif7_device = {
  250. .name = "sh-sci",
  251. .id = 7,
  252. .dev = {
  253. .platform_data = &scif7_platform_data,
  254. },
  255. };
  256. static struct resource rtc_resources[] = {
  257. [0] = {
  258. .start = 0xffff0800,
  259. .end = 0xffff2000 + 0x58 - 1,
  260. .flags = IORESOURCE_IO,
  261. },
  262. [1] = {
  263. /* Shared Period/Carry/Alarm IRQ */
  264. .start = 152,
  265. .flags = IORESOURCE_IRQ,
  266. },
  267. };
  268. static struct platform_device rtc_device = {
  269. .name = "sh-rtc",
  270. .id = -1,
  271. .num_resources = ARRAY_SIZE(rtc_resources),
  272. .resource = rtc_resources,
  273. };
  274. static struct sh_timer_config mtu2_0_platform_data = {
  275. .channel_offset = -0x80,
  276. .timer_bit = 0,
  277. .clockevent_rating = 200,
  278. };
  279. static struct resource mtu2_0_resources[] = {
  280. [0] = {
  281. .start = 0xfffe4300,
  282. .end = 0xfffe4326,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. [1] = {
  286. .start = 108,
  287. .flags = IORESOURCE_IRQ,
  288. },
  289. };
  290. static struct platform_device mtu2_0_device = {
  291. .name = "sh_mtu2",
  292. .id = 0,
  293. .dev = {
  294. .platform_data = &mtu2_0_platform_data,
  295. },
  296. .resource = mtu2_0_resources,
  297. .num_resources = ARRAY_SIZE(mtu2_0_resources),
  298. };
  299. static struct sh_timer_config mtu2_1_platform_data = {
  300. .channel_offset = -0x100,
  301. .timer_bit = 1,
  302. .clockevent_rating = 200,
  303. };
  304. static struct resource mtu2_1_resources[] = {
  305. [0] = {
  306. .start = 0xfffe4380,
  307. .end = 0xfffe4390,
  308. .flags = IORESOURCE_MEM,
  309. },
  310. [1] = {
  311. .start = 116,
  312. .flags = IORESOURCE_IRQ,
  313. },
  314. };
  315. static struct platform_device mtu2_1_device = {
  316. .name = "sh_mtu2",
  317. .id = 1,
  318. .dev = {
  319. .platform_data = &mtu2_1_platform_data,
  320. },
  321. .resource = mtu2_1_resources,
  322. .num_resources = ARRAY_SIZE(mtu2_1_resources),
  323. };
  324. static struct sh_timer_config mtu2_2_platform_data = {
  325. .channel_offset = 0x80,
  326. .timer_bit = 2,
  327. .clockevent_rating = 200,
  328. };
  329. static struct resource mtu2_2_resources[] = {
  330. [0] = {
  331. .start = 0xfffe4000,
  332. .end = 0xfffe400a,
  333. .flags = IORESOURCE_MEM,
  334. },
  335. [1] = {
  336. .start = 124,
  337. .flags = IORESOURCE_IRQ,
  338. },
  339. };
  340. static struct platform_device mtu2_2_device = {
  341. .name = "sh_mtu2",
  342. .id = 2,
  343. .dev = {
  344. .platform_data = &mtu2_2_platform_data,
  345. },
  346. .resource = mtu2_2_resources,
  347. .num_resources = ARRAY_SIZE(mtu2_2_resources),
  348. };
  349. static struct platform_device *sh7201_devices[] __initdata = {
  350. &scif0_device,
  351. &scif1_device,
  352. &scif2_device,
  353. &scif3_device,
  354. &scif4_device,
  355. &scif5_device,
  356. &scif6_device,
  357. &scif7_device,
  358. &rtc_device,
  359. &mtu2_0_device,
  360. &mtu2_1_device,
  361. &mtu2_2_device,
  362. };
  363. static int __init sh7201_devices_setup(void)
  364. {
  365. return platform_add_devices(sh7201_devices,
  366. ARRAY_SIZE(sh7201_devices));
  367. }
  368. arch_initcall(sh7201_devices_setup);
  369. void __init plat_irq_setup(void)
  370. {
  371. register_intc_controller(&intc_desc);
  372. }
  373. static struct platform_device *sh7201_early_devices[] __initdata = {
  374. &scif0_device,
  375. &scif1_device,
  376. &scif2_device,
  377. &scif3_device,
  378. &scif4_device,
  379. &scif5_device,
  380. &scif6_device,
  381. &scif7_device,
  382. &mtu2_0_device,
  383. &mtu2_1_device,
  384. &mtu2_2_device,
  385. };
  386. #define STBCR3 0xfffe0408
  387. void __init plat_early_device_setup(void)
  388. {
  389. /* enable MTU2 clock */
  390. __raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);
  391. early_platform_add_devices(sh7201_early_devices,
  392. ARRAY_SIZE(sh7201_early_devices));
  393. }